1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2014-2015 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/arch/fsl_serdes.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun struct serdes_config {
11*4882a593Smuzhiyun u8 protocol;
12*4882a593Smuzhiyun u8 lanes[SRDS_MAX_LANES];
13*4882a593Smuzhiyun };
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun static struct serdes_config serdes1_cfg_tbl[] = {
16*4882a593Smuzhiyun /* SerDes 1 */
17*4882a593Smuzhiyun {0x03, {PCIE2, PCIE2, PCIE2, PCIE2, PCIE1, PCIE1, PCIE1, PCIE1 } },
18*4882a593Smuzhiyun {0x05, {PCIE2, PCIE2, PCIE2, PCIE2, SGMII4, SGMII3, SGMII2, SGMII1 } },
19*4882a593Smuzhiyun {0x07, {SGMII8, SGMII7, SGMII6, SGMII5, SGMII4, SGMII3, SGMII2,
20*4882a593Smuzhiyun SGMII1 } },
21*4882a593Smuzhiyun {0x09, {SGMII8, SGMII7, SGMII6, SGMII5, SGMII4, SGMII3, SGMII2,
22*4882a593Smuzhiyun SGMII1 } },
23*4882a593Smuzhiyun {0x0A, {SGMII8, SGMII7, SGMII6, SGMII5, SGMII4, SGMII3, SGMII2,
24*4882a593Smuzhiyun SGMII1 } },
25*4882a593Smuzhiyun {0x0C, {SGMII8, SGMII7, SGMII6, SGMII5, SGMII4, SGMII3, SGMII2,
26*4882a593Smuzhiyun SGMII1 } },
27*4882a593Smuzhiyun {0x0E, {SGMII8, SGMII7, SGMII6, SGMII5, SGMII4, SGMII3, SGMII2,
28*4882a593Smuzhiyun SGMII1 } },
29*4882a593Smuzhiyun {0x26, {SGMII8, SGMII7, SGMII6, SGMII5, SGMII4, SGMII3, XFI2, XFI1 } },
30*4882a593Smuzhiyun {0x28, {SGMII8, SGMII7, SGMII6, SGMII5, XFI4, XFI3, XFI2, XFI1 } },
31*4882a593Smuzhiyun {0x2A, {XFI8, XFI7, XFI6, XFI5, XFI4, XFI3, XFI2, XFI1 } },
32*4882a593Smuzhiyun {0x2B, {SGMII8, SGMII7, SGMII6, SGMII5, XAUI1, XAUI1, XAUI1, XAUI1 } },
33*4882a593Smuzhiyun {0x32, {XAUI2, XAUI2, XAUI2, XAUI2, XAUI1, XAUI1, XAUI1, XAUI1 } },
34*4882a593Smuzhiyun {0x33, {PCIE2, PCIE2, PCIE2, PCIE2, QSGMII_D, QSGMII_C, QSGMII_B,
35*4882a593Smuzhiyun QSGMII_A} },
36*4882a593Smuzhiyun {0x35, {QSGMII_D, QSGMII_C, QSGMII_B, PCIE2, XFI4, XFI3, XFI2, XFI1 } },
37*4882a593Smuzhiyun {0x39, {SGMII8, SGMII7, SGMII6, PCIE2, SGMII4, SGMII3, SGMII2,
38*4882a593Smuzhiyun PCIE1 } },
39*4882a593Smuzhiyun {0x3B, {XFI8, XFI7, XFI6, PCIE2, XFI4, XFI3, XFI2, PCIE1 } },
40*4882a593Smuzhiyun {0x4B, {PCIE2, PCIE2, PCIE2, PCIE2, XFI4, XFI3, XFI2, XFI1 } },
41*4882a593Smuzhiyun {0x4C, {XFI8, XFI7, XFI6, XFI5, PCIE1, PCIE1, PCIE1, PCIE1 } },
42*4882a593Smuzhiyun {0x4D, {SGMII8, SGMII7, PCIE2, PCIE2, SGMII4, SGMII3, PCIE1, PCIE1 } },
43*4882a593Smuzhiyun {}
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun static struct serdes_config serdes2_cfg_tbl[] = {
46*4882a593Smuzhiyun /* SerDes 2 */
47*4882a593Smuzhiyun {0x07, {SGMII9, SGMII10, SGMII11, SGMII12, SGMII13, SGMII14, SGMII15,
48*4882a593Smuzhiyun SGMII16 } },
49*4882a593Smuzhiyun {0x09, {SGMII9, SGMII10, SGMII11, SGMII12, SGMII13, SGMII14, SGMII15,
50*4882a593Smuzhiyun SGMII16 } },
51*4882a593Smuzhiyun {0x0A, {SGMII9, SGMII10, SGMII11, SGMII12, SGMII13, SGMII14, SGMII15,
52*4882a593Smuzhiyun SGMII16 } },
53*4882a593Smuzhiyun {0x0C, {SGMII9, SGMII10, SGMII11, SGMII12, SGMII13, SGMII14, SGMII15,
54*4882a593Smuzhiyun SGMII16 } },
55*4882a593Smuzhiyun {0x0E, {SGMII9, SGMII10, SGMII11, SGMII12, SGMII13, SGMII14, SGMII15,
56*4882a593Smuzhiyun SGMII16 } },
57*4882a593Smuzhiyun {0x3D, {PCIE3, PCIE3, PCIE3, PCIE3, PCIE3, PCIE3, PCIE3, PCIE3 } },
58*4882a593Smuzhiyun {0x3E, {PCIE3, PCIE3, PCIE3, PCIE3, PCIE3, PCIE3, PCIE3, PCIE3 } },
59*4882a593Smuzhiyun {0x3F, {PCIE3, PCIE3, PCIE3, PCIE3, PCIE4, PCIE4, PCIE4, PCIE4 } },
60*4882a593Smuzhiyun {0x40, {PCIE3, PCIE3, PCIE3, PCIE3, PCIE4, PCIE4, PCIE4, PCIE4 } },
61*4882a593Smuzhiyun {0x41, {PCIE3, PCIE3, PCIE3, PCIE3, PCIE4, PCIE4, SATA1, SATA2 } },
62*4882a593Smuzhiyun {0x42, {PCIE3, PCIE3, PCIE3, PCIE3, PCIE4, PCIE4, SATA1, SATA2 } },
63*4882a593Smuzhiyun {0x43, {PCIE3, PCIE3, PCIE3, PCIE3, NONE, NONE, SATA1, SATA2 } },
64*4882a593Smuzhiyun {0x44, {PCIE3, PCIE3, PCIE3, PCIE3, NONE, NONE, SATA1, SATA2 } },
65*4882a593Smuzhiyun {0x45, {SGMII9, SGMII10, SGMII11, SGMII12, PCIE4, PCIE4, PCIE4,
66*4882a593Smuzhiyun PCIE4 } },
67*4882a593Smuzhiyun {0x47, {PCIE3, SGMII10, SGMII11, SGMII12, PCIE4, SGMII14, SGMII15,
68*4882a593Smuzhiyun SGMII16 } },
69*4882a593Smuzhiyun {0x49, {SGMII9, SGMII10, SGMII11, SGMII12, PCIE4, PCIE4, SATA1,
70*4882a593Smuzhiyun SATA2 } },
71*4882a593Smuzhiyun {0x4A, {SGMII9, SGMII10, SGMII11, SGMII12, PCIE4, PCIE4, SATA1,
72*4882a593Smuzhiyun SATA2 } },
73*4882a593Smuzhiyun {0x51, {PCIE3, PCIE3, PCIE3, PCIE3, PCIE4, PCIE4, PCIE4, PCIE4 } },
74*4882a593Smuzhiyun {0x57, {PCIE3, PCIE3, PCIE3, PCIE3, PCIE4, PCIE4, SGMII15, SGMII16 } },
75*4882a593Smuzhiyun {}
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun static struct serdes_config *serdes_cfg_tbl[] = {
79*4882a593Smuzhiyun serdes1_cfg_tbl,
80*4882a593Smuzhiyun serdes2_cfg_tbl,
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
serdes_get_prtcl(int serdes,int cfg,int lane)83*4882a593Smuzhiyun enum srds_prtcl serdes_get_prtcl(int serdes, int cfg, int lane)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun struct serdes_config *ptr;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun if (serdes >= ARRAY_SIZE(serdes_cfg_tbl))
88*4882a593Smuzhiyun return 0;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun ptr = serdes_cfg_tbl[serdes];
91*4882a593Smuzhiyun while (ptr->protocol) {
92*4882a593Smuzhiyun if (ptr->protocol == cfg)
93*4882a593Smuzhiyun return ptr->lanes[lane];
94*4882a593Smuzhiyun ptr++;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun return 0;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
is_serdes_prtcl_valid(int serdes,u32 prtcl)100*4882a593Smuzhiyun int is_serdes_prtcl_valid(int serdes, u32 prtcl)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun int i;
103*4882a593Smuzhiyun struct serdes_config *ptr;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun if (serdes >= ARRAY_SIZE(serdes_cfg_tbl))
106*4882a593Smuzhiyun return 0;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun ptr = serdes_cfg_tbl[serdes];
109*4882a593Smuzhiyun while (ptr->protocol) {
110*4882a593Smuzhiyun if (ptr->protocol == prtcl)
111*4882a593Smuzhiyun break;
112*4882a593Smuzhiyun ptr++;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun if (!ptr->protocol)
116*4882a593Smuzhiyun return 0;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun for (i = 0; i < SRDS_MAX_LANES; i++) {
119*4882a593Smuzhiyun if (ptr->lanes[i] != NONE)
120*4882a593Smuzhiyun return 1;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun return 0;
124*4882a593Smuzhiyun }
125