xref: /OK3568_Linux_fs/u-boot/arch/arm/cpu/armv8/fsl-layerscape/cpu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2017 NXP
3*4882a593Smuzhiyun  * Copyright 2014-2015 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <linux/errno.h>
12*4882a593Smuzhiyun #include <asm/system.h>
13*4882a593Smuzhiyun #include <asm/armv8/mmu.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <asm/arch/fsl_serdes.h>
16*4882a593Smuzhiyun #include <asm/arch/soc.h>
17*4882a593Smuzhiyun #include <asm/arch/cpu.h>
18*4882a593Smuzhiyun #include <asm/arch/speed.h>
19*4882a593Smuzhiyun #include <asm/arch/mp.h>
20*4882a593Smuzhiyun #include <efi_loader.h>
21*4882a593Smuzhiyun #include <fm_eth.h>
22*4882a593Smuzhiyun #include <fsl-mc/fsl_mc.h>
23*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
24*4882a593Smuzhiyun #include <fsl_esdhc.h>
25*4882a593Smuzhiyun #endif
26*4882a593Smuzhiyun #include <asm/armv8/sec_firmware.h>
27*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR
28*4882a593Smuzhiyun #include <fsl_ddr.h>
29*4882a593Smuzhiyun #endif
30*4882a593Smuzhiyun #include <asm/arch/clock.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun struct mm_region *mem_map = early_map;
35*4882a593Smuzhiyun 
cpu_name(char * name)36*4882a593Smuzhiyun void cpu_name(char *name)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
39*4882a593Smuzhiyun 	unsigned int i, svr, ver;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	svr = gur_in32(&gur->svr);
42*4882a593Smuzhiyun 	ver = SVR_SOC_VER(svr);
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++)
45*4882a593Smuzhiyun 		if ((cpu_type_list[i].soc_ver & SVR_WO_E) == ver) {
46*4882a593Smuzhiyun 			strcpy(name, cpu_type_list[i].name);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 			if (IS_E_PROCESSOR(svr))
49*4882a593Smuzhiyun 				strcat(name, "E");
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 			sprintf(name + strlen(name), " Rev%d.%d",
52*4882a593Smuzhiyun 				SVR_MAJ(svr), SVR_MIN(svr));
53*4882a593Smuzhiyun 			break;
54*4882a593Smuzhiyun 		}
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	if (i == ARRAY_SIZE(cpu_type_list))
57*4882a593Smuzhiyun 		strcpy(name, "unknown");
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #ifndef CONFIG_SYS_DCACHE_OFF
61*4882a593Smuzhiyun /*
62*4882a593Smuzhiyun  * To start MMU before DDR is available, we create MMU table in SRAM.
63*4882a593Smuzhiyun  * The base address of SRAM is CONFIG_SYS_FSL_OCRAM_BASE. We use three
64*4882a593Smuzhiyun  * levels of translation tables here to cover 40-bit address space.
65*4882a593Smuzhiyun  * We use 4KB granule size, with 40 bits physical address, T0SZ=24
66*4882a593Smuzhiyun  * Address above EARLY_PGTABLE_SIZE (0x5000) is free for other purpose.
67*4882a593Smuzhiyun  * Note, the debug print in cache_v8.c is not usable for debugging
68*4882a593Smuzhiyun  * these early MMU tables because UART is not yet available.
69*4882a593Smuzhiyun  */
early_mmu_setup(void)70*4882a593Smuzhiyun static inline void early_mmu_setup(void)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	unsigned int el = current_el();
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	/* global data is already setup, no allocation yet */
75*4882a593Smuzhiyun 	gd->arch.tlb_addr = CONFIG_SYS_FSL_OCRAM_BASE;
76*4882a593Smuzhiyun 	gd->arch.tlb_fillptr = gd->arch.tlb_addr;
77*4882a593Smuzhiyun 	gd->arch.tlb_size = EARLY_PGTABLE_SIZE;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	/* Create early page tables */
80*4882a593Smuzhiyun 	setup_pgtables();
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	/* point TTBR to the new table */
83*4882a593Smuzhiyun 	set_ttbr_tcr_mair(el, gd->arch.tlb_addr,
84*4882a593Smuzhiyun 			  get_tcr(el, NULL, NULL) &
85*4882a593Smuzhiyun 			  ~(TCR_ORGN_MASK | TCR_IRGN_MASK),
86*4882a593Smuzhiyun 			  MEMORY_ATTRIBUTES);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	set_sctlr(get_sctlr() | CR_M);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
fix_pcie_mmu_map(void)91*4882a593Smuzhiyun static void fix_pcie_mmu_map(void)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun #ifdef CONFIG_ARCH_LS2080A
94*4882a593Smuzhiyun 	unsigned int i;
95*4882a593Smuzhiyun 	u32 svr, ver;
96*4882a593Smuzhiyun 	struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	svr = gur_in32(&gur->svr);
99*4882a593Smuzhiyun 	ver = SVR_SOC_VER(svr);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/* Fix PCIE base and size for LS2088A */
102*4882a593Smuzhiyun 	if ((ver == SVR_LS2088A) || (ver == SVR_LS2084A) ||
103*4882a593Smuzhiyun 	    (ver == SVR_LS2048A) || (ver == SVR_LS2044A) ||
104*4882a593Smuzhiyun 	    (ver == SVR_LS2081A) || (ver == SVR_LS2041A)) {
105*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(final_map); i++) {
106*4882a593Smuzhiyun 			switch (final_map[i].phys) {
107*4882a593Smuzhiyun 			case CONFIG_SYS_PCIE1_PHYS_ADDR:
108*4882a593Smuzhiyun 				final_map[i].phys = 0x2000000000ULL;
109*4882a593Smuzhiyun 				final_map[i].virt = 0x2000000000ULL;
110*4882a593Smuzhiyun 				final_map[i].size = 0x800000000ULL;
111*4882a593Smuzhiyun 				break;
112*4882a593Smuzhiyun 			case CONFIG_SYS_PCIE2_PHYS_ADDR:
113*4882a593Smuzhiyun 				final_map[i].phys = 0x2800000000ULL;
114*4882a593Smuzhiyun 				final_map[i].virt = 0x2800000000ULL;
115*4882a593Smuzhiyun 				final_map[i].size = 0x800000000ULL;
116*4882a593Smuzhiyun 				break;
117*4882a593Smuzhiyun 			case CONFIG_SYS_PCIE3_PHYS_ADDR:
118*4882a593Smuzhiyun 				final_map[i].phys = 0x3000000000ULL;
119*4882a593Smuzhiyun 				final_map[i].virt = 0x3000000000ULL;
120*4882a593Smuzhiyun 				final_map[i].size = 0x800000000ULL;
121*4882a593Smuzhiyun 				break;
122*4882a593Smuzhiyun 			case CONFIG_SYS_PCIE4_PHYS_ADDR:
123*4882a593Smuzhiyun 				final_map[i].phys = 0x3800000000ULL;
124*4882a593Smuzhiyun 				final_map[i].virt = 0x3800000000ULL;
125*4882a593Smuzhiyun 				final_map[i].size = 0x800000000ULL;
126*4882a593Smuzhiyun 				break;
127*4882a593Smuzhiyun 			default:
128*4882a593Smuzhiyun 				break;
129*4882a593Smuzhiyun 			}
130*4882a593Smuzhiyun 		}
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun #endif
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /*
136*4882a593Smuzhiyun  * The final tables look similar to early tables, but different in detail.
137*4882a593Smuzhiyun  * These tables are in DRAM. Sub tables are added to enable cache for
138*4882a593Smuzhiyun  * QBMan and OCRAM.
139*4882a593Smuzhiyun  *
140*4882a593Smuzhiyun  * Put the MMU table in secure memory if gd->arch.secure_ram is valid.
141*4882a593Smuzhiyun  * OCRAM will be not used for this purpose so gd->arch.secure_ram can't be 0.
142*4882a593Smuzhiyun  */
final_mmu_setup(void)143*4882a593Smuzhiyun static inline void final_mmu_setup(void)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	u64 tlb_addr_save = gd->arch.tlb_addr;
146*4882a593Smuzhiyun 	unsigned int el = current_el();
147*4882a593Smuzhiyun 	int index;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	/* fix the final_map before filling in the block entries */
150*4882a593Smuzhiyun 	fix_pcie_mmu_map();
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	mem_map = final_map;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* Update mapping for DDR to actual size */
155*4882a593Smuzhiyun 	for (index = 0; index < ARRAY_SIZE(final_map) - 2; index++) {
156*4882a593Smuzhiyun 		/*
157*4882a593Smuzhiyun 		 * Find the entry for DDR mapping and update the address and
158*4882a593Smuzhiyun 		 * size. Zero-sized mapping will be skipped when creating MMU
159*4882a593Smuzhiyun 		 * table.
160*4882a593Smuzhiyun 		 */
161*4882a593Smuzhiyun 		switch (final_map[index].virt) {
162*4882a593Smuzhiyun 		case CONFIG_SYS_FSL_DRAM_BASE1:
163*4882a593Smuzhiyun 			final_map[index].virt = gd->bd->bi_dram[0].start;
164*4882a593Smuzhiyun 			final_map[index].phys = gd->bd->bi_dram[0].start;
165*4882a593Smuzhiyun 			final_map[index].size = gd->bd->bi_dram[0].size;
166*4882a593Smuzhiyun 			break;
167*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DRAM_BASE2
168*4882a593Smuzhiyun 		case CONFIG_SYS_FSL_DRAM_BASE2:
169*4882a593Smuzhiyun #if (CONFIG_NR_DRAM_BANKS >= 2)
170*4882a593Smuzhiyun 			final_map[index].virt = gd->bd->bi_dram[1].start;
171*4882a593Smuzhiyun 			final_map[index].phys = gd->bd->bi_dram[1].start;
172*4882a593Smuzhiyun 			final_map[index].size = gd->bd->bi_dram[1].size;
173*4882a593Smuzhiyun #else
174*4882a593Smuzhiyun 			final_map[index].size = 0;
175*4882a593Smuzhiyun #endif
176*4882a593Smuzhiyun 		break;
177*4882a593Smuzhiyun #endif
178*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DRAM_BASE3
179*4882a593Smuzhiyun 		case CONFIG_SYS_FSL_DRAM_BASE3:
180*4882a593Smuzhiyun #if (CONFIG_NR_DRAM_BANKS >= 3)
181*4882a593Smuzhiyun 			final_map[index].virt = gd->bd->bi_dram[2].start;
182*4882a593Smuzhiyun 			final_map[index].phys = gd->bd->bi_dram[2].start;
183*4882a593Smuzhiyun 			final_map[index].size = gd->bd->bi_dram[2].size;
184*4882a593Smuzhiyun #else
185*4882a593Smuzhiyun 			final_map[index].size = 0;
186*4882a593Smuzhiyun #endif
187*4882a593Smuzhiyun 		break;
188*4882a593Smuzhiyun #endif
189*4882a593Smuzhiyun 		default:
190*4882a593Smuzhiyun 			break;
191*4882a593Smuzhiyun 		}
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun #ifdef CONFIG_SYS_MEM_RESERVE_SECURE
195*4882a593Smuzhiyun 	if (gd->arch.secure_ram & MEM_RESERVE_SECURE_MAINTAINED) {
196*4882a593Smuzhiyun 		if (el == 3) {
197*4882a593Smuzhiyun 			/*
198*4882a593Smuzhiyun 			 * Only use gd->arch.secure_ram if the address is
199*4882a593Smuzhiyun 			 * recalculated. Align to 4KB for MMU table.
200*4882a593Smuzhiyun 			 */
201*4882a593Smuzhiyun 			/* put page tables in secure ram */
202*4882a593Smuzhiyun 			index = ARRAY_SIZE(final_map) - 2;
203*4882a593Smuzhiyun 			gd->arch.tlb_addr = gd->arch.secure_ram & ~0xfff;
204*4882a593Smuzhiyun 			final_map[index].virt = gd->arch.secure_ram & ~0x3;
205*4882a593Smuzhiyun 			final_map[index].phys = final_map[index].virt;
206*4882a593Smuzhiyun 			final_map[index].size = CONFIG_SYS_MEM_RESERVE_SECURE;
207*4882a593Smuzhiyun 			final_map[index].attrs = PTE_BLOCK_OUTER_SHARE;
208*4882a593Smuzhiyun 			gd->arch.secure_ram |= MEM_RESERVE_SECURE_SECURED;
209*4882a593Smuzhiyun 			tlb_addr_save = gd->arch.tlb_addr;
210*4882a593Smuzhiyun 		} else {
211*4882a593Smuzhiyun 			/* Use allocated (board_f.c) memory for TLB */
212*4882a593Smuzhiyun 			tlb_addr_save = gd->arch.tlb_allocated;
213*4882a593Smuzhiyun 			gd->arch.tlb_addr = tlb_addr_save;
214*4882a593Smuzhiyun 		}
215*4882a593Smuzhiyun 	}
216*4882a593Smuzhiyun #endif
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	/* Reset the fill ptr */
219*4882a593Smuzhiyun 	gd->arch.tlb_fillptr = tlb_addr_save;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	/* Create normal system page tables */
222*4882a593Smuzhiyun 	setup_pgtables();
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/* Create emergency page tables */
225*4882a593Smuzhiyun 	gd->arch.tlb_addr = gd->arch.tlb_fillptr;
226*4882a593Smuzhiyun 	gd->arch.tlb_emerg = gd->arch.tlb_addr;
227*4882a593Smuzhiyun 	setup_pgtables();
228*4882a593Smuzhiyun 	gd->arch.tlb_addr = tlb_addr_save;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	/* Disable cache and MMU */
231*4882a593Smuzhiyun 	dcache_disable();	/* TLBs are invalidated */
232*4882a593Smuzhiyun 	invalidate_icache_all();
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* point TTBR to the new table */
235*4882a593Smuzhiyun 	set_ttbr_tcr_mair(el, gd->arch.tlb_addr, get_tcr(el, NULL, NULL),
236*4882a593Smuzhiyun 			  MEMORY_ATTRIBUTES);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	set_sctlr(get_sctlr() | CR_M);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
get_page_table_size(void)241*4882a593Smuzhiyun u64 get_page_table_size(void)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	return 0x10000;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
arch_cpu_init(void)246*4882a593Smuzhiyun int arch_cpu_init(void)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	/*
249*4882a593Smuzhiyun 	 * This function is called before U-Boot relocates itself to speed up
250*4882a593Smuzhiyun 	 * on system running. It is not necessary to run if performance is not
251*4882a593Smuzhiyun 	 * critical. Skip if MMU is already enabled by SPL or other means.
252*4882a593Smuzhiyun 	 */
253*4882a593Smuzhiyun 	if (get_sctlr() & CR_M)
254*4882a593Smuzhiyun 		return 0;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	icache_enable();
257*4882a593Smuzhiyun 	__asm_invalidate_dcache_all();
258*4882a593Smuzhiyun 	__asm_invalidate_tlb_all();
259*4882a593Smuzhiyun 	early_mmu_setup();
260*4882a593Smuzhiyun 	set_sctlr(get_sctlr() | CR_C);
261*4882a593Smuzhiyun 	return 0;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
mmu_setup(void)264*4882a593Smuzhiyun void mmu_setup(void)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	final_mmu_setup();
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun /*
270*4882a593Smuzhiyun  * This function is called from common/board_r.c.
271*4882a593Smuzhiyun  * It recreates MMU table in main memory.
272*4882a593Smuzhiyun  */
enable_caches(void)273*4882a593Smuzhiyun void enable_caches(void)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	mmu_setup();
276*4882a593Smuzhiyun 	__asm_invalidate_tlb_all();
277*4882a593Smuzhiyun 	icache_enable();
278*4882a593Smuzhiyun 	dcache_enable();
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun #endif
281*4882a593Smuzhiyun 
initiator_type(u32 cluster,int init_id)282*4882a593Smuzhiyun u32 initiator_type(u32 cluster, int init_id)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
285*4882a593Smuzhiyun 	u32 idx = (cluster >> (init_id * 8)) & TP_CLUSTER_INIT_MASK;
286*4882a593Smuzhiyun 	u32 type = 0;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	type = gur_in32(&gur->tp_ityp[idx]);
289*4882a593Smuzhiyun 	if (type & TP_ITYP_AV)
290*4882a593Smuzhiyun 		return type;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	return 0;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
cpu_pos_mask(void)295*4882a593Smuzhiyun u32 cpu_pos_mask(void)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
298*4882a593Smuzhiyun 	int i = 0;
299*4882a593Smuzhiyun 	u32 cluster, type, mask = 0;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	do {
302*4882a593Smuzhiyun 		int j;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 		cluster = gur_in32(&gur->tp_cluster[i].lower);
305*4882a593Smuzhiyun 		for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
306*4882a593Smuzhiyun 			type = initiator_type(cluster, j);
307*4882a593Smuzhiyun 			if (type && (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_ARM))
308*4882a593Smuzhiyun 				mask |= 1 << (i * TP_INIT_PER_CLUSTER + j);
309*4882a593Smuzhiyun 		}
310*4882a593Smuzhiyun 		i++;
311*4882a593Smuzhiyun 	} while ((cluster & TP_CLUSTER_EOC) == 0x0);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	return mask;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
cpu_mask(void)316*4882a593Smuzhiyun u32 cpu_mask(void)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
319*4882a593Smuzhiyun 	int i = 0, count = 0;
320*4882a593Smuzhiyun 	u32 cluster, type, mask = 0;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	do {
323*4882a593Smuzhiyun 		int j;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 		cluster = gur_in32(&gur->tp_cluster[i].lower);
326*4882a593Smuzhiyun 		for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
327*4882a593Smuzhiyun 			type = initiator_type(cluster, j);
328*4882a593Smuzhiyun 			if (type) {
329*4882a593Smuzhiyun 				if (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_ARM)
330*4882a593Smuzhiyun 					mask |= 1 << count;
331*4882a593Smuzhiyun 				count++;
332*4882a593Smuzhiyun 			}
333*4882a593Smuzhiyun 		}
334*4882a593Smuzhiyun 		i++;
335*4882a593Smuzhiyun 	} while ((cluster & TP_CLUSTER_EOC) == 0x0);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	return mask;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun /*
341*4882a593Smuzhiyun  * Return the number of cores on this SOC.
342*4882a593Smuzhiyun  */
cpu_numcores(void)343*4882a593Smuzhiyun int cpu_numcores(void)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun 	return hweight32(cpu_mask());
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
fsl_qoriq_core_to_cluster(unsigned int core)348*4882a593Smuzhiyun int fsl_qoriq_core_to_cluster(unsigned int core)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	struct ccsr_gur __iomem *gur =
351*4882a593Smuzhiyun 		(void __iomem *)(CONFIG_SYS_FSL_GUTS_ADDR);
352*4882a593Smuzhiyun 	int i = 0, count = 0;
353*4882a593Smuzhiyun 	u32 cluster;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	do {
356*4882a593Smuzhiyun 		int j;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 		cluster = gur_in32(&gur->tp_cluster[i].lower);
359*4882a593Smuzhiyun 		for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
360*4882a593Smuzhiyun 			if (initiator_type(cluster, j)) {
361*4882a593Smuzhiyun 				if (count == core)
362*4882a593Smuzhiyun 					return i;
363*4882a593Smuzhiyun 				count++;
364*4882a593Smuzhiyun 			}
365*4882a593Smuzhiyun 		}
366*4882a593Smuzhiyun 		i++;
367*4882a593Smuzhiyun 	} while ((cluster & TP_CLUSTER_EOC) == 0x0);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	return -1;      /* cannot identify the cluster */
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun 
fsl_qoriq_core_to_type(unsigned int core)372*4882a593Smuzhiyun u32 fsl_qoriq_core_to_type(unsigned int core)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun 	struct ccsr_gur __iomem *gur =
375*4882a593Smuzhiyun 		(void __iomem *)(CONFIG_SYS_FSL_GUTS_ADDR);
376*4882a593Smuzhiyun 	int i = 0, count = 0;
377*4882a593Smuzhiyun 	u32 cluster, type;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	do {
380*4882a593Smuzhiyun 		int j;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 		cluster = gur_in32(&gur->tp_cluster[i].lower);
383*4882a593Smuzhiyun 		for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
384*4882a593Smuzhiyun 			type = initiator_type(cluster, j);
385*4882a593Smuzhiyun 			if (type) {
386*4882a593Smuzhiyun 				if (count == core)
387*4882a593Smuzhiyun 					return type;
388*4882a593Smuzhiyun 				count++;
389*4882a593Smuzhiyun 			}
390*4882a593Smuzhiyun 		}
391*4882a593Smuzhiyun 		i++;
392*4882a593Smuzhiyun 	} while ((cluster & TP_CLUSTER_EOC) == 0x0);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	return -1;      /* cannot identify the cluster */
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun #ifndef CONFIG_FSL_LSCH3
get_svr(void)398*4882a593Smuzhiyun uint get_svr(void)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	return gur_in32(&gur->svr);
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun #endif
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun #ifdef CONFIG_DISPLAY_CPUINFO
print_cpuinfo(void)407*4882a593Smuzhiyun int print_cpuinfo(void)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
410*4882a593Smuzhiyun 	struct sys_info sysinfo;
411*4882a593Smuzhiyun 	char buf[32];
412*4882a593Smuzhiyun 	unsigned int i, core;
413*4882a593Smuzhiyun 	u32 type, rcw, svr = gur_in32(&gur->svr);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	puts("SoC: ");
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	cpu_name(buf);
418*4882a593Smuzhiyun 	printf(" %s (0x%x)\n", buf, svr);
419*4882a593Smuzhiyun 	memset((u8 *)buf, 0x00, ARRAY_SIZE(buf));
420*4882a593Smuzhiyun 	get_sys_info(&sysinfo);
421*4882a593Smuzhiyun 	puts("Clock Configuration:");
422*4882a593Smuzhiyun 	for_each_cpu(i, core, cpu_numcores(), cpu_mask()) {
423*4882a593Smuzhiyun 		if (!(i % 3))
424*4882a593Smuzhiyun 			puts("\n       ");
425*4882a593Smuzhiyun 		type = TP_ITYP_VER(fsl_qoriq_core_to_type(core));
426*4882a593Smuzhiyun 		printf("CPU%d(%s):%-4s MHz  ", core,
427*4882a593Smuzhiyun 		       type == TY_ITYP_VER_A7 ? "A7 " :
428*4882a593Smuzhiyun 		       (type == TY_ITYP_VER_A53 ? "A53" :
429*4882a593Smuzhiyun 		       (type == TY_ITYP_VER_A57 ? "A57" :
430*4882a593Smuzhiyun 		       (type == TY_ITYP_VER_A72 ? "A72" : "   "))),
431*4882a593Smuzhiyun 		       strmhz(buf, sysinfo.freq_processor[core]));
432*4882a593Smuzhiyun 	}
433*4882a593Smuzhiyun 	/* Display platform clock as Bus frequency. */
434*4882a593Smuzhiyun 	printf("\n       Bus:      %-4s MHz  ",
435*4882a593Smuzhiyun 	       strmhz(buf, sysinfo.freq_systembus / CONFIG_SYS_FSL_PCLK_DIV));
436*4882a593Smuzhiyun 	printf("DDR:      %-4s MT/s", strmhz(buf, sysinfo.freq_ddrbus));
437*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN
438*4882a593Smuzhiyun 	printf("  FMAN:     %-4s MHz", strmhz(buf, sysinfo.freq_fman[0]));
439*4882a593Smuzhiyun #endif
440*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
441*4882a593Smuzhiyun 	if (soc_has_dp_ddr()) {
442*4882a593Smuzhiyun 		printf("     DP-DDR:   %-4s MT/s",
443*4882a593Smuzhiyun 		       strmhz(buf, sysinfo.freq_ddrbus2));
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun #endif
446*4882a593Smuzhiyun 	puts("\n");
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	/*
449*4882a593Smuzhiyun 	 * Display the RCW, so that no one gets confused as to what RCW
450*4882a593Smuzhiyun 	 * we're actually using for this boot.
451*4882a593Smuzhiyun 	 */
452*4882a593Smuzhiyun 	puts("Reset Configuration Word (RCW):");
453*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(gur->rcwsr); i++) {
454*4882a593Smuzhiyun 		rcw = gur_in32(&gur->rcwsr[i]);
455*4882a593Smuzhiyun 		if ((i % 4) == 0)
456*4882a593Smuzhiyun 			printf("\n       %08x:", i * 4);
457*4882a593Smuzhiyun 		printf(" %08x", rcw);
458*4882a593Smuzhiyun 	}
459*4882a593Smuzhiyun 	puts("\n");
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	return 0;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun #endif
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
cpu_mmc_init(bd_t * bis)466*4882a593Smuzhiyun int cpu_mmc_init(bd_t *bis)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun 	return fsl_esdhc_mmc_init(bis);
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun #endif
471*4882a593Smuzhiyun 
cpu_eth_init(bd_t * bis)472*4882a593Smuzhiyun int cpu_eth_init(bd_t *bis)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun 	int error = 0;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun #if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
477*4882a593Smuzhiyun 	error = fsl_mc_ldpaa_init(bis);
478*4882a593Smuzhiyun #endif
479*4882a593Smuzhiyun #ifdef CONFIG_FMAN_ENET
480*4882a593Smuzhiyun 	fm_standard_init(bis);
481*4882a593Smuzhiyun #endif
482*4882a593Smuzhiyun 	return error;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun 
check_psci(void)485*4882a593Smuzhiyun static inline int check_psci(void)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun 	unsigned int psci_ver;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	psci_ver = sec_firmware_support_psci_version();
490*4882a593Smuzhiyun 	if (psci_ver == PSCI_INVALID_VER)
491*4882a593Smuzhiyun 		return 1;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	return 0;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun 
arch_early_init_r(void)496*4882a593Smuzhiyun int arch_early_init_r(void)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A009635
499*4882a593Smuzhiyun 	u32 svr_dev_id;
500*4882a593Smuzhiyun 	/*
501*4882a593Smuzhiyun 	 * erratum A009635 is valid only for LS2080A SoC and
502*4882a593Smuzhiyun 	 * its personalitiesi
503*4882a593Smuzhiyun 	 */
504*4882a593Smuzhiyun 	svr_dev_id = get_svr();
505*4882a593Smuzhiyun 	if (IS_SVR_DEV(svr_dev_id, SVR_DEV(SVR_LS2080A)))
506*4882a593Smuzhiyun 		erratum_a009635();
507*4882a593Smuzhiyun #endif
508*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_ERRATUM_A009942) && defined(CONFIG_SYS_FSL_DDR)
509*4882a593Smuzhiyun 	erratum_a009942_check_cpo();
510*4882a593Smuzhiyun #endif
511*4882a593Smuzhiyun 	if (check_psci()) {
512*4882a593Smuzhiyun 		debug("PSCI: PSCI does not exist.\n");
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 		/* if PSCI does not exist, boot secondary cores here */
515*4882a593Smuzhiyun 		if (fsl_layerscape_wake_seconday_cores())
516*4882a593Smuzhiyun 			printf("Did not wake secondary cores\n");
517*4882a593Smuzhiyun 	}
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun #ifdef CONFIG_SYS_HAS_SERDES
520*4882a593Smuzhiyun 	fsl_serdes_init();
521*4882a593Smuzhiyun #endif
522*4882a593Smuzhiyun #ifdef CONFIG_FMAN_ENET
523*4882a593Smuzhiyun 	fman_enet_init();
524*4882a593Smuzhiyun #endif
525*4882a593Smuzhiyun 	return 0;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
timer_init(void)528*4882a593Smuzhiyun int timer_init(void)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun 	u32 __iomem *cntcr = (u32 *)CONFIG_SYS_FSL_TIMER_ADDR;
531*4882a593Smuzhiyun #ifdef CONFIG_FSL_LSCH3
532*4882a593Smuzhiyun 	u32 __iomem *cltbenr = (u32 *)CONFIG_SYS_FSL_PMU_CLTBENR;
533*4882a593Smuzhiyun #endif
534*4882a593Smuzhiyun #ifdef CONFIG_ARCH_LS2080A
535*4882a593Smuzhiyun 	u32 __iomem *pctbenr = (u32 *)FSL_PMU_PCTBENR_OFFSET;
536*4882a593Smuzhiyun 	u32 svr_dev_id;
537*4882a593Smuzhiyun #endif
538*4882a593Smuzhiyun #ifdef COUNTER_FREQUENCY_REAL
539*4882a593Smuzhiyun 	unsigned long cntfrq = COUNTER_FREQUENCY_REAL;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	/* Update with accurate clock frequency */
542*4882a593Smuzhiyun 	if (current_el() == 3)
543*4882a593Smuzhiyun 		asm volatile("msr cntfrq_el0, %0" : : "r" (cntfrq) : "memory");
544*4882a593Smuzhiyun #endif
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun #ifdef CONFIG_FSL_LSCH3
547*4882a593Smuzhiyun 	/* Enable timebase for all clusters.
548*4882a593Smuzhiyun 	 * It is safe to do so even some clusters are not enabled.
549*4882a593Smuzhiyun 	 */
550*4882a593Smuzhiyun 	out_le32(cltbenr, 0xf);
551*4882a593Smuzhiyun #endif
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun #ifdef CONFIG_ARCH_LS2080A
554*4882a593Smuzhiyun 	/*
555*4882a593Smuzhiyun 	 * In certain Layerscape SoCs, the clock for each core's
556*4882a593Smuzhiyun 	 * has an enable bit in the PMU Physical Core Time Base Enable
557*4882a593Smuzhiyun 	 * Register (PCTBENR), which allows the watchdog to operate.
558*4882a593Smuzhiyun 	 */
559*4882a593Smuzhiyun 	setbits_le32(pctbenr, 0xff);
560*4882a593Smuzhiyun 	/*
561*4882a593Smuzhiyun 	 * For LS2080A SoC and its personalities, timer controller
562*4882a593Smuzhiyun 	 * offset is different
563*4882a593Smuzhiyun 	 */
564*4882a593Smuzhiyun 	svr_dev_id = get_svr();
565*4882a593Smuzhiyun 	if (IS_SVR_DEV(svr_dev_id, SVR_DEV(SVR_LS2080A)))
566*4882a593Smuzhiyun 		cntcr = (u32 *)SYS_FSL_LS2080A_LS2085A_TIMER_ADDR;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun #endif
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	/* Enable clock for timer
571*4882a593Smuzhiyun 	 * This is a global setting.
572*4882a593Smuzhiyun 	 */
573*4882a593Smuzhiyun 	out_le32(cntcr, 0x1);
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	return 0;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun __efi_runtime_data u32 __iomem *rstcr = (u32 *)CONFIG_SYS_FSL_RST_ADDR;
579*4882a593Smuzhiyun 
reset_cpu(ulong addr)580*4882a593Smuzhiyun void __efi_runtime reset_cpu(ulong addr)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun 	u32 val;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	/* Raise RESET_REQ_B */
585*4882a593Smuzhiyun 	val = scfg_in32(rstcr);
586*4882a593Smuzhiyun 	val |= 0x02;
587*4882a593Smuzhiyun 	scfg_out32(rstcr, val);
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun #ifdef CONFIG_EFI_LOADER
591*4882a593Smuzhiyun 
efi_reset_system(enum efi_reset_type reset_type,efi_status_t reset_status,unsigned long data_size,void * reset_data)592*4882a593Smuzhiyun void __efi_runtime EFIAPI efi_reset_system(
593*4882a593Smuzhiyun 		       enum efi_reset_type reset_type,
594*4882a593Smuzhiyun 		       efi_status_t reset_status,
595*4882a593Smuzhiyun 		       unsigned long data_size, void *reset_data)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun 	switch (reset_type) {
598*4882a593Smuzhiyun 	case EFI_RESET_COLD:
599*4882a593Smuzhiyun 	case EFI_RESET_WARM:
600*4882a593Smuzhiyun 		reset_cpu(0);
601*4882a593Smuzhiyun 		break;
602*4882a593Smuzhiyun 	case EFI_RESET_SHUTDOWN:
603*4882a593Smuzhiyun 		/* Nothing we can do */
604*4882a593Smuzhiyun 		break;
605*4882a593Smuzhiyun 	}
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	while (1) { }
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun 
efi_reset_system_init(void)610*4882a593Smuzhiyun void efi_reset_system_init(void)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun        efi_add_runtime_mmio(&rstcr, sizeof(*rstcr));
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun #endif
616*4882a593Smuzhiyun 
board_reserve_ram_top(phys_size_t ram_size)617*4882a593Smuzhiyun phys_size_t board_reserve_ram_top(phys_size_t ram_size)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun 	phys_size_t ram_top = ram_size;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun #if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
622*4882a593Smuzhiyun 	/* The start address of MC reserved memory needs to be aligned. */
623*4882a593Smuzhiyun 	ram_top -= mc_get_dram_block_size();
624*4882a593Smuzhiyun 	ram_top &= ~(CONFIG_SYS_MC_RSV_MEM_ALIGN - 1);
625*4882a593Smuzhiyun #endif
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	return ram_size - ram_top;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun 
get_effective_memsize(void)630*4882a593Smuzhiyun phys_size_t get_effective_memsize(void)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun 	phys_size_t ea_size, rem = 0;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	/*
635*4882a593Smuzhiyun 	 * For ARMv8 SoCs, DDR memory is split into two or three regions. The
636*4882a593Smuzhiyun 	 * first region is 2GB space at 0x8000_0000. If the memory extends to
637*4882a593Smuzhiyun 	 * the second region (or the third region if applicable), the secure
638*4882a593Smuzhiyun 	 * memory and Management Complex (MC) memory should be put into the
639*4882a593Smuzhiyun 	 * highest region, i.e. the end of DDR memory. CONFIG_MAX_MEM_MAPPED
640*4882a593Smuzhiyun 	 * is set to the size of first region so U-Boot doesn't relocate itself
641*4882a593Smuzhiyun 	 * into higher address. Should DDR be configured to skip the first
642*4882a593Smuzhiyun 	 * region, this function needs to be adjusted.
643*4882a593Smuzhiyun 	 */
644*4882a593Smuzhiyun 	if (gd->ram_size > CONFIG_MAX_MEM_MAPPED) {
645*4882a593Smuzhiyun 		ea_size = CONFIG_MAX_MEM_MAPPED;
646*4882a593Smuzhiyun 		rem = gd->ram_size - ea_size;
647*4882a593Smuzhiyun 	} else {
648*4882a593Smuzhiyun 		ea_size = gd->ram_size;
649*4882a593Smuzhiyun 	}
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun #ifdef CONFIG_SYS_MEM_RESERVE_SECURE
652*4882a593Smuzhiyun 	/* Check if we have enough space for secure memory */
653*4882a593Smuzhiyun 	if (rem > CONFIG_SYS_MEM_RESERVE_SECURE) {
654*4882a593Smuzhiyun 		rem -= CONFIG_SYS_MEM_RESERVE_SECURE;
655*4882a593Smuzhiyun 	} else {
656*4882a593Smuzhiyun 		if (ea_size > CONFIG_SYS_MEM_RESERVE_SECURE) {
657*4882a593Smuzhiyun 			ea_size -= CONFIG_SYS_MEM_RESERVE_SECURE;
658*4882a593Smuzhiyun 			rem = 0;	/* Presume MC requires more memory */
659*4882a593Smuzhiyun 		} else {
660*4882a593Smuzhiyun 			printf("Error: No enough space for secure memory.\n");
661*4882a593Smuzhiyun 		}
662*4882a593Smuzhiyun 	}
663*4882a593Smuzhiyun #endif
664*4882a593Smuzhiyun 	/* Check if we have enough memory for MC */
665*4882a593Smuzhiyun 	if (rem < board_reserve_ram_top(rem)) {
666*4882a593Smuzhiyun 		/* Not enough memory in high region to reserve */
667*4882a593Smuzhiyun 		if (ea_size > board_reserve_ram_top(rem))
668*4882a593Smuzhiyun 			ea_size -= board_reserve_ram_top(rem);
669*4882a593Smuzhiyun 		else
670*4882a593Smuzhiyun 			printf("Error: No enough space for reserved memory.\n");
671*4882a593Smuzhiyun 	}
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	return ea_size;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun 
dram_init_banksize(void)676*4882a593Smuzhiyun int dram_init_banksize(void)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun #ifdef CONFIG_SYS_DP_DDR_BASE_PHY
679*4882a593Smuzhiyun 	phys_size_t dp_ddr_size;
680*4882a593Smuzhiyun #endif
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	/*
683*4882a593Smuzhiyun 	 * gd->ram_size has the total size of DDR memory, less reserved secure
684*4882a593Smuzhiyun 	 * memory. The DDR extends from low region to high region(s) presuming
685*4882a593Smuzhiyun 	 * no hole is created with DDR configuration. gd->arch.secure_ram tracks
686*4882a593Smuzhiyun 	 * the location of secure memory. gd->arch.resv_ram tracks the location
687*4882a593Smuzhiyun 	 * of reserved memory for Management Complex (MC).
688*4882a593Smuzhiyun 	 */
689*4882a593Smuzhiyun 	gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
690*4882a593Smuzhiyun 	if (gd->ram_size > CONFIG_SYS_DDR_BLOCK1_SIZE) {
691*4882a593Smuzhiyun 		gd->bd->bi_dram[0].size = CONFIG_SYS_DDR_BLOCK1_SIZE;
692*4882a593Smuzhiyun 		gd->bd->bi_dram[1].start = CONFIG_SYS_DDR_BLOCK2_BASE;
693*4882a593Smuzhiyun 		gd->bd->bi_dram[1].size = gd->ram_size -
694*4882a593Smuzhiyun 					  CONFIG_SYS_DDR_BLOCK1_SIZE;
695*4882a593Smuzhiyun #ifdef CONFIG_SYS_DDR_BLOCK3_BASE
696*4882a593Smuzhiyun 		if (gd->bi_dram[1].size > CONFIG_SYS_DDR_BLOCK2_SIZE) {
697*4882a593Smuzhiyun 			gd->bd->bi_dram[2].start = CONFIG_SYS_DDR_BLOCK3_BASE;
698*4882a593Smuzhiyun 			gd->bd->bi_dram[2].size = gd->bd->bi_dram[1].size -
699*4882a593Smuzhiyun 						  CONFIG_SYS_DDR_BLOCK2_SIZE;
700*4882a593Smuzhiyun 			gd->bd->bi_dram[1].size = CONFIG_SYS_DDR_BLOCK2_SIZE;
701*4882a593Smuzhiyun 		}
702*4882a593Smuzhiyun #endif
703*4882a593Smuzhiyun 	} else {
704*4882a593Smuzhiyun 		gd->bd->bi_dram[0].size = gd->ram_size;
705*4882a593Smuzhiyun 	}
706*4882a593Smuzhiyun #ifdef CONFIG_SYS_MEM_RESERVE_SECURE
707*4882a593Smuzhiyun #ifdef CONFIG_SYS_DDR_BLOCK3_BASE
708*4882a593Smuzhiyun 	if (gd->bd->bi_dram[2].size >= CONFIG_SYS_MEM_RESERVE_SECURE) {
709*4882a593Smuzhiyun 		gd->bd->bi_dram[2].size -= CONFIG_SYS_MEM_RESERVE_SECURE;
710*4882a593Smuzhiyun 		gd->arch.secure_ram = gd->bd->bi_dram[2].start +
711*4882a593Smuzhiyun 				      gd->bd->bi_dram[2].size;
712*4882a593Smuzhiyun 		gd->arch.secure_ram |= MEM_RESERVE_SECURE_MAINTAINED;
713*4882a593Smuzhiyun 		gd->ram_size -= CONFIG_SYS_MEM_RESERVE_SECURE;
714*4882a593Smuzhiyun 	} else
715*4882a593Smuzhiyun #endif
716*4882a593Smuzhiyun 	{
717*4882a593Smuzhiyun 		if (gd->bd->bi_dram[1].size >= CONFIG_SYS_MEM_RESERVE_SECURE) {
718*4882a593Smuzhiyun 			gd->bd->bi_dram[1].size -=
719*4882a593Smuzhiyun 					CONFIG_SYS_MEM_RESERVE_SECURE;
720*4882a593Smuzhiyun 			gd->arch.secure_ram = gd->bd->bi_dram[1].start +
721*4882a593Smuzhiyun 					      gd->bd->bi_dram[1].size;
722*4882a593Smuzhiyun 			gd->arch.secure_ram |= MEM_RESERVE_SECURE_MAINTAINED;
723*4882a593Smuzhiyun 			gd->ram_size -= CONFIG_SYS_MEM_RESERVE_SECURE;
724*4882a593Smuzhiyun 		} else if (gd->bd->bi_dram[0].size >
725*4882a593Smuzhiyun 					CONFIG_SYS_MEM_RESERVE_SECURE) {
726*4882a593Smuzhiyun 			gd->bd->bi_dram[0].size -=
727*4882a593Smuzhiyun 					CONFIG_SYS_MEM_RESERVE_SECURE;
728*4882a593Smuzhiyun 			gd->arch.secure_ram = gd->bd->bi_dram[0].start +
729*4882a593Smuzhiyun 					      gd->bd->bi_dram[0].size;
730*4882a593Smuzhiyun 			gd->arch.secure_ram |= MEM_RESERVE_SECURE_MAINTAINED;
731*4882a593Smuzhiyun 			gd->ram_size -= CONFIG_SYS_MEM_RESERVE_SECURE;
732*4882a593Smuzhiyun 		}
733*4882a593Smuzhiyun 	}
734*4882a593Smuzhiyun #endif	/* CONFIG_SYS_MEM_RESERVE_SECURE */
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun #if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
737*4882a593Smuzhiyun 	/* Assign memory for MC */
738*4882a593Smuzhiyun #ifdef CONFIG_SYS_DDR_BLOCK3_BASE
739*4882a593Smuzhiyun 	if (gd->bd->bi_dram[2].size >=
740*4882a593Smuzhiyun 	    board_reserve_ram_top(gd->bd->bi_dram[2].size)) {
741*4882a593Smuzhiyun 		gd->arch.resv_ram = gd->bd->bi_dram[2].start +
742*4882a593Smuzhiyun 			    gd->bd->bi_dram[2].size -
743*4882a593Smuzhiyun 			    board_reserve_ram_top(gd->bd->bi_dram[2].size);
744*4882a593Smuzhiyun 	} else
745*4882a593Smuzhiyun #endif
746*4882a593Smuzhiyun 	{
747*4882a593Smuzhiyun 		if (gd->bd->bi_dram[1].size >=
748*4882a593Smuzhiyun 		    board_reserve_ram_top(gd->bd->bi_dram[1].size)) {
749*4882a593Smuzhiyun 			gd->arch.resv_ram = gd->bd->bi_dram[1].start +
750*4882a593Smuzhiyun 				gd->bd->bi_dram[1].size -
751*4882a593Smuzhiyun 				board_reserve_ram_top(gd->bd->bi_dram[1].size);
752*4882a593Smuzhiyun 		} else if (gd->bd->bi_dram[0].size >
753*4882a593Smuzhiyun 			   board_reserve_ram_top(gd->bd->bi_dram[0].size)) {
754*4882a593Smuzhiyun 			gd->arch.resv_ram = gd->bd->bi_dram[0].start +
755*4882a593Smuzhiyun 				gd->bd->bi_dram[0].size -
756*4882a593Smuzhiyun 				board_reserve_ram_top(gd->bd->bi_dram[0].size);
757*4882a593Smuzhiyun 		}
758*4882a593Smuzhiyun 	}
759*4882a593Smuzhiyun #endif	/* CONFIG_FSL_MC_ENET */
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun #ifdef CONFIG_SYS_DP_DDR_BASE_PHY
762*4882a593Smuzhiyun #ifdef CONFIG_SYS_DDR_BLOCK3_BASE
763*4882a593Smuzhiyun #error "This SoC shouldn't have DP DDR"
764*4882a593Smuzhiyun #endif
765*4882a593Smuzhiyun 	if (soc_has_dp_ddr()) {
766*4882a593Smuzhiyun 		/* initialize DP-DDR here */
767*4882a593Smuzhiyun 		puts("DP-DDR:  ");
768*4882a593Smuzhiyun 		/*
769*4882a593Smuzhiyun 		 * DDR controller use 0 as the base address for binding.
770*4882a593Smuzhiyun 		 * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
771*4882a593Smuzhiyun 		 */
772*4882a593Smuzhiyun 		dp_ddr_size = fsl_other_ddr_sdram(CONFIG_SYS_DP_DDR_BASE_PHY,
773*4882a593Smuzhiyun 					  CONFIG_DP_DDR_CTRL,
774*4882a593Smuzhiyun 					  CONFIG_DP_DDR_NUM_CTRLS,
775*4882a593Smuzhiyun 					  CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR,
776*4882a593Smuzhiyun 					  NULL, NULL, NULL);
777*4882a593Smuzhiyun 		if (dp_ddr_size) {
778*4882a593Smuzhiyun 			gd->bd->bi_dram[2].start = CONFIG_SYS_DP_DDR_BASE;
779*4882a593Smuzhiyun 			gd->bd->bi_dram[2].size = dp_ddr_size;
780*4882a593Smuzhiyun 		} else {
781*4882a593Smuzhiyun 			puts("Not detected");
782*4882a593Smuzhiyun 		}
783*4882a593Smuzhiyun 	}
784*4882a593Smuzhiyun #endif
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	return 0;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun #if defined(CONFIG_EFI_LOADER) && !defined(CONFIG_SPL_BUILD)
efi_add_known_memory(void)790*4882a593Smuzhiyun void efi_add_known_memory(void)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	int i;
793*4882a593Smuzhiyun 	phys_addr_t ram_start, start;
794*4882a593Smuzhiyun 	phys_size_t ram_size;
795*4882a593Smuzhiyun 	u64 pages;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	/* Add RAM */
798*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
799*4882a593Smuzhiyun #ifdef CONFIG_SYS_DP_DDR_BASE_PHY
800*4882a593Smuzhiyun #ifdef CONFIG_SYS_DDR_BLOCK3_BASE
801*4882a593Smuzhiyun #error "This SoC shouldn't have DP DDR"
802*4882a593Smuzhiyun #endif
803*4882a593Smuzhiyun 		if (i == 2)
804*4882a593Smuzhiyun 			continue;	/* skip DP-DDR */
805*4882a593Smuzhiyun #endif
806*4882a593Smuzhiyun 		ram_start = gd->bd->bi_dram[i].start;
807*4882a593Smuzhiyun 		ram_size = gd->bd->bi_dram[i].size;
808*4882a593Smuzhiyun #ifdef CONFIG_RESV_RAM
809*4882a593Smuzhiyun 		if (gd->arch.resv_ram >= ram_start &&
810*4882a593Smuzhiyun 		    gd->arch.resv_ram < ram_start + ram_size)
811*4882a593Smuzhiyun 			ram_size = gd->arch.resv_ram - ram_start;
812*4882a593Smuzhiyun #endif
813*4882a593Smuzhiyun 		start = (ram_start + EFI_PAGE_MASK) & ~EFI_PAGE_MASK;
814*4882a593Smuzhiyun 		pages = (ram_size + EFI_PAGE_MASK) >> EFI_PAGE_SHIFT;
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 		efi_add_memory_map(start, pages, EFI_CONVENTIONAL_MEMORY,
817*4882a593Smuzhiyun 				   false);
818*4882a593Smuzhiyun 	}
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun #endif
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun /*
823*4882a593Smuzhiyun  * Before DDR size is known, early MMU table have DDR mapped as device memory
824*4882a593Smuzhiyun  * to avoid speculative access. To relocate U-Boot to DDR, "normal memory"
825*4882a593Smuzhiyun  * needs to be set for these mappings.
826*4882a593Smuzhiyun  * If a special case configures DDR with holes in the mapping, the holes need
827*4882a593Smuzhiyun  * to be marked as invalid. This is not implemented in this function.
828*4882a593Smuzhiyun  */
update_early_mmu_table(void)829*4882a593Smuzhiyun void update_early_mmu_table(void)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun 	if (!gd->arch.tlb_addr)
832*4882a593Smuzhiyun 		return;
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	if (gd->ram_size <= CONFIG_SYS_FSL_DRAM_SIZE1) {
835*4882a593Smuzhiyun 		mmu_change_region_attr(
836*4882a593Smuzhiyun 					CONFIG_SYS_SDRAM_BASE,
837*4882a593Smuzhiyun 					gd->ram_size,
838*4882a593Smuzhiyun 					PTE_BLOCK_MEMTYPE(MT_NORMAL)	|
839*4882a593Smuzhiyun 					PTE_BLOCK_OUTER_SHARE		|
840*4882a593Smuzhiyun 					PTE_BLOCK_NS			|
841*4882a593Smuzhiyun 					PTE_TYPE_VALID);
842*4882a593Smuzhiyun 	} else {
843*4882a593Smuzhiyun 		mmu_change_region_attr(
844*4882a593Smuzhiyun 					CONFIG_SYS_SDRAM_BASE,
845*4882a593Smuzhiyun 					CONFIG_SYS_DDR_BLOCK1_SIZE,
846*4882a593Smuzhiyun 					PTE_BLOCK_MEMTYPE(MT_NORMAL)	|
847*4882a593Smuzhiyun 					PTE_BLOCK_OUTER_SHARE		|
848*4882a593Smuzhiyun 					PTE_BLOCK_NS			|
849*4882a593Smuzhiyun 					PTE_TYPE_VALID);
850*4882a593Smuzhiyun #ifdef CONFIG_SYS_DDR_BLOCK3_BASE
851*4882a593Smuzhiyun #ifndef CONFIG_SYS_DDR_BLOCK2_SIZE
852*4882a593Smuzhiyun #error "Missing CONFIG_SYS_DDR_BLOCK2_SIZE"
853*4882a593Smuzhiyun #endif
854*4882a593Smuzhiyun 		if (gd->ram_size - CONFIG_SYS_DDR_BLOCK1_SIZE >
855*4882a593Smuzhiyun 		    CONFIG_SYS_DDR_BLOCK2_SIZE) {
856*4882a593Smuzhiyun 			mmu_change_region_attr(
857*4882a593Smuzhiyun 					CONFIG_SYS_DDR_BLOCK2_BASE,
858*4882a593Smuzhiyun 					CONFIG_SYS_DDR_BLOCK2_SIZE,
859*4882a593Smuzhiyun 					PTE_BLOCK_MEMTYPE(MT_NORMAL)	|
860*4882a593Smuzhiyun 					PTE_BLOCK_OUTER_SHARE		|
861*4882a593Smuzhiyun 					PTE_BLOCK_NS			|
862*4882a593Smuzhiyun 					PTE_TYPE_VALID);
863*4882a593Smuzhiyun 			mmu_change_region_attr(
864*4882a593Smuzhiyun 					CONFIG_SYS_DDR_BLOCK3_BASE,
865*4882a593Smuzhiyun 					gd->ram_size -
866*4882a593Smuzhiyun 					CONFIG_SYS_DDR_BLOCK1_SIZE -
867*4882a593Smuzhiyun 					CONFIG_SYS_DDR_BLOCK2_SIZE,
868*4882a593Smuzhiyun 					PTE_BLOCK_MEMTYPE(MT_NORMAL)	|
869*4882a593Smuzhiyun 					PTE_BLOCK_OUTER_SHARE		|
870*4882a593Smuzhiyun 					PTE_BLOCK_NS			|
871*4882a593Smuzhiyun 					PTE_TYPE_VALID);
872*4882a593Smuzhiyun 		} else
873*4882a593Smuzhiyun #endif
874*4882a593Smuzhiyun 		{
875*4882a593Smuzhiyun 			mmu_change_region_attr(
876*4882a593Smuzhiyun 					CONFIG_SYS_DDR_BLOCK2_BASE,
877*4882a593Smuzhiyun 					gd->ram_size -
878*4882a593Smuzhiyun 					CONFIG_SYS_DDR_BLOCK1_SIZE,
879*4882a593Smuzhiyun 					PTE_BLOCK_MEMTYPE(MT_NORMAL)	|
880*4882a593Smuzhiyun 					PTE_BLOCK_OUTER_SHARE		|
881*4882a593Smuzhiyun 					PTE_BLOCK_NS			|
882*4882a593Smuzhiyun 					PTE_TYPE_VALID);
883*4882a593Smuzhiyun 		}
884*4882a593Smuzhiyun 	}
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun 
dram_init(void)887*4882a593Smuzhiyun __weak int dram_init(void)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun 	fsl_initdram();
890*4882a593Smuzhiyun #if !defined(CONFIG_SPL) || defined(CONFIG_SPL_BUILD)
891*4882a593Smuzhiyun 	/* This will break-before-make MMU for DDR */
892*4882a593Smuzhiyun 	update_early_mmu_table();
893*4882a593Smuzhiyun #endif
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	return 0;
896*4882a593Smuzhiyun }
897