xref: /OK3568_Linux_fs/u-boot/arch/arm/cpu/armv7m/cache.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2017
3*4882a593Smuzhiyun  * Vikas Manocha, ST Micoelectronics, vikas.manocha@st.com.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <errno.h>
10*4882a593Smuzhiyun #include <asm/armv7m.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /* Cache maintenance operation registers */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define V7M_CACHE_REG_ICIALLU		((u32 *)(V7M_CACHE_MAINT_BASE + 0x00))
16*4882a593Smuzhiyun #define INVAL_ICACHE_POU		0
17*4882a593Smuzhiyun #define V7M_CACHE_REG_ICIMVALU		((u32 *)(V7M_CACHE_MAINT_BASE + 0x08))
18*4882a593Smuzhiyun #define V7M_CACHE_REG_DCIMVAC		((u32 *)(V7M_CACHE_MAINT_BASE + 0x0C))
19*4882a593Smuzhiyun #define V7M_CACHE_REG_DCISW		((u32 *)(V7M_CACHE_MAINT_BASE + 0x10))
20*4882a593Smuzhiyun #define V7M_CACHE_REG_DCCMVAU		((u32 *)(V7M_CACHE_MAINT_BASE + 0x14))
21*4882a593Smuzhiyun #define V7M_CACHE_REG_DCCMVAC		((u32 *)(V7M_CACHE_MAINT_BASE + 0x18))
22*4882a593Smuzhiyun #define V7M_CACHE_REG_DCCSW		((u32 *)(V7M_CACHE_MAINT_BASE + 0x1C))
23*4882a593Smuzhiyun #define V7M_CACHE_REG_DCCIMVAC		((u32 *)(V7M_CACHE_MAINT_BASE + 0x20))
24*4882a593Smuzhiyun #define V7M_CACHE_REG_DCCISW		((u32 *)(V7M_CACHE_MAINT_BASE + 0x24))
25*4882a593Smuzhiyun #define WAYS_SHIFT			30
26*4882a593Smuzhiyun #define SETS_SHIFT			5
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* armv7m processor feature registers */
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define V7M_PROC_REG_CLIDR		((u32 *)(V7M_PROC_FTR_BASE + 0x00))
31*4882a593Smuzhiyun #define V7M_PROC_REG_CTR		((u32 *)(V7M_PROC_FTR_BASE + 0x04))
32*4882a593Smuzhiyun #define V7M_PROC_REG_CCSIDR		((u32 *)(V7M_PROC_FTR_BASE + 0x08))
33*4882a593Smuzhiyun #define MASK_NUM_WAYS			GENMASK(12, 3)
34*4882a593Smuzhiyun #define MASK_NUM_SETS			GENMASK(27, 13)
35*4882a593Smuzhiyun #define CLINE_SIZE_MASK			GENMASK(2, 0)
36*4882a593Smuzhiyun #define NUM_WAYS_SHIFT			3
37*4882a593Smuzhiyun #define NUM_SETS_SHIFT			13
38*4882a593Smuzhiyun #define V7M_PROC_REG_CSSELR		((u32 *)(V7M_PROC_FTR_BASE + 0x0C))
39*4882a593Smuzhiyun #define SEL_I_OR_D			BIT(0)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun enum cache_type {
42*4882a593Smuzhiyun 	DCACHE,
43*4882a593Smuzhiyun 	ICACHE,
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* PoU : Point of Unification, Poc: Point of Coherency */
47*4882a593Smuzhiyun enum cache_action {
48*4882a593Smuzhiyun 	INVALIDATE_POU,		/* i-cache invalidate by address */
49*4882a593Smuzhiyun 	INVALIDATE_POC,		/* d-cache invalidate by address */
50*4882a593Smuzhiyun 	INVALIDATE_SET_WAY,	/* d-cache invalidate by sets/ways */
51*4882a593Smuzhiyun 	FLUSH_POU,		/* d-cache clean by address to the PoU */
52*4882a593Smuzhiyun 	FLUSH_POC,		/* d-cache clean by address to the PoC */
53*4882a593Smuzhiyun 	FLUSH_SET_WAY,		/* d-cache clean by sets/ways */
54*4882a593Smuzhiyun 	FLUSH_INVAL_POC,	/* d-cache clean & invalidate by addr to PoC */
55*4882a593Smuzhiyun 	FLUSH_INVAL_SET_WAY,	/* d-cache clean & invalidate by set/ways */
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #ifndef CONFIG_SYS_DCACHE_OFF
59*4882a593Smuzhiyun struct dcache_config {
60*4882a593Smuzhiyun 	u32 ways;
61*4882a593Smuzhiyun 	u32 sets;
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
get_cache_ways_sets(struct dcache_config * cache)64*4882a593Smuzhiyun static void get_cache_ways_sets(struct dcache_config *cache)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	u32 cache_size_id = readl(V7M_PROC_REG_CCSIDR);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	cache->ways = (cache_size_id & MASK_NUM_WAYS) >> NUM_WAYS_SHIFT;
69*4882a593Smuzhiyun 	cache->sets = (cache_size_id & MASK_NUM_SETS) >> NUM_SETS_SHIFT;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /*
73*4882a593Smuzhiyun  * Return the io register to perform required cache action like clean or clean
74*4882a593Smuzhiyun  * & invalidate by sets/ways.
75*4882a593Smuzhiyun  */
get_action_reg_set_ways(enum cache_action action)76*4882a593Smuzhiyun static u32 *get_action_reg_set_ways(enum cache_action action)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	switch (action) {
79*4882a593Smuzhiyun 	case INVALIDATE_SET_WAY:
80*4882a593Smuzhiyun 		return V7M_CACHE_REG_DCISW;
81*4882a593Smuzhiyun 	case FLUSH_SET_WAY:
82*4882a593Smuzhiyun 		return V7M_CACHE_REG_DCCSW;
83*4882a593Smuzhiyun 	case FLUSH_INVAL_SET_WAY:
84*4882a593Smuzhiyun 		return V7M_CACHE_REG_DCCISW;
85*4882a593Smuzhiyun 	default:
86*4882a593Smuzhiyun 		break;
87*4882a593Smuzhiyun 	};
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	return NULL;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /*
93*4882a593Smuzhiyun  * Return the io register to perform required cache action like clean or clean
94*4882a593Smuzhiyun  * & invalidate by adddress or range.
95*4882a593Smuzhiyun  */
get_action_reg_range(enum cache_action action)96*4882a593Smuzhiyun static u32 *get_action_reg_range(enum cache_action action)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	switch (action) {
99*4882a593Smuzhiyun 	case INVALIDATE_POU:
100*4882a593Smuzhiyun 		return V7M_CACHE_REG_ICIMVALU;
101*4882a593Smuzhiyun 	case INVALIDATE_POC:
102*4882a593Smuzhiyun 		return V7M_CACHE_REG_DCIMVAC;
103*4882a593Smuzhiyun 	case FLUSH_POU:
104*4882a593Smuzhiyun 		return V7M_CACHE_REG_DCCMVAU;
105*4882a593Smuzhiyun 	case FLUSH_POC:
106*4882a593Smuzhiyun 		return V7M_CACHE_REG_DCCMVAC;
107*4882a593Smuzhiyun 	case FLUSH_INVAL_POC:
108*4882a593Smuzhiyun 		return V7M_CACHE_REG_DCCIMVAC;
109*4882a593Smuzhiyun 	default:
110*4882a593Smuzhiyun 		break;
111*4882a593Smuzhiyun 	}
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	return NULL;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
get_cline_size(enum cache_type type)116*4882a593Smuzhiyun static u32 get_cline_size(enum cache_type type)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	u32 size;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	if (type == DCACHE)
121*4882a593Smuzhiyun 		clrbits_le32(V7M_PROC_REG_CSSELR, BIT(SEL_I_OR_D));
122*4882a593Smuzhiyun 	else if (type == ICACHE)
123*4882a593Smuzhiyun 		setbits_le32(V7M_PROC_REG_CSSELR, BIT(SEL_I_OR_D));
124*4882a593Smuzhiyun 	/* Make sure cache selection is effective for next memory access */
125*4882a593Smuzhiyun 	dsb();
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	size = readl(V7M_PROC_REG_CCSIDR) & CLINE_SIZE_MASK;
128*4882a593Smuzhiyun 	/* Size enocoded as 2 less than log(no_of_words_in_cache_line) base 2 */
129*4882a593Smuzhiyun 	size = 1 << (size + 2);
130*4882a593Smuzhiyun 	debug("cache line size is %d\n", size);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	return size;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /* Perform the action like invalidate/clean on a range of cache addresses */
action_cache_range(enum cache_action action,u32 start_addr,int64_t size)136*4882a593Smuzhiyun static int action_cache_range(enum cache_action action, u32 start_addr,
137*4882a593Smuzhiyun 			      int64_t size)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	u32 cline_size;
140*4882a593Smuzhiyun 	u32 *action_reg;
141*4882a593Smuzhiyun 	enum cache_type type;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	action_reg = get_action_reg_range(action);
144*4882a593Smuzhiyun 	if (!action_reg)
145*4882a593Smuzhiyun 		return -EINVAL;
146*4882a593Smuzhiyun 	if (action == INVALIDATE_POU)
147*4882a593Smuzhiyun 		type = ICACHE;
148*4882a593Smuzhiyun 	else
149*4882a593Smuzhiyun 		type = DCACHE;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/* Cache line size is minium size for the cache action */
152*4882a593Smuzhiyun 	cline_size = get_cline_size(type);
153*4882a593Smuzhiyun 	/* Align start address to cache line boundary */
154*4882a593Smuzhiyun 	start_addr &= ~(cline_size - 1);
155*4882a593Smuzhiyun 	debug("total size for cache action = %llx\n", size);
156*4882a593Smuzhiyun 	do {
157*4882a593Smuzhiyun 		writel(start_addr, action_reg);
158*4882a593Smuzhiyun 		size -= cline_size;
159*4882a593Smuzhiyun 		start_addr += cline_size;
160*4882a593Smuzhiyun 	} while (size > cline_size);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* Make sure cache action is effective for next memory access */
163*4882a593Smuzhiyun 	dsb();
164*4882a593Smuzhiyun 	isb();	/* Make sure instruction stream sees it */
165*4882a593Smuzhiyun 	debug("cache action on range done\n");
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	return 0;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /* Perform the action like invalidate/clean on all cached addresses */
action_dcache_all(enum cache_action action)171*4882a593Smuzhiyun static int action_dcache_all(enum cache_action action)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	struct dcache_config cache;
174*4882a593Smuzhiyun 	u32 *action_reg;
175*4882a593Smuzhiyun 	int i, j;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	action_reg = get_action_reg_set_ways(action);
178*4882a593Smuzhiyun 	if (!action_reg)
179*4882a593Smuzhiyun 		return -EINVAL;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	clrbits_le32(V7M_PROC_REG_CSSELR, BIT(SEL_I_OR_D));
182*4882a593Smuzhiyun 	/* Make sure cache selection is effective for next memory access */
183*4882a593Smuzhiyun 	dsb();
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	get_cache_ways_sets(&cache);	/* Get number of ways & sets */
186*4882a593Smuzhiyun 	debug("cache: ways= %d, sets= %d\n", cache.ways + 1, cache.sets + 1);
187*4882a593Smuzhiyun 	for (i = cache.sets; i >= 0; i--) {
188*4882a593Smuzhiyun 		for (j = cache.ways; j >= 0; j--) {
189*4882a593Smuzhiyun 			writel((j << WAYS_SHIFT) | (i << SETS_SHIFT),
190*4882a593Smuzhiyun 			       action_reg);
191*4882a593Smuzhiyun 		}
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/* Make sure cache action is effective for next memory access */
195*4882a593Smuzhiyun 	dsb();
196*4882a593Smuzhiyun 	isb();	/* Make sure instruction stream sees it */
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	return 0;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
dcache_enable(void)201*4882a593Smuzhiyun void dcache_enable(void)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	if (dcache_status())	/* return if cache already enabled */
204*4882a593Smuzhiyun 		return;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	if (action_dcache_all(INVALIDATE_SET_WAY)) {
207*4882a593Smuzhiyun 		printf("ERR: D-cache not enabled\n");
208*4882a593Smuzhiyun 		return;
209*4882a593Smuzhiyun 	}
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	setbits_le32(&V7M_SCB->ccr, BIT(V7M_CCR_DCACHE));
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	/* Make sure cache action is effective for next memory access */
214*4882a593Smuzhiyun 	dsb();
215*4882a593Smuzhiyun 	isb();	/* Make sure instruction stream sees it */
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
dcache_disable(void)218*4882a593Smuzhiyun void dcache_disable(void)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	if (!dcache_status())
221*4882a593Smuzhiyun 		return;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	/* if dcache is enabled-> dcache disable & then flush */
224*4882a593Smuzhiyun 	if (action_dcache_all(FLUSH_SET_WAY)) {
225*4882a593Smuzhiyun 		printf("ERR: D-cache not flushed\n");
226*4882a593Smuzhiyun 		return;
227*4882a593Smuzhiyun 	}
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	clrbits_le32(&V7M_SCB->ccr, BIT(V7M_CCR_DCACHE));
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	/* Make sure cache action is effective for next memory access */
232*4882a593Smuzhiyun 	dsb();
233*4882a593Smuzhiyun 	isb();	/* Make sure instruction stream sees it */
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
dcache_status(void)236*4882a593Smuzhiyun int dcache_status(void)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	return (readl(&V7M_SCB->ccr) & BIT(V7M_CCR_DCACHE)) != 0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
invalidate_dcache_range(unsigned long start,unsigned long stop)241*4882a593Smuzhiyun void invalidate_dcache_range(unsigned long start, unsigned long stop)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	if (action_cache_range(INVALIDATE_POC, start, stop - start)) {
244*4882a593Smuzhiyun 		printf("ERR: D-cache not invalidated\n");
245*4882a593Smuzhiyun 		return;
246*4882a593Smuzhiyun 	}
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
flush_dcache_range(unsigned long start,unsigned long stop)249*4882a593Smuzhiyun void flush_dcache_range(unsigned long start, unsigned long stop)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	if (action_cache_range(FLUSH_POC, start, stop - start)) {
252*4882a593Smuzhiyun 		printf("ERR: D-cache not flushed\n");
253*4882a593Smuzhiyun 		return;
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun }
flush_dcache_all(void)256*4882a593Smuzhiyun void flush_dcache_all(void)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	if (action_dcache_all(FLUSH_SET_WAY)) {
259*4882a593Smuzhiyun 		printf("ERR: D-cache not flushed\n");
260*4882a593Smuzhiyun 		return;
261*4882a593Smuzhiyun 	}
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
invalidate_dcache_all(void)264*4882a593Smuzhiyun void invalidate_dcache_all(void)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	if (action_dcache_all(INVALIDATE_SET_WAY)) {
267*4882a593Smuzhiyun 		printf("ERR: D-cache not invalidated\n");
268*4882a593Smuzhiyun 		return;
269*4882a593Smuzhiyun 	}
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun #else
dcache_enable(void)272*4882a593Smuzhiyun void dcache_enable(void)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	return;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
dcache_disable(void)277*4882a593Smuzhiyun void dcache_disable(void)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun 	return;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
dcache_status(void)282*4882a593Smuzhiyun int dcache_status(void)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	return 0;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
flush_dcache_all(void)287*4882a593Smuzhiyun void flush_dcache_all(void)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
invalidate_dcache_all(void)291*4882a593Smuzhiyun void invalidate_dcache_all(void)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun #endif
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun #ifndef CONFIG_SYS_ICACHE_OFF
297*4882a593Smuzhiyun 
invalidate_icache_all(void)298*4882a593Smuzhiyun void invalidate_icache_all(void)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	writel(INVAL_ICACHE_POU, V7M_CACHE_REG_ICIALLU);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	/* Make sure cache action is effective for next memory access */
303*4882a593Smuzhiyun 	dsb();
304*4882a593Smuzhiyun 	isb();	/* Make sure instruction stream sees it */
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
icache_enable(void)307*4882a593Smuzhiyun void icache_enable(void)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	if (icache_status())
310*4882a593Smuzhiyun 		return;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	invalidate_icache_all();
313*4882a593Smuzhiyun 	setbits_le32(&V7M_SCB->ccr, BIT(V7M_CCR_ICACHE));
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	/* Make sure cache action is effective for next memory access */
316*4882a593Smuzhiyun 	dsb();
317*4882a593Smuzhiyun 	isb();	/* Make sure instruction stream sees it */
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
icache_status(void)320*4882a593Smuzhiyun int icache_status(void)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	return (readl(&V7M_SCB->ccr) & BIT(V7M_CCR_ICACHE)) != 0;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
icache_disable(void)325*4882a593Smuzhiyun void icache_disable(void)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	if (!icache_status())
328*4882a593Smuzhiyun 		return;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	isb();	/* flush pipeline */
331*4882a593Smuzhiyun 	clrbits_le32(&V7M_SCB->ccr, BIT(V7M_CCR_ICACHE));
332*4882a593Smuzhiyun 	isb();	/* subsequent instructions fetch see cache disable effect */
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun #else
icache_enable(void)335*4882a593Smuzhiyun void icache_enable(void)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	return;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
icache_disable(void)340*4882a593Smuzhiyun void icache_disable(void)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	return;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
icache_status(void)345*4882a593Smuzhiyun int icache_status(void)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	return 0;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun #endif
350*4882a593Smuzhiyun 
enable_caches(void)351*4882a593Smuzhiyun void enable_caches(void)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun #ifndef CONFIG_SYS_ICACHE_OFF
354*4882a593Smuzhiyun 	icache_enable();
355*4882a593Smuzhiyun #endif
356*4882a593Smuzhiyun #ifndef CONFIG_SYS_DCACHE_OFF
357*4882a593Smuzhiyun 	dcache_enable();
358*4882a593Smuzhiyun #endif
359*4882a593Smuzhiyun }
360