1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright (C) 2013,2014 - ARM Ltd 3*4882a593Smuzhiyun * Author: Marc Zyngier <marc.zyngier@arm.com> 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify 6*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as 7*4882a593Smuzhiyun * published by the Free Software Foundation. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, 10*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 11*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 12*4882a593Smuzhiyun * GNU General Public License for more details. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License 15*4882a593Smuzhiyun * along with this program. If not, see <http://www.gnu.org/licenses/>. 16*4882a593Smuzhiyun */ 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun#include <config.h> 19*4882a593Smuzhiyun#include <linux/linkage.h> 20*4882a593Smuzhiyun#include <asm/macro.h> 21*4882a593Smuzhiyun#include <asm/psci.h> 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun .pushsection ._secure.text, "ax" 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun .arch_extension sec 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun .align 5 28*4882a593Smuzhiyun .globl _psci_vectors 29*4882a593Smuzhiyun_psci_vectors: 30*4882a593Smuzhiyun b default_psci_vector @ reset 31*4882a593Smuzhiyun b default_psci_vector @ undef 32*4882a593Smuzhiyun b _smc_psci @ smc 33*4882a593Smuzhiyun b default_psci_vector @ pabort 34*4882a593Smuzhiyun b default_psci_vector @ dabort 35*4882a593Smuzhiyun b default_psci_vector @ hyp 36*4882a593Smuzhiyun b default_psci_vector @ irq 37*4882a593Smuzhiyun b psci_fiq_enter @ fiq 38*4882a593Smuzhiyun 39*4882a593SmuzhiyunENTRY(psci_fiq_enter) 40*4882a593Smuzhiyun movs pc, lr 41*4882a593SmuzhiyunENDPROC(psci_fiq_enter) 42*4882a593Smuzhiyun.weak psci_fiq_enter 43*4882a593Smuzhiyun 44*4882a593SmuzhiyunENTRY(default_psci_vector) 45*4882a593Smuzhiyun movs pc, lr 46*4882a593SmuzhiyunENDPROC(default_psci_vector) 47*4882a593Smuzhiyun.weak default_psci_vector 48*4882a593Smuzhiyun 49*4882a593SmuzhiyunENTRY(psci_version) 50*4882a593SmuzhiyunENTRY(psci_cpu_suspend) 51*4882a593SmuzhiyunENTRY(psci_cpu_off) 52*4882a593SmuzhiyunENTRY(psci_cpu_on) 53*4882a593SmuzhiyunENTRY(psci_affinity_info) 54*4882a593SmuzhiyunENTRY(psci_migrate) 55*4882a593SmuzhiyunENTRY(psci_migrate_info_type) 56*4882a593SmuzhiyunENTRY(psci_migrate_info_up_cpu) 57*4882a593SmuzhiyunENTRY(psci_system_off) 58*4882a593SmuzhiyunENTRY(psci_system_reset) 59*4882a593SmuzhiyunENTRY(psci_features) 60*4882a593SmuzhiyunENTRY(psci_cpu_freeze) 61*4882a593SmuzhiyunENTRY(psci_cpu_default_suspend) 62*4882a593SmuzhiyunENTRY(psci_node_hw_state) 63*4882a593SmuzhiyunENTRY(psci_system_suspend) 64*4882a593SmuzhiyunENTRY(psci_set_suspend_mode) 65*4882a593SmuzhiyunENTRY(psi_stat_residency) 66*4882a593SmuzhiyunENTRY(psci_stat_count) 67*4882a593Smuzhiyun mov r0, #ARM_PSCI_RET_NI @ Return -1 (Not Implemented) 68*4882a593Smuzhiyun mov pc, lr 69*4882a593SmuzhiyunENDPROC(psci_stat_count) 70*4882a593SmuzhiyunENDPROC(psi_stat_residency) 71*4882a593SmuzhiyunENDPROC(psci_set_suspend_mode) 72*4882a593SmuzhiyunENDPROC(psci_system_suspend) 73*4882a593SmuzhiyunENDPROC(psci_node_hw_state) 74*4882a593SmuzhiyunENDPROC(psci_cpu_default_suspend) 75*4882a593SmuzhiyunENDPROC(psci_cpu_freeze) 76*4882a593SmuzhiyunENDPROC(psci_features) 77*4882a593SmuzhiyunENDPROC(psci_system_reset) 78*4882a593SmuzhiyunENDPROC(psci_system_off) 79*4882a593SmuzhiyunENDPROC(psci_migrate_info_up_cpu) 80*4882a593SmuzhiyunENDPROC(psci_migrate_info_type) 81*4882a593SmuzhiyunENDPROC(psci_migrate) 82*4882a593SmuzhiyunENDPROC(psci_affinity_info) 83*4882a593SmuzhiyunENDPROC(psci_cpu_on) 84*4882a593SmuzhiyunENDPROC(psci_cpu_off) 85*4882a593SmuzhiyunENDPROC(psci_cpu_suspend) 86*4882a593SmuzhiyunENDPROC(psci_version) 87*4882a593Smuzhiyun.weak psci_version 88*4882a593Smuzhiyun.weak psci_cpu_suspend 89*4882a593Smuzhiyun.weak psci_cpu_off 90*4882a593Smuzhiyun.weak psci_cpu_on 91*4882a593Smuzhiyun.weak psci_affinity_info 92*4882a593Smuzhiyun.weak psci_migrate 93*4882a593Smuzhiyun.weak psci_migrate_info_type 94*4882a593Smuzhiyun.weak psci_migrate_info_up_cpu 95*4882a593Smuzhiyun.weak psci_system_off 96*4882a593Smuzhiyun.weak psci_system_reset 97*4882a593Smuzhiyun.weak psci_features 98*4882a593Smuzhiyun.weak psci_cpu_freeze 99*4882a593Smuzhiyun.weak psci_cpu_default_suspend 100*4882a593Smuzhiyun.weak psci_node_hw_state 101*4882a593Smuzhiyun.weak psci_system_suspend 102*4882a593Smuzhiyun.weak psci_set_suspend_mode 103*4882a593Smuzhiyun.weak psi_stat_residency 104*4882a593Smuzhiyun.weak psci_stat_count 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun_psci_table: 107*4882a593Smuzhiyun .word ARM_PSCI_FN_CPU_SUSPEND 108*4882a593Smuzhiyun .word psci_cpu_suspend 109*4882a593Smuzhiyun .word ARM_PSCI_FN_CPU_OFF 110*4882a593Smuzhiyun .word psci_cpu_off 111*4882a593Smuzhiyun .word ARM_PSCI_FN_CPU_ON 112*4882a593Smuzhiyun .word psci_cpu_on 113*4882a593Smuzhiyun .word ARM_PSCI_FN_MIGRATE 114*4882a593Smuzhiyun .word psci_migrate 115*4882a593Smuzhiyun .word ARM_PSCI_0_2_FN_PSCI_VERSION 116*4882a593Smuzhiyun .word psci_version 117*4882a593Smuzhiyun .word ARM_PSCI_0_2_FN_CPU_SUSPEND 118*4882a593Smuzhiyun .word psci_cpu_suspend 119*4882a593Smuzhiyun .word ARM_PSCI_0_2_FN_CPU_OFF 120*4882a593Smuzhiyun .word psci_cpu_off 121*4882a593Smuzhiyun .word ARM_PSCI_0_2_FN_CPU_ON 122*4882a593Smuzhiyun .word psci_cpu_on 123*4882a593Smuzhiyun .word ARM_PSCI_0_2_FN_AFFINITY_INFO 124*4882a593Smuzhiyun .word psci_affinity_info 125*4882a593Smuzhiyun .word ARM_PSCI_0_2_FN_MIGRATE 126*4882a593Smuzhiyun .word psci_migrate 127*4882a593Smuzhiyun .word ARM_PSCI_0_2_FN_MIGRATE_INFO_TYPE 128*4882a593Smuzhiyun .word psci_migrate_info_type 129*4882a593Smuzhiyun .word ARM_PSCI_0_2_FN_MIGRATE_INFO_UP_CPU 130*4882a593Smuzhiyun .word psci_migrate_info_up_cpu 131*4882a593Smuzhiyun .word ARM_PSCI_0_2_FN_SYSTEM_OFF 132*4882a593Smuzhiyun .word psci_system_off 133*4882a593Smuzhiyun .word ARM_PSCI_0_2_FN_SYSTEM_RESET 134*4882a593Smuzhiyun .word psci_system_reset 135*4882a593Smuzhiyun .word ARM_PSCI_1_0_FN_PSCI_FEATURES 136*4882a593Smuzhiyun .word psci_features 137*4882a593Smuzhiyun .word ARM_PSCI_1_0_FN_CPU_FREEZE 138*4882a593Smuzhiyun .word psci_cpu_freeze 139*4882a593Smuzhiyun .word ARM_PSCI_1_0_FN_CPU_DEFAULT_SUSPEND 140*4882a593Smuzhiyun .word psci_cpu_default_suspend 141*4882a593Smuzhiyun .word ARM_PSCI_1_0_FN_NODE_HW_STATE 142*4882a593Smuzhiyun .word psci_node_hw_state 143*4882a593Smuzhiyun .word ARM_PSCI_1_0_FN_SYSTEM_SUSPEND 144*4882a593Smuzhiyun .word psci_system_suspend 145*4882a593Smuzhiyun .word ARM_PSCI_1_0_FN_SET_SUSPEND_MODE 146*4882a593Smuzhiyun .word psci_set_suspend_mode 147*4882a593Smuzhiyun .word ARM_PSCI_1_0_FN_STAT_RESIDENCY 148*4882a593Smuzhiyun .word psi_stat_residency 149*4882a593Smuzhiyun .word ARM_PSCI_1_0_FN_STAT_COUNT 150*4882a593Smuzhiyun .word psci_stat_count 151*4882a593Smuzhiyun .word 0 152*4882a593Smuzhiyun .word 0 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun_smc_psci: 155*4882a593Smuzhiyun push {r4-r7,lr} 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun @ Switch to secure 158*4882a593Smuzhiyun mrc p15, 0, r7, c1, c1, 0 159*4882a593Smuzhiyun bic r4, r7, #1 160*4882a593Smuzhiyun mcr p15, 0, r4, c1, c1, 0 161*4882a593Smuzhiyun isb 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun adr r4, _psci_table 164*4882a593Smuzhiyun1: ldr r5, [r4] @ Load PSCI function ID 165*4882a593Smuzhiyun ldr r6, [r4, #4] @ Load target PC 166*4882a593Smuzhiyun cmp r5, #0 @ If reach the end, bail out 167*4882a593Smuzhiyun moveq r0, #ARM_PSCI_RET_INVAL @ Return -2 (Invalid) 168*4882a593Smuzhiyun beq 2f 169*4882a593Smuzhiyun cmp r0, r5 @ If not matching, try next entry 170*4882a593Smuzhiyun addne r4, r4, #8 171*4882a593Smuzhiyun bne 1b 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun blx r6 @ Execute PSCI function 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun @ Switch back to non-secure 176*4882a593Smuzhiyun2: mcr p15, 0, r7, c1, c1, 0 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun pop {r4-r7, lr} 179*4882a593Smuzhiyun movs pc, lr @ Return to the kernel 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun@ Requires dense and single-cluster CPU ID space 182*4882a593SmuzhiyunENTRY(psci_get_cpu_id) 183*4882a593Smuzhiyun mrc p15, 0, r0, c0, c0, 5 /* read MPIDR */ 184*4882a593Smuzhiyun and r0, r0, #0xff /* return CPU ID in cluster */ 185*4882a593Smuzhiyun bx lr 186*4882a593SmuzhiyunENDPROC(psci_get_cpu_id) 187*4882a593Smuzhiyun.weak psci_get_cpu_id 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun/* Imported from Linux kernel */ 190*4882a593SmuzhiyunENTRY(psci_v7_flush_dcache_all) 191*4882a593Smuzhiyun stmfd sp!, {r4-r5, r7, r9-r11, lr} 192*4882a593Smuzhiyun dmb @ ensure ordering with previous memory accesses 193*4882a593Smuzhiyun mrc p15, 1, r0, c0, c0, 1 @ read clidr 194*4882a593Smuzhiyun ands r3, r0, #0x7000000 @ extract loc from clidr 195*4882a593Smuzhiyun mov r3, r3, lsr #23 @ left align loc bit field 196*4882a593Smuzhiyun beq finished @ if loc is 0, then no need to clean 197*4882a593Smuzhiyun mov r10, #0 @ start clean at cache level 0 198*4882a593Smuzhiyunflush_levels: 199*4882a593Smuzhiyun add r2, r10, r10, lsr #1 @ work out 3x current cache level 200*4882a593Smuzhiyun mov r1, r0, lsr r2 @ extract cache type bits from clidr 201*4882a593Smuzhiyun and r1, r1, #7 @ mask of the bits for current cache only 202*4882a593Smuzhiyun cmp r1, #2 @ see what cache we have at this level 203*4882a593Smuzhiyun blt skip @ skip if no cache, or just i-cache 204*4882a593Smuzhiyun mrs r9, cpsr @ make cssr&csidr read atomic 205*4882a593Smuzhiyun mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr 206*4882a593Smuzhiyun isb @ isb to sych the new cssr&csidr 207*4882a593Smuzhiyun mrc p15, 1, r1, c0, c0, 0 @ read the new csidr 208*4882a593Smuzhiyun msr cpsr_c, r9 209*4882a593Smuzhiyun and r2, r1, #7 @ extract the length of the cache lines 210*4882a593Smuzhiyun add r2, r2, #4 @ add 4 (line length offset) 211*4882a593Smuzhiyun ldr r4, =0x3ff 212*4882a593Smuzhiyun ands r4, r4, r1, lsr #3 @ find maximum number on the way size 213*4882a593Smuzhiyun clz r5, r4 @ find bit position of way size increment 214*4882a593Smuzhiyun ldr r7, =0x7fff 215*4882a593Smuzhiyun ands r7, r7, r1, lsr #13 @ extract max number of the index size 216*4882a593Smuzhiyunloop1: 217*4882a593Smuzhiyun mov r9, r7 @ create working copy of max index 218*4882a593Smuzhiyunloop2: 219*4882a593Smuzhiyun orr r11, r10, r4, lsl r5 @ factor way and cache number into r11 220*4882a593Smuzhiyun orr r11, r11, r9, lsl r2 @ factor index number into r11 221*4882a593Smuzhiyun mcr p15, 0, r11, c7, c14, 2 @ clean & invalidate by set/way 222*4882a593Smuzhiyun subs r9, r9, #1 @ decrement the index 223*4882a593Smuzhiyun bge loop2 224*4882a593Smuzhiyun subs r4, r4, #1 @ decrement the way 225*4882a593Smuzhiyun bge loop1 226*4882a593Smuzhiyunskip: 227*4882a593Smuzhiyun add r10, r10, #2 @ increment cache number 228*4882a593Smuzhiyun cmp r3, r10 229*4882a593Smuzhiyun bgt flush_levels 230*4882a593Smuzhiyunfinished: 231*4882a593Smuzhiyun mov r10, #0 @ swith back to cache level 0 232*4882a593Smuzhiyun mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr 233*4882a593Smuzhiyun dsb st 234*4882a593Smuzhiyun isb 235*4882a593Smuzhiyun ldmfd sp!, {r4-r5, r7, r9-r11, lr} 236*4882a593Smuzhiyun bx lr 237*4882a593SmuzhiyunENDPROC(psci_v7_flush_dcache_all) 238*4882a593Smuzhiyun 239*4882a593SmuzhiyunENTRY(psci_disable_smp) 240*4882a593Smuzhiyun mrc p15, 0, r0, c1, c0, 1 @ ACTLR 241*4882a593Smuzhiyun bic r0, r0, #(1 << 6) @ Clear SMP bit 242*4882a593Smuzhiyun mcr p15, 0, r0, c1, c0, 1 @ ACTLR 243*4882a593Smuzhiyun isb 244*4882a593Smuzhiyun dsb 245*4882a593Smuzhiyun bx lr 246*4882a593SmuzhiyunENDPROC(psci_disable_smp) 247*4882a593Smuzhiyun.weak psci_disable_smp 248*4882a593Smuzhiyun 249*4882a593SmuzhiyunENTRY(psci_enable_smp) 250*4882a593Smuzhiyun mrc p15, 0, r0, c1, c0, 1 @ ACTLR 251*4882a593Smuzhiyun orr r0, r0, #(1 << 6) @ Set SMP bit 252*4882a593Smuzhiyun mcr p15, 0, r0, c1, c0, 1 @ ACTLR 253*4882a593Smuzhiyun isb 254*4882a593Smuzhiyun bx lr 255*4882a593SmuzhiyunENDPROC(psci_enable_smp) 256*4882a593Smuzhiyun.weak psci_enable_smp 257*4882a593Smuzhiyun 258*4882a593SmuzhiyunENTRY(psci_cpu_off_common) 259*4882a593Smuzhiyun push {lr} 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun bl psci_v7_flush_dcache_all 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun clrex @ Why??? 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun mrc p15, 0, r0, c1, c0, 0 @ SCTLR 266*4882a593Smuzhiyun bic r0, r0, #(1 << 2) @ Clear C bit 267*4882a593Smuzhiyun mcr p15, 0, r0, c1, c0, 0 @ SCTLR 268*4882a593Smuzhiyun isb 269*4882a593Smuzhiyun dsb 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun bl psci_v7_flush_dcache_all 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun clrex @ Why??? 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun bl psci_disable_smp 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun pop {lr} 278*4882a593Smuzhiyun bx lr 279*4882a593SmuzhiyunENDPROC(psci_cpu_off_common) 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun@ The stacks are allocated in reverse order, i.e. 282*4882a593Smuzhiyun@ the stack for CPU0 has the highest memory address. 283*4882a593Smuzhiyun@ 284*4882a593Smuzhiyun@ -------------------- __secure_stack_end 285*4882a593Smuzhiyun@ | CPU0 target PC | 286*4882a593Smuzhiyun@ |------------------| 287*4882a593Smuzhiyun@ | | 288*4882a593Smuzhiyun@ | CPU0 stack | 289*4882a593Smuzhiyun@ | | 290*4882a593Smuzhiyun@ |------------------| __secure_stack_end - 1KB 291*4882a593Smuzhiyun@ | . | 292*4882a593Smuzhiyun@ | . | 293*4882a593Smuzhiyun@ | . | 294*4882a593Smuzhiyun@ | . | 295*4882a593Smuzhiyun@ -------------------- __secure_stack_start 296*4882a593Smuzhiyun@ 297*4882a593Smuzhiyun@ This expects CPU ID in r0 and returns stack top in r0 298*4882a593SmuzhiyunLENTRY(psci_get_cpu_stack_top) 299*4882a593Smuzhiyun @ stack top = __secure_stack_end - (cpuid << ARM_PSCI_STACK_SHIFT) 300*4882a593Smuzhiyun ldr r3, =__secure_stack_end 301*4882a593Smuzhiyun sub r0, r3, r0, LSL #ARM_PSCI_STACK_SHIFT 302*4882a593Smuzhiyun sub r0, r0, #4 @ Save space for target PC 303*4882a593Smuzhiyun bx lr 304*4882a593SmuzhiyunENDPROC(psci_get_cpu_stack_top) 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun@ {r0, r1, r2, ip} from _do_nonsec_entry(kernel_entry, 0, machid, r2) in 307*4882a593Smuzhiyun@ arch/arm/lib/bootm.c:boot_jump_linux() must remain unchanged across 308*4882a593Smuzhiyun@ this function. 309*4882a593SmuzhiyunENTRY(psci_stack_setup) 310*4882a593Smuzhiyun mov r6, lr 311*4882a593Smuzhiyun mov r7, r0 312*4882a593Smuzhiyun bl psci_get_cpu_id @ CPU ID => r0 313*4882a593Smuzhiyun bl psci_get_cpu_stack_top @ stack top => r0 314*4882a593Smuzhiyun mov sp, r0 315*4882a593Smuzhiyun mov r0, r7 316*4882a593Smuzhiyun bx r6 317*4882a593SmuzhiyunENDPROC(psci_stack_setup) 318*4882a593Smuzhiyun 319*4882a593SmuzhiyunENTRY(psci_arch_init) 320*4882a593Smuzhiyun mov pc, lr 321*4882a593SmuzhiyunENDPROC(psci_arch_init) 322*4882a593Smuzhiyun.weak psci_arch_init 323*4882a593Smuzhiyun 324*4882a593SmuzhiyunENTRY(psci_cpu_entry) 325*4882a593Smuzhiyun bl psci_enable_smp 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun bl _nonsec_init 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun bl psci_get_cpu_id @ CPU ID => r0 330*4882a593Smuzhiyun bl psci_get_target_pc @ target PC => r0 331*4882a593Smuzhiyun b _do_nonsec_entry 332*4882a593SmuzhiyunENDPROC(psci_cpu_entry) 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun .popsection 335