1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2015 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/arch/clock.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/arch/fsl_serdes.h>
11*4882a593Smuzhiyun #include <asm/arch/immap_ls102xa.h>
12*4882a593Smuzhiyun #include <asm/arch/ls102xa_soc.h>
13*4882a593Smuzhiyun #include <asm/arch/ls102xa_stream_id.h>
14*4882a593Smuzhiyun #include <fsl_csu.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun struct liodn_id_table sec_liodn_tbl[] = {
17*4882a593Smuzhiyun SET_SEC_JR_LIODN_ENTRY(0, 0x10, 0x10),
18*4882a593Smuzhiyun SET_SEC_JR_LIODN_ENTRY(1, 0x10, 0x10),
19*4882a593Smuzhiyun SET_SEC_JR_LIODN_ENTRY(2, 0x10, 0x10),
20*4882a593Smuzhiyun SET_SEC_JR_LIODN_ENTRY(3, 0x10, 0x10),
21*4882a593Smuzhiyun SET_SEC_RTIC_LIODN_ENTRY(a, 0x10),
22*4882a593Smuzhiyun SET_SEC_RTIC_LIODN_ENTRY(b, 0x10),
23*4882a593Smuzhiyun SET_SEC_RTIC_LIODN_ENTRY(c, 0x10),
24*4882a593Smuzhiyun SET_SEC_RTIC_LIODN_ENTRY(d, 0x10),
25*4882a593Smuzhiyun SET_SEC_DECO_LIODN_ENTRY(0, 0x10, 0x10),
26*4882a593Smuzhiyun SET_SEC_DECO_LIODN_ENTRY(1, 0x10, 0x10),
27*4882a593Smuzhiyun SET_SEC_DECO_LIODN_ENTRY(2, 0x10, 0x10),
28*4882a593Smuzhiyun SET_SEC_DECO_LIODN_ENTRY(3, 0x10, 0x10),
29*4882a593Smuzhiyun SET_SEC_DECO_LIODN_ENTRY(4, 0x10, 0x10),
30*4882a593Smuzhiyun SET_SEC_DECO_LIODN_ENTRY(5, 0x10, 0x10),
31*4882a593Smuzhiyun SET_SEC_DECO_LIODN_ENTRY(6, 0x10, 0x10),
32*4882a593Smuzhiyun SET_SEC_DECO_LIODN_ENTRY(7, 0x10, 0x10),
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun struct smmu_stream_id dev_stream_id[] = {
36*4882a593Smuzhiyun { 0x100, 0x01, "ETSEC MAC1" },
37*4882a593Smuzhiyun { 0x104, 0x02, "ETSEC MAC2" },
38*4882a593Smuzhiyun { 0x108, 0x03, "ETSEC MAC3" },
39*4882a593Smuzhiyun { 0x10c, 0x04, "PEX1" },
40*4882a593Smuzhiyun { 0x110, 0x05, "PEX2" },
41*4882a593Smuzhiyun { 0x114, 0x06, "qDMA" },
42*4882a593Smuzhiyun { 0x118, 0x07, "SATA" },
43*4882a593Smuzhiyun { 0x11c, 0x08, "USB3" },
44*4882a593Smuzhiyun { 0x120, 0x09, "QE" },
45*4882a593Smuzhiyun { 0x124, 0x0a, "eSDHC" },
46*4882a593Smuzhiyun { 0x128, 0x0b, "eMA" },
47*4882a593Smuzhiyun { 0x14c, 0x0c, "2D-ACE" },
48*4882a593Smuzhiyun { 0x150, 0x0d, "USB2" },
49*4882a593Smuzhiyun { 0x18c, 0x0e, "DEBUG" },
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
get_soc_major_rev(void)52*4882a593Smuzhiyun unsigned int get_soc_major_rev(void)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
55*4882a593Smuzhiyun unsigned int svr, major;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun svr = in_be32(&gur->svr);
58*4882a593Smuzhiyun major = SVR_MAJ(svr);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun return major;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
s_init(void)63*4882a593Smuzhiyun void s_init(void)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A010315
erratum_a010315(void)68*4882a593Smuzhiyun void erratum_a010315(void)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun int i;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun for (i = PCIE1; i <= PCIE2; i++)
73*4882a593Smuzhiyun if (!is_serdes_configured(i)) {
74*4882a593Smuzhiyun debug("PCIe%d: disabled all R/W permission!\n", i);
75*4882a593Smuzhiyun set_pcie_ns_access(i, 0);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun #endif
79*4882a593Smuzhiyun
arch_soc_init(void)80*4882a593Smuzhiyun int arch_soc_init(void)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
83*4882a593Smuzhiyun struct ccsr_cci400 *cci = (struct ccsr_cci400 *)CONFIG_SYS_CCI400_ADDR;
84*4882a593Smuzhiyun unsigned int major;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #ifdef CONFIG_LAYERSCAPE_NS_ACCESS
87*4882a593Smuzhiyun enable_layerscape_ns_access();
88*4882a593Smuzhiyun #endif
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun #ifdef CONFIG_FSL_QSPI
91*4882a593Smuzhiyun out_be32(&scfg->qspi_cfg, SCFG_QSPI_CLKSEL);
92*4882a593Smuzhiyun #endif
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_FSL_DCU_FB
95*4882a593Smuzhiyun out_be32(&scfg->pixclkcr, SCFG_PIXCLKCR_PXCKEN);
96*4882a593Smuzhiyun #endif
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* Configure Little endian for SAI, ASRC and SPDIF */
99*4882a593Smuzhiyun out_be32(&scfg->endiancr, SCFG_ENDIANCR_LE);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /*
102*4882a593Smuzhiyun * Enable snoop requests and DVM message requests for
103*4882a593Smuzhiyun * All the slave insterfaces.
104*4882a593Smuzhiyun */
105*4882a593Smuzhiyun out_le32(&cci->slave[0].snoop_ctrl,
106*4882a593Smuzhiyun CCI400_DVM_MESSAGE_REQ_EN | CCI400_SNOOP_REQ_EN);
107*4882a593Smuzhiyun out_le32(&cci->slave[1].snoop_ctrl,
108*4882a593Smuzhiyun CCI400_DVM_MESSAGE_REQ_EN | CCI400_SNOOP_REQ_EN);
109*4882a593Smuzhiyun out_le32(&cci->slave[2].snoop_ctrl,
110*4882a593Smuzhiyun CCI400_DVM_MESSAGE_REQ_EN | CCI400_SNOOP_REQ_EN);
111*4882a593Smuzhiyun out_le32(&cci->slave[4].snoop_ctrl,
112*4882a593Smuzhiyun CCI400_DVM_MESSAGE_REQ_EN | CCI400_SNOOP_REQ_EN);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun major = get_soc_major_rev();
115*4882a593Smuzhiyun if (major == SOC_MAJOR_VER_1_0) {
116*4882a593Smuzhiyun /*
117*4882a593Smuzhiyun * Set CCI-400 Slave interface S1, S2 Shareable Override
118*4882a593Smuzhiyun * Register All transactions are treated as non-shareable
119*4882a593Smuzhiyun */
120*4882a593Smuzhiyun out_le32(&cci->slave[1].sha_ord, CCI400_SHAORD_NON_SHAREABLE);
121*4882a593Smuzhiyun out_le32(&cci->slave[2].sha_ord, CCI400_SHAORD_NON_SHAREABLE);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* Workaround for the issue that DDR could not respond to
124*4882a593Smuzhiyun * barrier transaction which is generated by executing DSB/ISB
125*4882a593Smuzhiyun * instruction. Set CCI-400 control override register to
126*4882a593Smuzhiyun * terminate the barrier transaction. After DDR is initialized,
127*4882a593Smuzhiyun * allow barrier transaction to DDR again */
128*4882a593Smuzhiyun out_le32(&cci->ctrl_ord, CCI400_CTRLORD_TERM_BARRIER);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* Enable all the snoop signal for various masters */
132*4882a593Smuzhiyun out_be32(&scfg->snpcnfgcr, SCFG_SNPCNFGCR_SEC_RD_WR |
133*4882a593Smuzhiyun SCFG_SNPCNFGCR_DCU_RD_WR |
134*4882a593Smuzhiyun SCFG_SNPCNFGCR_SATA_RD_WR |
135*4882a593Smuzhiyun SCFG_SNPCNFGCR_USB3_RD_WR |
136*4882a593Smuzhiyun SCFG_SNPCNFGCR_DBG_RD_WR |
137*4882a593Smuzhiyun SCFG_SNPCNFGCR_EDMA_SNP);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /*
140*4882a593Smuzhiyun * Memory controller require a register write before being enabled.
141*4882a593Smuzhiyun * Affects: DDR
142*4882a593Smuzhiyun * Register: EDDRTQCFG
143*4882a593Smuzhiyun * Description: Memory controller performance is not optimal with
144*4882a593Smuzhiyun * default internal target queue register values.
145*4882a593Smuzhiyun * Workaround: Write a value of 63b2_0042h to address: 157_020Ch.
146*4882a593Smuzhiyun */
147*4882a593Smuzhiyun out_be32(&scfg->eddrtqcfg, 0x63b20042);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
ls102xa_smmu_stream_id_init(void)152*4882a593Smuzhiyun int ls102xa_smmu_stream_id_init(void)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun ls1021x_config_caam_stream_id(sec_liodn_tbl,
155*4882a593Smuzhiyun ARRAY_SIZE(sec_liodn_tbl));
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun ls102xa_config_smmu_stream_id(dev_stream_id,
158*4882a593Smuzhiyun ARRAY_SIZE(dev_stream_id));
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun return 0;
161*4882a593Smuzhiyun }
162