1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2014 Broadcom Corporation.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/io.h>
9*4882a593Smuzhiyun #include <asm/iproc-common/armpll.h>
10*4882a593Smuzhiyun #include <asm/iproc-common/sysmap.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #define NELEMS(x) (sizeof(x) / sizeof(x[0]))
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun struct armpll_parameters {
15*4882a593Smuzhiyun unsigned int mode;
16*4882a593Smuzhiyun unsigned int ndiv_int;
17*4882a593Smuzhiyun unsigned int ndiv_frac;
18*4882a593Smuzhiyun unsigned int pdiv;
19*4882a593Smuzhiyun unsigned int freqid;
20*4882a593Smuzhiyun };
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun struct armpll_parameters armpll_clk_tab[] = {
23*4882a593Smuzhiyun { 25, 64, 1, 1, 0},
24*4882a593Smuzhiyun { 100, 64, 1, 1, 2},
25*4882a593Smuzhiyun { 400, 64, 1, 1, 6},
26*4882a593Smuzhiyun { 448, 71, 713050, 1, 6},
27*4882a593Smuzhiyun { 500, 80, 1, 1, 6},
28*4882a593Smuzhiyun { 560, 89, 629145, 1, 6},
29*4882a593Smuzhiyun { 600, 96, 1, 1, 6},
30*4882a593Smuzhiyun { 800, 64, 1, 1, 7},
31*4882a593Smuzhiyun { 896, 71, 713050, 1, 7},
32*4882a593Smuzhiyun { 1000, 80, 1, 1, 7},
33*4882a593Smuzhiyun { 1100, 88, 1, 1, 7},
34*4882a593Smuzhiyun { 1120, 89, 629145, 1, 7},
35*4882a593Smuzhiyun { 1200, 96, 1, 1, 7},
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
armpll_config(uint32_t clkmhz)38*4882a593Smuzhiyun uint32_t armpll_config(uint32_t clkmhz)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun uint32_t freqid;
41*4882a593Smuzhiyun uint32_t ndiv_frac;
42*4882a593Smuzhiyun uint32_t pll;
43*4882a593Smuzhiyun uint32_t status = 1;
44*4882a593Smuzhiyun uint32_t timeout_countdown;
45*4882a593Smuzhiyun int i;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun for (i = 0; i < NELEMS(armpll_clk_tab); i++) {
48*4882a593Smuzhiyun if (armpll_clk_tab[i].mode == clkmhz) {
49*4882a593Smuzhiyun status = 0;
50*4882a593Smuzhiyun break;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun if (status) {
55*4882a593Smuzhiyun printf("Error: Clock configuration not supported\n");
56*4882a593Smuzhiyun goto armpll_config_done;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* Enable write access */
60*4882a593Smuzhiyun writel(IPROC_REG_WRITE_ACCESS, IHOST_PROC_CLK_WR_ACCESS);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun if (clkmhz == 25)
63*4882a593Smuzhiyun freqid = 0;
64*4882a593Smuzhiyun else
65*4882a593Smuzhiyun freqid = 2;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* Bypass ARM clock and run on sysclk */
68*4882a593Smuzhiyun writel(1 << IHOST_PROC_CLK_POLICY_FREQ__PRIV_ACCESS_MODE |
69*4882a593Smuzhiyun freqid << IHOST_PROC_CLK_POLICY_FREQ__POLICY3_FREQ_R |
70*4882a593Smuzhiyun freqid << IHOST_PROC_CLK_POLICY_FREQ__POLICY2_FREQ_R |
71*4882a593Smuzhiyun freqid << IHOST_PROC_CLK_POLICY_FREQ__POLICY1_FREQ_R |
72*4882a593Smuzhiyun freqid << IHOST_PROC_CLK_POLICY_FREQ__POLICY0_FREQ_R,
73*4882a593Smuzhiyun IHOST_PROC_CLK_POLICY_FREQ);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun writel(1 << IHOST_PROC_CLK_POLICY_CTL__GO |
76*4882a593Smuzhiyun 1 << IHOST_PROC_CLK_POLICY_CTL__GO_AC,
77*4882a593Smuzhiyun IHOST_PROC_CLK_POLICY_CTL);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* Poll CCU until operation complete */
80*4882a593Smuzhiyun timeout_countdown = 0x100000;
81*4882a593Smuzhiyun while (readl(IHOST_PROC_CLK_POLICY_CTL) &
82*4882a593Smuzhiyun (1 << IHOST_PROC_CLK_POLICY_CTL__GO)) {
83*4882a593Smuzhiyun timeout_countdown--;
84*4882a593Smuzhiyun if (timeout_countdown == 0) {
85*4882a593Smuzhiyun printf("CCU polling timedout\n");
86*4882a593Smuzhiyun status = 1;
87*4882a593Smuzhiyun goto armpll_config_done;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun if (clkmhz == 25 || clkmhz == 100) {
92*4882a593Smuzhiyun status = 0;
93*4882a593Smuzhiyun goto armpll_config_done;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* Now it is safe to program the PLL */
97*4882a593Smuzhiyun pll = readl(IHOST_PROC_CLK_PLLARMB);
98*4882a593Smuzhiyun pll &= ~((1 << IHOST_PROC_CLK_PLLARMB__PLLARM_NDIV_FRAC_WIDTH) - 1);
99*4882a593Smuzhiyun ndiv_frac =
100*4882a593Smuzhiyun ((1 << IHOST_PROC_CLK_PLLARMB__PLLARM_NDIV_FRAC_WIDTH) - 1) &
101*4882a593Smuzhiyun (armpll_clk_tab[i].ndiv_frac <<
102*4882a593Smuzhiyun IHOST_PROC_CLK_PLLARMB__PLLARM_NDIV_FRAC_R);
103*4882a593Smuzhiyun pll |= ndiv_frac;
104*4882a593Smuzhiyun writel(pll, IHOST_PROC_CLK_PLLARMB);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun writel(1 << IHOST_PROC_CLK_PLLARMA__PLLARM_LOCK |
107*4882a593Smuzhiyun armpll_clk_tab[i].ndiv_int <<
108*4882a593Smuzhiyun IHOST_PROC_CLK_PLLARMA__PLLARM_NDIV_INT_R |
109*4882a593Smuzhiyun armpll_clk_tab[i].pdiv <<
110*4882a593Smuzhiyun IHOST_PROC_CLK_PLLARMA__PLLARM_PDIV_R |
111*4882a593Smuzhiyun 1 << IHOST_PROC_CLK_PLLARMA__PLLARM_SOFT_RESETB,
112*4882a593Smuzhiyun IHOST_PROC_CLK_PLLARMA);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* Poll ARM PLL Lock until operation complete */
115*4882a593Smuzhiyun timeout_countdown = 0x100000;
116*4882a593Smuzhiyun while (readl(IHOST_PROC_CLK_PLLARMA) &
117*4882a593Smuzhiyun (1 << IHOST_PROC_CLK_PLLARMA__PLLARM_LOCK)) {
118*4882a593Smuzhiyun timeout_countdown--;
119*4882a593Smuzhiyun if (timeout_countdown == 0) {
120*4882a593Smuzhiyun printf("ARM PLL lock failed\n");
121*4882a593Smuzhiyun status = 1;
122*4882a593Smuzhiyun goto armpll_config_done;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun pll = readl(IHOST_PROC_CLK_PLLARMA);
127*4882a593Smuzhiyun pll |= (1 << IHOST_PROC_CLK_PLLARMA__PLLARM_SOFT_POST_RESETB);
128*4882a593Smuzhiyun writel(pll, IHOST_PROC_CLK_PLLARMA);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* Set the policy */
131*4882a593Smuzhiyun writel(1 << IHOST_PROC_CLK_POLICY_FREQ__PRIV_ACCESS_MODE |
132*4882a593Smuzhiyun armpll_clk_tab[i].freqid <<
133*4882a593Smuzhiyun IHOST_PROC_CLK_POLICY_FREQ__POLICY3_FREQ_R |
134*4882a593Smuzhiyun armpll_clk_tab[i].freqid <<
135*4882a593Smuzhiyun IHOST_PROC_CLK_POLICY_FREQ__POLICY2_FREQ_R |
136*4882a593Smuzhiyun armpll_clk_tab[i].freqid <<
137*4882a593Smuzhiyun IHOST_PROC_CLK_POLICY_FREQ__POLICY1_FREQ_R |
138*4882a593Smuzhiyun armpll_clk_tab[i+4].freqid <<
139*4882a593Smuzhiyun IHOST_PROC_CLK_POLICY_FREQ__POLICY0_FREQ_R,
140*4882a593Smuzhiyun IHOST_PROC_CLK_POLICY_FREQ);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun writel(IPROC_CLKCT_HDELAY_SW_EN, IHOST_PROC_CLK_CORE0_CLKGATE);
143*4882a593Smuzhiyun writel(IPROC_CLKCT_HDELAY_SW_EN, IHOST_PROC_CLK_CORE1_CLKGATE);
144*4882a593Smuzhiyun writel(IPROC_CLKCT_HDELAY_SW_EN, IHOST_PROC_CLK_ARM_SWITCH_CLKGATE);
145*4882a593Smuzhiyun writel(IPROC_CLKCT_HDELAY_SW_EN, IHOST_PROC_CLK_ARM_PERIPH_CLKGATE);
146*4882a593Smuzhiyun writel(IPROC_CLKCT_HDELAY_SW_EN, IHOST_PROC_CLK_APB0_CLKGATE);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun writel(1 << IHOST_PROC_CLK_POLICY_CTL__GO |
149*4882a593Smuzhiyun 1 << IHOST_PROC_CLK_POLICY_CTL__GO_AC,
150*4882a593Smuzhiyun IHOST_PROC_CLK_POLICY_CTL);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* Poll CCU until operation complete */
153*4882a593Smuzhiyun timeout_countdown = 0x100000;
154*4882a593Smuzhiyun while (readl(IHOST_PROC_CLK_POLICY_CTL) &
155*4882a593Smuzhiyun (1 << IHOST_PROC_CLK_POLICY_CTL__GO)) {
156*4882a593Smuzhiyun timeout_countdown--;
157*4882a593Smuzhiyun if (timeout_countdown == 0) {
158*4882a593Smuzhiyun printf("CCU polling failed\n");
159*4882a593Smuzhiyun status = 1;
160*4882a593Smuzhiyun goto armpll_config_done;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun status = 0;
165*4882a593Smuzhiyun armpll_config_done:
166*4882a593Smuzhiyun /* Disable access to PLL registers */
167*4882a593Smuzhiyun writel(0, IHOST_PROC_CLK_WR_ACCESS);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun return status;
170*4882a593Smuzhiyun }
171