1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2010
3*4882a593Smuzhiyun * Texas Instruments, <www.ti.com>
4*4882a593Smuzhiyun * Aneesh V <aneesh@ti.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #include <linux/types.h>
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/armv7.h>
11*4882a593Smuzhiyun #include <asm/utils.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define ARMV7_DCACHE_INVAL_RANGE 1
14*4882a593Smuzhiyun #define ARMV7_DCACHE_CLEAN_INVAL_RANGE 2
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #ifndef CONFIG_SYS_DCACHE_OFF
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* Asm functions from cache_v7_asm.S */
19*4882a593Smuzhiyun void v7_flush_dcache_all(void);
20*4882a593Smuzhiyun void v7_invalidate_dcache_all(void);
21*4882a593Smuzhiyun
get_ccsidr(void)22*4882a593Smuzhiyun static u32 get_ccsidr(void)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun u32 ccsidr;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* Read current CP15 Cache Size ID Register */
27*4882a593Smuzhiyun asm volatile ("mrc p15, 1, %0, c0, c0, 0" : "=r" (ccsidr));
28*4882a593Smuzhiyun return ccsidr;
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun
v7_dcache_clean_inval_range(u32 start,u32 stop,u32 line_len)31*4882a593Smuzhiyun static void v7_dcache_clean_inval_range(u32 start, u32 stop, u32 line_len)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun u32 mva;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* Align start to cache line boundary */
36*4882a593Smuzhiyun start &= ~(line_len - 1);
37*4882a593Smuzhiyun for (mva = start; mva < stop; mva = mva + line_len) {
38*4882a593Smuzhiyun /* DCCIMVAC - Clean & Invalidate data cache by MVA to PoC */
39*4882a593Smuzhiyun asm volatile ("mcr p15, 0, %0, c7, c14, 1" : : "r" (mva));
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
v7_dcache_inval_range(u32 start,u32 stop,u32 line_len)43*4882a593Smuzhiyun static void v7_dcache_inval_range(u32 start, u32 stop, u32 line_len)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun u32 mva;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #ifdef DEBUG
48*4882a593Smuzhiyun check_cache_range(start, stop);
49*4882a593Smuzhiyun #endif
50*4882a593Smuzhiyun /* aligned ? backward and flush a line_len */
51*4882a593Smuzhiyun if (start & (line_len - 1)) {
52*4882a593Smuzhiyun mva = start & ~(line_len - 1);
53*4882a593Smuzhiyun asm volatile ("mcr p15, 0, %0, c7, c14, 1" : : "r" (mva));
54*4882a593Smuzhiyun start = mva + line_len;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* aligned ? forward and flush a line_len */
58*4882a593Smuzhiyun if (stop & (line_len - 1)) {
59*4882a593Smuzhiyun mva = stop & ~(line_len - 1);
60*4882a593Smuzhiyun asm volatile ("mcr p15, 0, %0, c7, c14, 1" : : "r" (mva));
61*4882a593Smuzhiyun stop = mva;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun for (mva = start; mva < stop; mva = mva + line_len) {
65*4882a593Smuzhiyun /* DCIMVAC - Invalidate data cache by MVA to PoC */
66*4882a593Smuzhiyun asm volatile ("mcr p15, 0, %0, c7, c6, 1" : : "r" (mva));
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
v7_dcache_maint_range(u32 start,u32 stop,u32 range_op)70*4882a593Smuzhiyun static void v7_dcache_maint_range(u32 start, u32 stop, u32 range_op)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun u32 line_len, ccsidr;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun ccsidr = get_ccsidr();
75*4882a593Smuzhiyun line_len = ((ccsidr & CCSIDR_LINE_SIZE_MASK) >>
76*4882a593Smuzhiyun CCSIDR_LINE_SIZE_OFFSET) + 2;
77*4882a593Smuzhiyun /* Converting from words to bytes */
78*4882a593Smuzhiyun line_len += 2;
79*4882a593Smuzhiyun /* converting from log2(linelen) to linelen */
80*4882a593Smuzhiyun line_len = 1 << line_len;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun switch (range_op) {
83*4882a593Smuzhiyun case ARMV7_DCACHE_CLEAN_INVAL_RANGE:
84*4882a593Smuzhiyun v7_dcache_clean_inval_range(start, stop, line_len);
85*4882a593Smuzhiyun break;
86*4882a593Smuzhiyun case ARMV7_DCACHE_INVAL_RANGE:
87*4882a593Smuzhiyun v7_dcache_inval_range(start, stop, line_len);
88*4882a593Smuzhiyun break;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* DSB to make sure the operation is complete */
92*4882a593Smuzhiyun dsb();
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Invalidate TLB */
v7_inval_tlb(void)96*4882a593Smuzhiyun static void v7_inval_tlb(void)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun /* Invalidate entire unified TLB */
99*4882a593Smuzhiyun asm volatile ("mcr p15, 0, %0, c8, c7, 0" : : "r" (0));
100*4882a593Smuzhiyun /* Invalidate entire data TLB */
101*4882a593Smuzhiyun asm volatile ("mcr p15, 0, %0, c8, c6, 0" : : "r" (0));
102*4882a593Smuzhiyun /* Invalidate entire instruction TLB */
103*4882a593Smuzhiyun asm volatile ("mcr p15, 0, %0, c8, c5, 0" : : "r" (0));
104*4882a593Smuzhiyun /* Full system DSB - make sure that the invalidation is complete */
105*4882a593Smuzhiyun dsb();
106*4882a593Smuzhiyun /* Full system ISB - make sure the instruction stream sees it */
107*4882a593Smuzhiyun isb();
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
invalidate_dcache_all(void)110*4882a593Smuzhiyun void invalidate_dcache_all(void)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun v7_invalidate_dcache_all();
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun v7_outer_cache_inval_all();
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /*
118*4882a593Smuzhiyun * Performs a clean & invalidation of the entire data cache
119*4882a593Smuzhiyun * at all levels
120*4882a593Smuzhiyun */
flush_dcache_all(void)121*4882a593Smuzhiyun void flush_dcache_all(void)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun v7_flush_dcache_all();
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun v7_outer_cache_flush_all();
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /*
129*4882a593Smuzhiyun * Invalidates range in all levels of D-cache/unified cache used:
130*4882a593Smuzhiyun * Affects the range [start, stop - 1]
131*4882a593Smuzhiyun */
invalidate_dcache_range(unsigned long start,unsigned long stop)132*4882a593Smuzhiyun void invalidate_dcache_range(unsigned long start, unsigned long stop)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun #ifdef DEBUG
135*4882a593Smuzhiyun check_cache_range(start, stop);
136*4882a593Smuzhiyun #endif
137*4882a593Smuzhiyun v7_dcache_maint_range(start, stop, ARMV7_DCACHE_INVAL_RANGE);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun v7_outer_cache_inval_range(start, stop);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /*
143*4882a593Smuzhiyun * Flush range(clean & invalidate) from all levels of D-cache/unified
144*4882a593Smuzhiyun * cache used:
145*4882a593Smuzhiyun * Affects the range [start, stop - 1]
146*4882a593Smuzhiyun */
flush_dcache_range(unsigned long start,unsigned long stop)147*4882a593Smuzhiyun void flush_dcache_range(unsigned long start, unsigned long stop)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun #ifdef DEBUG
150*4882a593Smuzhiyun check_cache_range(start, stop);
151*4882a593Smuzhiyun #endif
152*4882a593Smuzhiyun v7_dcache_maint_range(start, stop, ARMV7_DCACHE_CLEAN_INVAL_RANGE);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun v7_outer_cache_flush_range(start, stop);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
arm_init_before_mmu(void)157*4882a593Smuzhiyun void arm_init_before_mmu(void)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun v7_outer_cache_enable();
160*4882a593Smuzhiyun invalidate_dcache_all();
161*4882a593Smuzhiyun v7_inval_tlb();
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
mmu_page_table_flush(unsigned long start,unsigned long stop)164*4882a593Smuzhiyun void mmu_page_table_flush(unsigned long start, unsigned long stop)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun flush_dcache_range(start, stop);
167*4882a593Smuzhiyun v7_inval_tlb();
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun #else /* #ifndef CONFIG_SYS_DCACHE_OFF */
invalidate_dcache_all(void)170*4882a593Smuzhiyun void invalidate_dcache_all(void)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
flush_dcache_all(void)174*4882a593Smuzhiyun void flush_dcache_all(void)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
invalidate_dcache_range(unsigned long start,unsigned long stop)178*4882a593Smuzhiyun void invalidate_dcache_range(unsigned long start, unsigned long stop)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
flush_dcache_range(unsigned long start,unsigned long stop)182*4882a593Smuzhiyun void flush_dcache_range(unsigned long start, unsigned long stop)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
arm_init_before_mmu(void)186*4882a593Smuzhiyun void arm_init_before_mmu(void)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
mmu_page_table_flush(unsigned long start,unsigned long stop)190*4882a593Smuzhiyun void mmu_page_table_flush(unsigned long start, unsigned long stop)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
arm_init_domains(void)194*4882a593Smuzhiyun void arm_init_domains(void)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun #endif /* #ifndef CONFIG_SYS_DCACHE_OFF */
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun #ifndef CONFIG_SYS_ICACHE_OFF
200*4882a593Smuzhiyun /* Invalidate entire I-cache and branch predictor array */
invalidate_icache_all(void)201*4882a593Smuzhiyun void invalidate_icache_all(void)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun /*
204*4882a593Smuzhiyun * Invalidate all instruction caches to PoU.
205*4882a593Smuzhiyun * Also flushes branch target cache.
206*4882a593Smuzhiyun */
207*4882a593Smuzhiyun asm volatile ("mcr p15, 0, %0, c7, c5, 0" : : "r" (0));
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /* Invalidate entire branch predictor array */
210*4882a593Smuzhiyun asm volatile ("mcr p15, 0, %0, c7, c5, 6" : : "r" (0));
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* Full system DSB - make sure that the invalidation is complete */
213*4882a593Smuzhiyun dsb();
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* ISB - make sure the instruction stream sees it */
216*4882a593Smuzhiyun isb();
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun #else
invalidate_icache_all(void)219*4882a593Smuzhiyun void invalidate_icache_all(void)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun #endif
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* Stub implementations for outer cache operations */
v7_outer_cache_enable(void)225*4882a593Smuzhiyun __weak void v7_outer_cache_enable(void) {}
v7_outer_cache_disable(void)226*4882a593Smuzhiyun __weak void v7_outer_cache_disable(void) {}
v7_outer_cache_flush_all(void)227*4882a593Smuzhiyun __weak void v7_outer_cache_flush_all(void) {}
v7_outer_cache_inval_all(void)228*4882a593Smuzhiyun __weak void v7_outer_cache_inval_all(void) {}
v7_outer_cache_flush_range(u32 start,u32 end)229*4882a593Smuzhiyun __weak void v7_outer_cache_flush_range(u32 start, u32 end) {}
v7_outer_cache_inval_range(u32 start,u32 end)230*4882a593Smuzhiyun __weak void v7_outer_cache_inval_range(u32 start, u32 end) {}
231