xref: /OK3568_Linux_fs/u-boot/arch/arm/cpu/armv7/bcm235xx/clk-eth.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2014 Broadcom Corporation.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/io.h>
9*4882a593Smuzhiyun #include <linux/errno.h>
10*4882a593Smuzhiyun #include <asm/arch/sysmap.h>
11*4882a593Smuzhiyun #include <asm/kona-common/clk.h>
12*4882a593Smuzhiyun #include "clk-core.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define WR_ACCESS_ADDR			ESUB_CLK_BASE_ADDR
15*4882a593Smuzhiyun #define WR_ACCESS_PASSWORD				0xA5A500
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define PLLE_POST_RESETB_ADDR		(ESUB_CLK_BASE_ADDR + 0x00000C00)
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define PLLE_RESETB_ADDR		(ESUB_CLK_BASE_ADDR + 0x00000C58)
20*4882a593Smuzhiyun #define PLLE_RESETB_I_PLL_RESETB_PLLE_MASK		0x00010000
21*4882a593Smuzhiyun #define PLLE_POST_RESETB_I_POST_RESETB_PLLE_MASK	0x00000001
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define PLL_LOCK_ADDR			(ESUB_CLK_BASE_ADDR + 0x00000C38)
24*4882a593Smuzhiyun #define PLL_LOCK_PLL_LOCK_PLLE_MASK			0x00000001
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define ESW_SYS_DIV_ADDR		(ESUB_CLK_BASE_ADDR + 0x00000A04)
27*4882a593Smuzhiyun #define ESW_SYS_DIV_PLL_SELECT_MASK			0x00000300
28*4882a593Smuzhiyun #define ESW_SYS_DIV_DIV_MASK				0x0000001C
29*4882a593Smuzhiyun #define ESW_SYS_DIV_PLL_VAR_208M_CLK_SELECT		0x00000100
30*4882a593Smuzhiyun #define ESW_SYS_DIV_DIV_SELECT				0x4
31*4882a593Smuzhiyun #define ESW_SYS_DIV_TRIGGER_MASK			0x00000001
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define ESUB_AXI_DIV_DEBUG_ADDR		(ESUB_CLK_BASE_ADDR + 0x00000E04)
34*4882a593Smuzhiyun #define ESUB_AXI_DIV_DEBUG_PLL_SELECT_MASK		0x0000001C
35*4882a593Smuzhiyun #define ESUB_AXI_DIV_DEBUG_PLL_SELECT_OVERRIDE_MASK	0x00000040
36*4882a593Smuzhiyun #define ESUB_AXI_DIV_DEBUG_PLL_VAR_208M_CLK_SELECT	0x0
37*4882a593Smuzhiyun #define ESUB_AXI_DIV_DEBUG_TRIGGER_MASK			0x00000001
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define PLL_MAX_RETRY	100
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* Enable appropriate clocks for Ethernet */
clk_eth_enable(void)42*4882a593Smuzhiyun int clk_eth_enable(void)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	int rc = -1;
45*4882a593Smuzhiyun 	int retry_count = 0;
46*4882a593Smuzhiyun 	rc = clk_get_and_enable("esub_ccu_clk");
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	/* Enable Access to CCU registers */
49*4882a593Smuzhiyun 	writel((1 | WR_ACCESS_PASSWORD), WR_ACCESS_ADDR);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	writel(readl(PLLE_POST_RESETB_ADDR) &
52*4882a593Smuzhiyun 	       ~PLLE_POST_RESETB_I_POST_RESETB_PLLE_MASK,
53*4882a593Smuzhiyun 	       PLLE_POST_RESETB_ADDR);
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	/* Take PLL out of reset and put into normal mode */
56*4882a593Smuzhiyun 	writel(readl(PLLE_RESETB_ADDR) | PLLE_RESETB_I_PLL_RESETB_PLLE_MASK,
57*4882a593Smuzhiyun 	       PLLE_RESETB_ADDR);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	/* Wait for PLL lock */
60*4882a593Smuzhiyun 	rc = -1;
61*4882a593Smuzhiyun 	while (retry_count < PLL_MAX_RETRY) {
62*4882a593Smuzhiyun 		udelay(100);
63*4882a593Smuzhiyun 		if (readl(PLL_LOCK_ADDR) & PLL_LOCK_PLL_LOCK_PLLE_MASK) {
64*4882a593Smuzhiyun 			rc = 0;
65*4882a593Smuzhiyun 			break;
66*4882a593Smuzhiyun 		}
67*4882a593Smuzhiyun 		retry_count++;
68*4882a593Smuzhiyun 	}
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	if (rc == -1) {
71*4882a593Smuzhiyun 		printf("%s: ETH-PLL lock timeout, Ethernet is not enabled!\n",
72*4882a593Smuzhiyun 		       __func__);
73*4882a593Smuzhiyun 		return -1;
74*4882a593Smuzhiyun 	}
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	writel(readl(PLLE_POST_RESETB_ADDR) |
77*4882a593Smuzhiyun 	       PLLE_POST_RESETB_I_POST_RESETB_PLLE_MASK,
78*4882a593Smuzhiyun 	       PLLE_POST_RESETB_ADDR);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	/* Switch esw_sys_clk to use 104MHz(208MHz/2) clock */
81*4882a593Smuzhiyun 	writel((readl(ESW_SYS_DIV_ADDR) &
82*4882a593Smuzhiyun 		~(ESW_SYS_DIV_PLL_SELECT_MASK | ESW_SYS_DIV_DIV_MASK)) |
83*4882a593Smuzhiyun 	       ESW_SYS_DIV_PLL_VAR_208M_CLK_SELECT | ESW_SYS_DIV_DIV_SELECT,
84*4882a593Smuzhiyun 	       ESW_SYS_DIV_ADDR);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	writel(readl(ESW_SYS_DIV_ADDR) | ESW_SYS_DIV_TRIGGER_MASK,
87*4882a593Smuzhiyun 	       ESW_SYS_DIV_ADDR);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/* Wait for trigger complete */
90*4882a593Smuzhiyun 	rc = -1;
91*4882a593Smuzhiyun 	retry_count = 0;
92*4882a593Smuzhiyun 	while (retry_count < PLL_MAX_RETRY) {
93*4882a593Smuzhiyun 		udelay(100);
94*4882a593Smuzhiyun 		if (!(readl(ESW_SYS_DIV_ADDR) & ESW_SYS_DIV_TRIGGER_MASK)) {
95*4882a593Smuzhiyun 			rc = 0;
96*4882a593Smuzhiyun 			break;
97*4882a593Smuzhiyun 		}
98*4882a593Smuzhiyun 		retry_count++;
99*4882a593Smuzhiyun 	}
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	if (rc == -1) {
102*4882a593Smuzhiyun 		printf("%s: SYS CLK Trigger timeout, Ethernet is not enabled!\n",
103*4882a593Smuzhiyun 		       __func__);
104*4882a593Smuzhiyun 		return -1;
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	/* switch Esub AXI clock to 208MHz */
108*4882a593Smuzhiyun 	writel((readl(ESUB_AXI_DIV_DEBUG_ADDR) &
109*4882a593Smuzhiyun 		~(ESUB_AXI_DIV_DEBUG_PLL_SELECT_MASK |
110*4882a593Smuzhiyun 		  ESUB_AXI_DIV_DEBUG_PLL_SELECT_OVERRIDE_MASK |
111*4882a593Smuzhiyun 		  ESUB_AXI_DIV_DEBUG_TRIGGER_MASK)) |
112*4882a593Smuzhiyun 	       ESUB_AXI_DIV_DEBUG_PLL_VAR_208M_CLK_SELECT |
113*4882a593Smuzhiyun 	       ESUB_AXI_DIV_DEBUG_PLL_SELECT_OVERRIDE_MASK,
114*4882a593Smuzhiyun 	       ESUB_AXI_DIV_DEBUG_ADDR);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	writel(readl(ESUB_AXI_DIV_DEBUG_ADDR) |
117*4882a593Smuzhiyun 	       ESUB_AXI_DIV_DEBUG_TRIGGER_MASK,
118*4882a593Smuzhiyun 	       ESUB_AXI_DIV_DEBUG_ADDR);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	/* Wait for trigger complete */
121*4882a593Smuzhiyun 	rc = -1;
122*4882a593Smuzhiyun 	retry_count = 0;
123*4882a593Smuzhiyun 	while (retry_count < PLL_MAX_RETRY) {
124*4882a593Smuzhiyun 		udelay(100);
125*4882a593Smuzhiyun 		if (!(readl(ESUB_AXI_DIV_DEBUG_ADDR) &
126*4882a593Smuzhiyun 		      ESUB_AXI_DIV_DEBUG_TRIGGER_MASK)) {
127*4882a593Smuzhiyun 			rc = 0;
128*4882a593Smuzhiyun 			break;
129*4882a593Smuzhiyun 		}
130*4882a593Smuzhiyun 		retry_count++;
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	if (rc == -1) {
134*4882a593Smuzhiyun 		printf("%s: AXI CLK Trigger timeout, Ethernet is not enabled!\n",
135*4882a593Smuzhiyun 		       __func__);
136*4882a593Smuzhiyun 		return -1;
137*4882a593Smuzhiyun 	}
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/* Disable Access to CCU registers */
140*4882a593Smuzhiyun 	writel(WR_ACCESS_PASSWORD, WR_ACCESS_ADDR);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	return rc;
143*4882a593Smuzhiyun }
144