xref: /OK3568_Linux_fs/u-boot/arch/arm/cpu/arm926ejs/spear/spr_misc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2009
3*4882a593Smuzhiyun  * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <command.h>
10*4882a593Smuzhiyun #include <i2c.h>
11*4882a593Smuzhiyun #include <net.h>
12*4882a593Smuzhiyun #include <linux/mtd/st_smi.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/arch/hardware.h>
15*4882a593Smuzhiyun #include <asm/arch/spr_emi.h>
16*4882a593Smuzhiyun #include <asm/arch/spr_defs.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define CPU		0
19*4882a593Smuzhiyun #define DDR		1
20*4882a593Smuzhiyun #define SRAM_REL	0xD2801000
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET)
25*4882a593Smuzhiyun static int i2c_read_mac(uchar *buffer);
26*4882a593Smuzhiyun #endif
27*4882a593Smuzhiyun 
dram_init(void)28*4882a593Smuzhiyun int dram_init(void)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun 	/* Store complete RAM size and return */
31*4882a593Smuzhiyun 	gd->ram_size = get_ram_size(PHYS_SDRAM_1, PHYS_SDRAM_1_MAXSIZE);
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	return 0;
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun 
dram_init_banksize(void)36*4882a593Smuzhiyun int dram_init_banksize(void)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
39*4882a593Smuzhiyun 	gd->bd->bi_dram[0].size = gd->ram_size;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	return 0;
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun 
board_early_init_f()44*4882a593Smuzhiyun int board_early_init_f()
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun #if defined(CONFIG_ST_SMI)
47*4882a593Smuzhiyun 	smi_init();
48*4882a593Smuzhiyun #endif
49*4882a593Smuzhiyun 	return 0;
50*4882a593Smuzhiyun }
misc_init_r(void)51*4882a593Smuzhiyun int misc_init_r(void)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET)
54*4882a593Smuzhiyun 	uchar mac_id[6];
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	if (!eth_env_get_enetaddr("ethaddr", mac_id) && !i2c_read_mac(mac_id))
57*4882a593Smuzhiyun 		eth_env_set_enetaddr("ethaddr", mac_id);
58*4882a593Smuzhiyun #endif
59*4882a593Smuzhiyun 	env_set("verify", "n");
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #if defined(CONFIG_SPEAR_USBTTY)
62*4882a593Smuzhiyun 	env_set("stdin", "usbtty");
63*4882a593Smuzhiyun 	env_set("stdout", "usbtty");
64*4882a593Smuzhiyun 	env_set("stderr", "usbtty");
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #ifndef CONFIG_SYS_NO_DCACHE
67*4882a593Smuzhiyun 	dcache_enable();
68*4882a593Smuzhiyun #endif
69*4882a593Smuzhiyun #endif
70*4882a593Smuzhiyun 	return 0;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #ifdef CONFIG_SPEAR_EMI
74*4882a593Smuzhiyun struct cust_emi_para {
75*4882a593Smuzhiyun 	unsigned int tap;
76*4882a593Smuzhiyun 	unsigned int tsdp;
77*4882a593Smuzhiyun 	unsigned int tdpw;
78*4882a593Smuzhiyun 	unsigned int tdpr;
79*4882a593Smuzhiyun 	unsigned int tdcs;
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /* EMI timing setting of m28w640hc of linux kernel */
83*4882a593Smuzhiyun const struct cust_emi_para emi_timing_m28w640hc = {
84*4882a593Smuzhiyun 	.tap = 0x10,
85*4882a593Smuzhiyun 	.tsdp = 0x05,
86*4882a593Smuzhiyun 	.tdpw = 0x0a,
87*4882a593Smuzhiyun 	.tdpr = 0x0a,
88*4882a593Smuzhiyun 	.tdcs = 0x05,
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* EMI timing setting of bootrom */
92*4882a593Smuzhiyun const struct cust_emi_para emi_timing_bootrom = {
93*4882a593Smuzhiyun 	.tap = 0xf,
94*4882a593Smuzhiyun 	.tsdp = 0x0,
95*4882a593Smuzhiyun 	.tdpw = 0xff,
96*4882a593Smuzhiyun 	.tdpr = 0x111,
97*4882a593Smuzhiyun 	.tdcs = 0x02,
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
spear_emi_init(void)100*4882a593Smuzhiyun void spear_emi_init(void)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	const struct cust_emi_para *p = &emi_timing_m28w640hc;
103*4882a593Smuzhiyun 	struct emi_regs *emi_regs_p = (struct emi_regs *)CONFIG_SPEAR_EMIBASE;
104*4882a593Smuzhiyun 	unsigned int cs;
105*4882a593Smuzhiyun 	unsigned int val, tmp;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	val = readl(CONFIG_SPEAR_RASBASE);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	if (val & EMI_ACKMSK)
110*4882a593Smuzhiyun 		tmp = 0x3f;
111*4882a593Smuzhiyun 	else
112*4882a593Smuzhiyun 		tmp = 0x0;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	writel(tmp, &emi_regs_p->ack);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	for (cs = 0; cs < CONFIG_SYS_MAX_FLASH_BANKS; cs++) {
117*4882a593Smuzhiyun 		writel(p->tap, &emi_regs_p->bank_regs[cs].tap);
118*4882a593Smuzhiyun 		writel(p->tsdp, &emi_regs_p->bank_regs[cs].tsdp);
119*4882a593Smuzhiyun 		writel(p->tdpw, &emi_regs_p->bank_regs[cs].tdpw);
120*4882a593Smuzhiyun 		writel(p->tdpr, &emi_regs_p->bank_regs[cs].tdpr);
121*4882a593Smuzhiyun 		writel(p->tdcs, &emi_regs_p->bank_regs[cs].tdcs);
122*4882a593Smuzhiyun 		writel(EMI_CNTL_ENBBYTERW | ((val & 0x18) >> 3),
123*4882a593Smuzhiyun 		       &emi_regs_p->bank_regs[cs].control);
124*4882a593Smuzhiyun 	}
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun #endif
127*4882a593Smuzhiyun 
spear_board_init(ulong mach_type)128*4882a593Smuzhiyun int spear_board_init(ulong mach_type)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	gd->bd->bi_arch_number = mach_type;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	/* adress of boot parameters */
133*4882a593Smuzhiyun 	gd->bd->bi_boot_params = CONFIG_BOOT_PARAMS_ADDR;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #ifdef CONFIG_SPEAR_EMI
136*4882a593Smuzhiyun 	spear_emi_init();
137*4882a593Smuzhiyun #endif
138*4882a593Smuzhiyun 	return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET)
i2c_read_mac(uchar * buffer)142*4882a593Smuzhiyun static int i2c_read_mac(uchar *buffer)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	u8 buf[2];
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	i2c_read(CONFIG_I2C_CHIPADDRESS, MAGIC_OFF, 1, buf, MAGIC_LEN);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/* Check if mac in i2c memory is valid */
149*4882a593Smuzhiyun 	if ((buf[0] == MAGIC_BYTE0) && (buf[1] == MAGIC_BYTE1)) {
150*4882a593Smuzhiyun 		/* Valid mac address is saved in i2c eeprom */
151*4882a593Smuzhiyun 		i2c_read(CONFIG_I2C_CHIPADDRESS, MAC_OFF, 1, buffer, MAC_LEN);
152*4882a593Smuzhiyun 		return 0;
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	return -1;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
write_mac(uchar * mac)158*4882a593Smuzhiyun static int write_mac(uchar *mac)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	u8 buf[2];
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	buf[0] = (u8)MAGIC_BYTE0;
163*4882a593Smuzhiyun 	buf[1] = (u8)MAGIC_BYTE1;
164*4882a593Smuzhiyun 	i2c_write(CONFIG_I2C_CHIPADDRESS, MAGIC_OFF, 1, buf, MAGIC_LEN);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	buf[0] = (u8)~MAGIC_BYTE0;
167*4882a593Smuzhiyun 	buf[1] = (u8)~MAGIC_BYTE1;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	i2c_read(CONFIG_I2C_CHIPADDRESS, MAGIC_OFF, 1, buf, MAGIC_LEN);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	/* check if valid MAC address is saved in I2C EEPROM or not? */
172*4882a593Smuzhiyun 	if ((buf[0] == MAGIC_BYTE0) && (buf[1] == MAGIC_BYTE1)) {
173*4882a593Smuzhiyun 		i2c_write(CONFIG_I2C_CHIPADDRESS, MAC_OFF, 1, mac, MAC_LEN);
174*4882a593Smuzhiyun 		puts("I2C EEPROM written with mac address \n");
175*4882a593Smuzhiyun 		return 0;
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	puts("I2C EEPROM writing failed\n");
179*4882a593Smuzhiyun 	return -1;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun #endif
182*4882a593Smuzhiyun 
do_chip_config(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])183*4882a593Smuzhiyun int do_chip_config(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	void (*sram_setfreq) (unsigned int, unsigned int);
186*4882a593Smuzhiyun 	unsigned int frequency;
187*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET)
188*4882a593Smuzhiyun 	unsigned char mac[6];
189*4882a593Smuzhiyun #endif
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	if ((argc > 3) || (argc < 2))
192*4882a593Smuzhiyun 		return cmd_usage(cmdtp);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	if ((!strcmp(argv[1], "cpufreq")) || (!strcmp(argv[1], "ddrfreq"))) {
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 		frequency = simple_strtoul(argv[2], NULL, 0);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 		if (frequency > 333) {
199*4882a593Smuzhiyun 			printf("Frequency is limited to 333MHz\n");
200*4882a593Smuzhiyun 			return 1;
201*4882a593Smuzhiyun 		}
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 		sram_setfreq = memcpy((void *)SRAM_REL, setfreq, setfreq_sz);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 		if (!strcmp(argv[1], "cpufreq")) {
206*4882a593Smuzhiyun 			sram_setfreq(CPU, frequency);
207*4882a593Smuzhiyun 			printf("CPU frequency changed to %u\n", frequency);
208*4882a593Smuzhiyun 		} else {
209*4882a593Smuzhiyun 			sram_setfreq(DDR, frequency);
210*4882a593Smuzhiyun 			printf("DDR frequency changed to %u\n", frequency);
211*4882a593Smuzhiyun 		}
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 		return 0;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET)
216*4882a593Smuzhiyun 	} else if (!strcmp(argv[1], "ethaddr")) {
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 		u32 reg;
219*4882a593Smuzhiyun 		char *e, *s = argv[2];
220*4882a593Smuzhiyun 		for (reg = 0; reg < 6; ++reg) {
221*4882a593Smuzhiyun 			mac[reg] = s ? simple_strtoul(s, &e, 16) : 0;
222*4882a593Smuzhiyun 			if (s)
223*4882a593Smuzhiyun 				s = (*e) ? e + 1 : e;
224*4882a593Smuzhiyun 		}
225*4882a593Smuzhiyun 		write_mac(mac);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 		return 0;
228*4882a593Smuzhiyun #endif
229*4882a593Smuzhiyun 	} else if (!strcmp(argv[1], "print")) {
230*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET)
231*4882a593Smuzhiyun 		if (!i2c_read_mac(mac)) {
232*4882a593Smuzhiyun 			printf("Ethaddr (from i2c mem) = %pM\n", mac);
233*4882a593Smuzhiyun 		} else {
234*4882a593Smuzhiyun 			printf("Ethaddr (from i2c mem) = Not set\n");
235*4882a593Smuzhiyun 		}
236*4882a593Smuzhiyun #endif
237*4882a593Smuzhiyun 		return 0;
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	return cmd_usage(cmdtp);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun U_BOOT_CMD(chip_config, 3, 1, do_chip_config,
244*4882a593Smuzhiyun 	   "configure chip",
245*4882a593Smuzhiyun 	   "chip_config cpufreq/ddrfreq frequency\n"
246*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET)
247*4882a593Smuzhiyun 	   "chip_config ethaddr XX:XX:XX:XX:XX:XX\n"
248*4882a593Smuzhiyun #endif
249*4882a593Smuzhiyun 	   "chip_config print");
250