1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2011
3*4882a593Smuzhiyun * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2012 Stefan Roese <sr@denx.de>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <spl.h>
12*4882a593Smuzhiyun #include <version.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/arch/hardware.h>
15*4882a593Smuzhiyun #include <asm/arch/spr_defs.h>
16*4882a593Smuzhiyun #include <asm/arch/spr_misc.h>
17*4882a593Smuzhiyun #include <asm/arch/spr_syscntl.h>
18*4882a593Smuzhiyun #include <linux/mtd/st_smi.h>
19*4882a593Smuzhiyun
ddr_clock_init(void)20*4882a593Smuzhiyun static void ddr_clock_init(void)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun struct misc_regs *misc_p = (struct misc_regs *)CONFIG_SPEAR_MISCBASE;
23*4882a593Smuzhiyun u32 clkenb, ddrpll;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun clkenb = readl(&misc_p->periph1_clken);
26*4882a593Smuzhiyun clkenb &= ~PERIPH_MPMCMSK;
27*4882a593Smuzhiyun clkenb |= PERIPH_MPMC_WE;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* Intentionally done twice */
30*4882a593Smuzhiyun writel(clkenb, &misc_p->periph1_clken);
31*4882a593Smuzhiyun writel(clkenb, &misc_p->periph1_clken);
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun ddrpll = readl(&misc_p->pll_ctr_reg);
34*4882a593Smuzhiyun ddrpll &= ~MEM_CLK_SEL_MSK;
35*4882a593Smuzhiyun #if (CONFIG_DDR_HCLK)
36*4882a593Smuzhiyun ddrpll |= MEM_CLK_HCLK;
37*4882a593Smuzhiyun #elif (CONFIG_DDR_2HCLK)
38*4882a593Smuzhiyun ddrpll |= MEM_CLK_2HCLK;
39*4882a593Smuzhiyun #elif (CONFIG_DDR_PLL2)
40*4882a593Smuzhiyun ddrpll |= MEM_CLK_PLL2;
41*4882a593Smuzhiyun #else
42*4882a593Smuzhiyun #error "please define one of CONFIG_DDR_(HCLK|2HCLK|PLL2)"
43*4882a593Smuzhiyun #endif
44*4882a593Smuzhiyun writel(ddrpll, &misc_p->pll_ctr_reg);
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun writel(readl(&misc_p->periph1_clken) | PERIPH_MPMC_EN,
47*4882a593Smuzhiyun &misc_p->periph1_clken);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
mpmc_init_values(void)50*4882a593Smuzhiyun static void mpmc_init_values(void)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun u32 i;
53*4882a593Smuzhiyun u32 *mpmc_reg_p = (u32 *)CONFIG_SPEAR_MPMCBASE;
54*4882a593Smuzhiyun u32 *mpmc_val_p = &mpmc_conf_vals[0];
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun for (i = 0; i < CONFIG_SPEAR_MPMCREGS; i++, mpmc_reg_p++, mpmc_val_p++)
57*4882a593Smuzhiyun writel(*mpmc_val_p, mpmc_reg_p);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun mpmc_reg_p = (u32 *)CONFIG_SPEAR_MPMCBASE;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /*
62*4882a593Smuzhiyun * MPMC controller start
63*4882a593Smuzhiyun * MPMC waiting for DLLLOCKREG high
64*4882a593Smuzhiyun */
65*4882a593Smuzhiyun writel(0x01000100, &mpmc_reg_p[7]);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun while (!(readl(&mpmc_reg_p[3]) & 0x10000))
68*4882a593Smuzhiyun ;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
mpmc_init(void)71*4882a593Smuzhiyun static void mpmc_init(void)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun /* Clock related settings for DDR */
74*4882a593Smuzhiyun ddr_clock_init();
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun * DDR pad register bits are different for different SoCs
78*4882a593Smuzhiyun * Compensation values are also handled separately
79*4882a593Smuzhiyun */
80*4882a593Smuzhiyun plat_ddr_init();
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* Initialize mpmc register values */
83*4882a593Smuzhiyun mpmc_init_values();
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
pll_init(void)86*4882a593Smuzhiyun static void pll_init(void)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun struct misc_regs *misc_p = (struct misc_regs *)CONFIG_SPEAR_MISCBASE;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* Initialize PLLs */
91*4882a593Smuzhiyun writel(FREQ_332, &misc_p->pll1_frq);
92*4882a593Smuzhiyun writel(0x1C0A, &misc_p->pll1_cntl);
93*4882a593Smuzhiyun writel(0x1C0E, &misc_p->pll1_cntl);
94*4882a593Smuzhiyun writel(0x1C06, &misc_p->pll1_cntl);
95*4882a593Smuzhiyun writel(0x1C0E, &misc_p->pll1_cntl);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun writel(FREQ_332, &misc_p->pll2_frq);
98*4882a593Smuzhiyun writel(0x1C0A, &misc_p->pll2_cntl);
99*4882a593Smuzhiyun writel(0x1C0E, &misc_p->pll2_cntl);
100*4882a593Smuzhiyun writel(0x1C06, &misc_p->pll2_cntl);
101*4882a593Smuzhiyun writel(0x1C0E, &misc_p->pll2_cntl);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* wait for pll locks */
104*4882a593Smuzhiyun while (!(readl(&misc_p->pll1_cntl) & 0x1))
105*4882a593Smuzhiyun ;
106*4882a593Smuzhiyun while (!(readl(&misc_p->pll2_cntl) & 0x1))
107*4882a593Smuzhiyun ;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
mac_init(void)110*4882a593Smuzhiyun static void mac_init(void)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun struct misc_regs *misc_p = (struct misc_regs *)CONFIG_SPEAR_MISCBASE;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun writel(readl(&misc_p->periph1_clken) & (~PERIPH_GMAC),
115*4882a593Smuzhiyun &misc_p->periph1_clken);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun writel(SYNTH23, &misc_p->gmac_synth_clk);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun switch (get_socrev()) {
120*4882a593Smuzhiyun case SOC_SPEAR600_AA:
121*4882a593Smuzhiyun case SOC_SPEAR600_AB:
122*4882a593Smuzhiyun case SOC_SPEAR600_BA:
123*4882a593Smuzhiyun case SOC_SPEAR600_BB:
124*4882a593Smuzhiyun case SOC_SPEAR600_BC:
125*4882a593Smuzhiyun case SOC_SPEAR600_BD:
126*4882a593Smuzhiyun writel(0x0, &misc_p->gmac_ctr_reg);
127*4882a593Smuzhiyun break;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun case SOC_SPEAR300:
130*4882a593Smuzhiyun case SOC_SPEAR310:
131*4882a593Smuzhiyun case SOC_SPEAR320:
132*4882a593Smuzhiyun writel(0x4, &misc_p->gmac_ctr_reg);
133*4882a593Smuzhiyun break;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun writel(readl(&misc_p->periph1_clken) | PERIPH_GMAC,
137*4882a593Smuzhiyun &misc_p->periph1_clken);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun writel(readl(&misc_p->periph1_rst) | PERIPH_GMAC,
140*4882a593Smuzhiyun &misc_p->periph1_rst);
141*4882a593Smuzhiyun writel(readl(&misc_p->periph1_rst) & (~PERIPH_GMAC),
142*4882a593Smuzhiyun &misc_p->periph1_rst);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
sys_init(void)145*4882a593Smuzhiyun static void sys_init(void)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun struct misc_regs *misc_p = (struct misc_regs *)CONFIG_SPEAR_MISCBASE;
148*4882a593Smuzhiyun struct syscntl_regs *syscntl_p =
149*4882a593Smuzhiyun (struct syscntl_regs *)CONFIG_SPEAR_SYSCNTLBASE;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* Set system state to SLOW */
152*4882a593Smuzhiyun writel(SLOW, &syscntl_p->scctrl);
153*4882a593Smuzhiyun writel(PLL_TIM << 3, &syscntl_p->scpllctrl);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* Initialize PLLs */
156*4882a593Smuzhiyun pll_init();
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun * Ethernet configuration
160*4882a593Smuzhiyun * To be done only if the tftp boot is not selected already
161*4882a593Smuzhiyun * Boot code ensures the correct configuration in tftp booting
162*4882a593Smuzhiyun */
163*4882a593Smuzhiyun if (!tftp_boot_selected())
164*4882a593Smuzhiyun mac_init();
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun writel(RTC_DISABLE | PLLTIMEEN, &misc_p->periph_clk_cfg);
167*4882a593Smuzhiyun writel(0x555, &misc_p->amba_clk_cfg);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun writel(NORMAL, &syscntl_p->scctrl);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* Wait for system to switch to normal mode */
172*4882a593Smuzhiyun while (((readl(&syscntl_p->scctrl) >> MODE_SHIFT) & MODE_MASK)
173*4882a593Smuzhiyun != NORMAL)
174*4882a593Smuzhiyun ;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /*
178*4882a593Smuzhiyun * get_socrev
179*4882a593Smuzhiyun *
180*4882a593Smuzhiyun * Get SoC Revision.
181*4882a593Smuzhiyun * @return SOC_SPEARXXX
182*4882a593Smuzhiyun */
get_socrev(void)183*4882a593Smuzhiyun int get_socrev(void)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun #if defined(CONFIG_SPEAR600)
186*4882a593Smuzhiyun struct misc_regs *misc_p = (struct misc_regs *)CONFIG_SPEAR_MISCBASE;
187*4882a593Smuzhiyun u32 soc_id = readl(&misc_p->soc_core_id);
188*4882a593Smuzhiyun u32 pri_socid = (soc_id >> SOC_PRI_SHFT) & 0xFF;
189*4882a593Smuzhiyun u32 sec_socid = (soc_id >> SOC_SEC_SHFT) & 0xFF;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun if ((pri_socid == 'B') && (sec_socid == 'B'))
192*4882a593Smuzhiyun return SOC_SPEAR600_BB;
193*4882a593Smuzhiyun else if ((pri_socid == 'B') && (sec_socid == 'C'))
194*4882a593Smuzhiyun return SOC_SPEAR600_BC;
195*4882a593Smuzhiyun else if ((pri_socid == 'B') && (sec_socid == 'D'))
196*4882a593Smuzhiyun return SOC_SPEAR600_BD;
197*4882a593Smuzhiyun else if (soc_id == 0)
198*4882a593Smuzhiyun return SOC_SPEAR600_BA;
199*4882a593Smuzhiyun else
200*4882a593Smuzhiyun return SOC_SPEAR_NA;
201*4882a593Smuzhiyun #elif defined(CONFIG_SPEAR300)
202*4882a593Smuzhiyun return SOC_SPEAR300;
203*4882a593Smuzhiyun #elif defined(CONFIG_SPEAR310)
204*4882a593Smuzhiyun return SOC_SPEAR310;
205*4882a593Smuzhiyun #elif defined(CONFIG_SPEAR320)
206*4882a593Smuzhiyun return SOC_SPEAR320;
207*4882a593Smuzhiyun #endif
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /*
211*4882a593Smuzhiyun * SNOR (Serial NOR flash) related functions
212*4882a593Smuzhiyun */
snor_init(void)213*4882a593Smuzhiyun static void snor_init(void)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun struct smi_regs *const smicntl =
216*4882a593Smuzhiyun (struct smi_regs * const)CONFIG_SYS_SMI_BASE;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* Setting the fast mode values. SMI working at 166/4 = 41.5 MHz */
219*4882a593Smuzhiyun writel(HOLD1 | FAST_MODE | BANK_EN | DSEL_TIME | PRESCAL4,
220*4882a593Smuzhiyun &smicntl->smi_cr1);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
spl_boot_device(void)223*4882a593Smuzhiyun u32 spl_boot_device(void)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun u32 mode = 0;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* Currently only SNOR is supported as the only */
228*4882a593Smuzhiyun if (snor_boot_selected()) {
229*4882a593Smuzhiyun /* SNOR-SMI initialization */
230*4882a593Smuzhiyun snor_init();
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun mode = BOOT_DEVICE_NOR;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun return mode;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
board_init_f(ulong dummy)238*4882a593Smuzhiyun void board_init_f(ulong dummy)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun struct misc_regs *misc_p = (struct misc_regs *)CONFIG_SPEAR_MISCBASE;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* Initialize PLLs */
243*4882a593Smuzhiyun sys_init();
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun preloader_console_init();
246*4882a593Smuzhiyun arch_cpu_init();
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* Enable IPs (release reset) */
249*4882a593Smuzhiyun writel(PERIPH_RST_ALL, &misc_p->periph1_rst);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* Initialize MPMC */
252*4882a593Smuzhiyun puts("Configure DDR\n");
253*4882a593Smuzhiyun mpmc_init();
254*4882a593Smuzhiyun spear_late_init();
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun board_init_r(NULL, 0);
257*4882a593Smuzhiyun }
258