xref: /OK3568_Linux_fs/u-boot/arch/arm/cpu/arm926ejs/mxs/clock.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Freescale i.MX23/i.MX28 clock setup code
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
5*4882a593Smuzhiyun  * on behalf of DENX Software Engineering GmbH
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on code from LTIB:
8*4882a593Smuzhiyun  * Copyright (C) 2010 Freescale Semiconductor, Inc.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <linux/errno.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <asm/arch/clock.h>
17*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /*
20*4882a593Smuzhiyun  * The PLL frequency is 480MHz and XTAL frequency is 24MHz
21*4882a593Smuzhiyun  *   iMX23: datasheet section 4.2
22*4882a593Smuzhiyun  *   iMX28: datasheet section 10.2
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun #define	PLL_FREQ_KHZ	480000
25*4882a593Smuzhiyun #define	PLL_FREQ_COEF	18
26*4882a593Smuzhiyun #define	XTAL_FREQ_KHZ	24000
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define	PLL_FREQ_MHZ	(PLL_FREQ_KHZ / 1000)
29*4882a593Smuzhiyun #define	XTAL_FREQ_MHZ	(XTAL_FREQ_KHZ / 1000)
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #if defined(CONFIG_MX23)
32*4882a593Smuzhiyun #define MXC_SSPCLK_MAX MXC_SSPCLK0
33*4882a593Smuzhiyun #elif defined(CONFIG_MX28)
34*4882a593Smuzhiyun #define MXC_SSPCLK_MAX MXC_SSPCLK3
35*4882a593Smuzhiyun #endif
36*4882a593Smuzhiyun 
mxs_get_pclk(void)37*4882a593Smuzhiyun static uint32_t mxs_get_pclk(void)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	struct mxs_clkctrl_regs *clkctrl_regs =
40*4882a593Smuzhiyun 		(struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	uint32_t clkctrl, clkseq, div;
43*4882a593Smuzhiyun 	uint8_t clkfrac, frac;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	clkctrl = readl(&clkctrl_regs->hw_clkctrl_cpu);
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	/* No support of fractional divider calculation */
48*4882a593Smuzhiyun 	if (clkctrl &
49*4882a593Smuzhiyun 		(CLKCTRL_CPU_DIV_XTAL_FRAC_EN | CLKCTRL_CPU_DIV_CPU_FRAC_EN)) {
50*4882a593Smuzhiyun 		return 0;
51*4882a593Smuzhiyun 	}
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	clkseq = readl(&clkctrl_regs->hw_clkctrl_clkseq);
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	/* XTAL Path */
56*4882a593Smuzhiyun 	if (clkseq & CLKCTRL_CLKSEQ_BYPASS_CPU) {
57*4882a593Smuzhiyun 		div = (clkctrl & CLKCTRL_CPU_DIV_XTAL_MASK) >>
58*4882a593Smuzhiyun 			CLKCTRL_CPU_DIV_XTAL_OFFSET;
59*4882a593Smuzhiyun 		return XTAL_FREQ_MHZ / div;
60*4882a593Smuzhiyun 	}
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	/* REF Path */
63*4882a593Smuzhiyun 	clkfrac = readb(&clkctrl_regs->hw_clkctrl_frac0[CLKCTRL_FRAC0_CPU]);
64*4882a593Smuzhiyun 	frac = clkfrac & CLKCTRL_FRAC_FRAC_MASK;
65*4882a593Smuzhiyun 	div = clkctrl & CLKCTRL_CPU_DIV_CPU_MASK;
66*4882a593Smuzhiyun 	return (PLL_FREQ_MHZ * PLL_FREQ_COEF / frac) / div;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
mxs_get_hclk(void)69*4882a593Smuzhiyun static uint32_t mxs_get_hclk(void)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	struct mxs_clkctrl_regs *clkctrl_regs =
72*4882a593Smuzhiyun 		(struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	uint32_t div;
75*4882a593Smuzhiyun 	uint32_t clkctrl;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	clkctrl = readl(&clkctrl_regs->hw_clkctrl_hbus);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	/* No support of fractional divider calculation */
80*4882a593Smuzhiyun 	if (clkctrl & CLKCTRL_HBUS_DIV_FRAC_EN)
81*4882a593Smuzhiyun 		return 0;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	div = clkctrl & CLKCTRL_HBUS_DIV_MASK;
84*4882a593Smuzhiyun 	return mxs_get_pclk() / div;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
mxs_get_emiclk(void)87*4882a593Smuzhiyun static uint32_t mxs_get_emiclk(void)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	struct mxs_clkctrl_regs *clkctrl_regs =
90*4882a593Smuzhiyun 		(struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	uint32_t clkctrl, clkseq, div;
93*4882a593Smuzhiyun 	uint8_t clkfrac, frac;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	clkseq = readl(&clkctrl_regs->hw_clkctrl_clkseq);
96*4882a593Smuzhiyun 	clkctrl = readl(&clkctrl_regs->hw_clkctrl_emi);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/* XTAL Path */
99*4882a593Smuzhiyun 	if (clkseq & CLKCTRL_CLKSEQ_BYPASS_EMI) {
100*4882a593Smuzhiyun 		div = (clkctrl & CLKCTRL_EMI_DIV_XTAL_MASK) >>
101*4882a593Smuzhiyun 			CLKCTRL_EMI_DIV_XTAL_OFFSET;
102*4882a593Smuzhiyun 		return XTAL_FREQ_MHZ / div;
103*4882a593Smuzhiyun 	}
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	/* REF Path */
106*4882a593Smuzhiyun 	clkfrac = readb(&clkctrl_regs->hw_clkctrl_frac0[CLKCTRL_FRAC0_EMI]);
107*4882a593Smuzhiyun 	frac = clkfrac & CLKCTRL_FRAC_FRAC_MASK;
108*4882a593Smuzhiyun 	div = clkctrl & CLKCTRL_EMI_DIV_EMI_MASK;
109*4882a593Smuzhiyun 	return (PLL_FREQ_MHZ * PLL_FREQ_COEF / frac) / div;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
mxs_get_gpmiclk(void)112*4882a593Smuzhiyun static uint32_t mxs_get_gpmiclk(void)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	struct mxs_clkctrl_regs *clkctrl_regs =
115*4882a593Smuzhiyun 		(struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
116*4882a593Smuzhiyun #if defined(CONFIG_MX23)
117*4882a593Smuzhiyun 	uint8_t *reg =
118*4882a593Smuzhiyun 		&clkctrl_regs->hw_clkctrl_frac0[CLKCTRL_FRAC0_CPU];
119*4882a593Smuzhiyun #elif defined(CONFIG_MX28)
120*4882a593Smuzhiyun 	uint8_t *reg =
121*4882a593Smuzhiyun 		&clkctrl_regs->hw_clkctrl_frac1[CLKCTRL_FRAC1_GPMI];
122*4882a593Smuzhiyun #endif
123*4882a593Smuzhiyun 	uint32_t clkctrl, clkseq, div;
124*4882a593Smuzhiyun 	uint8_t clkfrac, frac;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	clkseq = readl(&clkctrl_regs->hw_clkctrl_clkseq);
127*4882a593Smuzhiyun 	clkctrl = readl(&clkctrl_regs->hw_clkctrl_gpmi);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	/* XTAL Path */
130*4882a593Smuzhiyun 	if (clkseq & CLKCTRL_CLKSEQ_BYPASS_GPMI) {
131*4882a593Smuzhiyun 		div = clkctrl & CLKCTRL_GPMI_DIV_MASK;
132*4882a593Smuzhiyun 		return XTAL_FREQ_MHZ / div;
133*4882a593Smuzhiyun 	}
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	/* REF Path */
136*4882a593Smuzhiyun 	clkfrac = readb(reg);
137*4882a593Smuzhiyun 	frac = clkfrac & CLKCTRL_FRAC_FRAC_MASK;
138*4882a593Smuzhiyun 	div = clkctrl & CLKCTRL_GPMI_DIV_MASK;
139*4882a593Smuzhiyun 	return (PLL_FREQ_MHZ * PLL_FREQ_COEF / frac) / div;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /*
143*4882a593Smuzhiyun  * Set IO clock frequency, in kHz
144*4882a593Smuzhiyun  */
mxs_set_ioclk(enum mxs_ioclock io,uint32_t freq)145*4882a593Smuzhiyun void mxs_set_ioclk(enum mxs_ioclock io, uint32_t freq)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	struct mxs_clkctrl_regs *clkctrl_regs =
148*4882a593Smuzhiyun 		(struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
149*4882a593Smuzhiyun 	uint32_t div;
150*4882a593Smuzhiyun 	int io_reg;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	if (freq == 0)
153*4882a593Smuzhiyun 		return;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	if ((io < MXC_IOCLK0) || (io > MXC_IOCLK1))
156*4882a593Smuzhiyun 		return;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	div = (PLL_FREQ_KHZ * PLL_FREQ_COEF) / freq;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	if (div < 18)
161*4882a593Smuzhiyun 		div = 18;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	if (div > 35)
164*4882a593Smuzhiyun 		div = 35;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	io_reg = CLKCTRL_FRAC0_IO0 - io;	/* Register order is reversed */
167*4882a593Smuzhiyun 	writeb(CLKCTRL_FRAC_CLKGATE,
168*4882a593Smuzhiyun 		&clkctrl_regs->hw_clkctrl_frac0_set[io_reg]);
169*4882a593Smuzhiyun 	writeb(CLKCTRL_FRAC_CLKGATE | (div & CLKCTRL_FRAC_FRAC_MASK),
170*4882a593Smuzhiyun 		&clkctrl_regs->hw_clkctrl_frac0[io_reg]);
171*4882a593Smuzhiyun 	writeb(CLKCTRL_FRAC_CLKGATE,
172*4882a593Smuzhiyun 		&clkctrl_regs->hw_clkctrl_frac0_clr[io_reg]);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun  * Get IO clock, returns IO clock in kHz
177*4882a593Smuzhiyun  */
mxs_get_ioclk(enum mxs_ioclock io)178*4882a593Smuzhiyun static uint32_t mxs_get_ioclk(enum mxs_ioclock io)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	struct mxs_clkctrl_regs *clkctrl_regs =
181*4882a593Smuzhiyun 		(struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
182*4882a593Smuzhiyun 	uint8_t ret;
183*4882a593Smuzhiyun 	int io_reg;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	if ((io < MXC_IOCLK0) || (io > MXC_IOCLK1))
186*4882a593Smuzhiyun 		return 0;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	io_reg = CLKCTRL_FRAC0_IO0 - io;	/* Register order is reversed */
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	ret = readb(&clkctrl_regs->hw_clkctrl_frac0[io_reg]) &
191*4882a593Smuzhiyun 		CLKCTRL_FRAC_FRAC_MASK;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	return (PLL_FREQ_KHZ * PLL_FREQ_COEF) / ret;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /*
197*4882a593Smuzhiyun  * Configure SSP clock frequency, in kHz
198*4882a593Smuzhiyun  */
mxs_set_sspclk(enum mxs_sspclock ssp,uint32_t freq,int xtal)199*4882a593Smuzhiyun void mxs_set_sspclk(enum mxs_sspclock ssp, uint32_t freq, int xtal)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	struct mxs_clkctrl_regs *clkctrl_regs =
202*4882a593Smuzhiyun 		(struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
203*4882a593Smuzhiyun 	uint32_t clk, clkreg;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	if (ssp > MXC_SSPCLK_MAX)
206*4882a593Smuzhiyun 		return;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	clkreg = (uint32_t)(&clkctrl_regs->hw_clkctrl_ssp0) +
209*4882a593Smuzhiyun 			(ssp * sizeof(struct mxs_register_32));
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	clrbits_le32(clkreg, CLKCTRL_SSP_CLKGATE);
212*4882a593Smuzhiyun 	while (readl(clkreg) & CLKCTRL_SSP_CLKGATE)
213*4882a593Smuzhiyun 		;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	if (xtal)
216*4882a593Smuzhiyun 		clk = XTAL_FREQ_KHZ;
217*4882a593Smuzhiyun 	else
218*4882a593Smuzhiyun 		clk = mxs_get_ioclk(ssp >> 1);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	if (freq > clk)
221*4882a593Smuzhiyun 		return;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	/* Calculate the divider and cap it if necessary */
224*4882a593Smuzhiyun 	clk /= freq;
225*4882a593Smuzhiyun 	if (clk > CLKCTRL_SSP_DIV_MASK)
226*4882a593Smuzhiyun 		clk = CLKCTRL_SSP_DIV_MASK;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	clrsetbits_le32(clkreg, CLKCTRL_SSP_DIV_MASK, clk);
229*4882a593Smuzhiyun 	while (readl(clkreg) & CLKCTRL_SSP_BUSY)
230*4882a593Smuzhiyun 		;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	if (xtal)
233*4882a593Smuzhiyun 		writel(CLKCTRL_CLKSEQ_BYPASS_SSP0 << ssp,
234*4882a593Smuzhiyun 			&clkctrl_regs->hw_clkctrl_clkseq_set);
235*4882a593Smuzhiyun 	else
236*4882a593Smuzhiyun 		writel(CLKCTRL_CLKSEQ_BYPASS_SSP0 << ssp,
237*4882a593Smuzhiyun 			&clkctrl_regs->hw_clkctrl_clkseq_clr);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun  * Return SSP frequency, in kHz
242*4882a593Smuzhiyun  */
mxs_get_sspclk(enum mxs_sspclock ssp)243*4882a593Smuzhiyun static uint32_t mxs_get_sspclk(enum mxs_sspclock ssp)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	struct mxs_clkctrl_regs *clkctrl_regs =
246*4882a593Smuzhiyun 		(struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
247*4882a593Smuzhiyun 	uint32_t clkreg;
248*4882a593Smuzhiyun 	uint32_t clk, tmp;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	if (ssp > MXC_SSPCLK_MAX)
251*4882a593Smuzhiyun 		return 0;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	tmp = readl(&clkctrl_regs->hw_clkctrl_clkseq);
254*4882a593Smuzhiyun 	if (tmp & (CLKCTRL_CLKSEQ_BYPASS_SSP0 << ssp))
255*4882a593Smuzhiyun 		return XTAL_FREQ_KHZ;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	clkreg = (uint32_t)(&clkctrl_regs->hw_clkctrl_ssp0) +
258*4882a593Smuzhiyun 			(ssp * sizeof(struct mxs_register_32));
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	tmp = readl(clkreg) & CLKCTRL_SSP_DIV_MASK;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	if (tmp == 0)
263*4882a593Smuzhiyun 		return 0;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	clk = mxs_get_ioclk(ssp >> 1);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	return clk / tmp;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun /*
271*4882a593Smuzhiyun  * Set SSP/MMC bus frequency, in kHz)
272*4882a593Smuzhiyun  */
mxs_set_ssp_busclock(unsigned int bus,uint32_t freq)273*4882a593Smuzhiyun void mxs_set_ssp_busclock(unsigned int bus, uint32_t freq)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	struct mxs_ssp_regs *ssp_regs;
276*4882a593Smuzhiyun 	const enum mxs_sspclock clk = mxs_ssp_clock_by_bus(bus);
277*4882a593Smuzhiyun 	const uint32_t sspclk = mxs_get_sspclk(clk);
278*4882a593Smuzhiyun 	uint32_t reg;
279*4882a593Smuzhiyun 	uint32_t divide, rate, tgtclk;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	ssp_regs = mxs_ssp_regs_by_bus(bus);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	/*
284*4882a593Smuzhiyun 	 * SSP bit rate = SSPCLK / (CLOCK_DIVIDE * (1 + CLOCK_RATE)),
285*4882a593Smuzhiyun 	 * CLOCK_DIVIDE has to be an even value from 2 to 254, and
286*4882a593Smuzhiyun 	 * CLOCK_RATE could be any integer from 0 to 255.
287*4882a593Smuzhiyun 	 */
288*4882a593Smuzhiyun 	for (divide = 2; divide < 254; divide += 2) {
289*4882a593Smuzhiyun 		rate = sspclk / freq / divide;
290*4882a593Smuzhiyun 		if (rate <= 256)
291*4882a593Smuzhiyun 			break;
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	tgtclk = sspclk / divide / rate;
295*4882a593Smuzhiyun 	while (tgtclk > freq) {
296*4882a593Smuzhiyun 		rate++;
297*4882a593Smuzhiyun 		tgtclk = sspclk / divide / rate;
298*4882a593Smuzhiyun 	}
299*4882a593Smuzhiyun 	if (rate > 256)
300*4882a593Smuzhiyun 		rate = 256;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	/* Always set timeout the maximum */
303*4882a593Smuzhiyun 	reg = SSP_TIMING_TIMEOUT_MASK |
304*4882a593Smuzhiyun 		(divide << SSP_TIMING_CLOCK_DIVIDE_OFFSET) |
305*4882a593Smuzhiyun 		((rate - 1) << SSP_TIMING_CLOCK_RATE_OFFSET);
306*4882a593Smuzhiyun 	writel(reg, &ssp_regs->hw_ssp_timing);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	debug("SPI%d: Set freq rate to %d KHz (requested %d KHz)\n",
309*4882a593Smuzhiyun 		bus, tgtclk, freq);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
mxs_set_lcdclk(uint32_t __maybe_unused lcd_base,uint32_t freq)312*4882a593Smuzhiyun void mxs_set_lcdclk(uint32_t __maybe_unused lcd_base, uint32_t freq)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	struct mxs_clkctrl_regs *clkctrl_regs =
315*4882a593Smuzhiyun 		(struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
316*4882a593Smuzhiyun 	uint32_t fp, x, k_rest, k_best, x_best, tk;
317*4882a593Smuzhiyun 	int32_t k_best_l = 999, k_best_t = 0, x_best_l = 0xff, x_best_t = 0xff;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	if (freq == 0)
320*4882a593Smuzhiyun 		return;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun #if defined(CONFIG_MX23)
323*4882a593Smuzhiyun 	writel(CLKCTRL_CLKSEQ_BYPASS_PIX, &clkctrl_regs->hw_clkctrl_clkseq_clr);
324*4882a593Smuzhiyun #elif defined(CONFIG_MX28)
325*4882a593Smuzhiyun 	writel(CLKCTRL_CLKSEQ_BYPASS_DIS_LCDIF, &clkctrl_regs->hw_clkctrl_clkseq_clr);
326*4882a593Smuzhiyun #endif
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	/*
329*4882a593Smuzhiyun 	 *             /               18 \     1       1
330*4882a593Smuzhiyun 	 * freq kHz = | 480000000 Hz * --  | * --- * ------
331*4882a593Smuzhiyun 	 *             \                x /     k     1000
332*4882a593Smuzhiyun 	 *
333*4882a593Smuzhiyun 	 *      480000000 Hz   18
334*4882a593Smuzhiyun 	 *      ------------ * --
335*4882a593Smuzhiyun 	 *        freq kHz      x
336*4882a593Smuzhiyun 	 * k = -------------------
337*4882a593Smuzhiyun 	 *             1000
338*4882a593Smuzhiyun 	 */
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	fp = ((PLL_FREQ_KHZ * 1000) / freq) * 18;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	for (x = 18; x <= 35; x++) {
343*4882a593Smuzhiyun 		tk = fp / x;
344*4882a593Smuzhiyun 		if ((tk / 1000 == 0) || (tk / 1000 > 255))
345*4882a593Smuzhiyun 			continue;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 		k_rest = tk % 1000;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 		if (k_rest < (k_best_l % 1000)) {
350*4882a593Smuzhiyun 			k_best_l = tk;
351*4882a593Smuzhiyun 			x_best_l = x;
352*4882a593Smuzhiyun 		}
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 		if (k_rest > (k_best_t % 1000)) {
355*4882a593Smuzhiyun 			k_best_t = tk;
356*4882a593Smuzhiyun 			x_best_t = x;
357*4882a593Smuzhiyun 		}
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	if (1000 - (k_best_t % 1000) > (k_best_l % 1000)) {
361*4882a593Smuzhiyun 		k_best = k_best_l;
362*4882a593Smuzhiyun 		x_best = x_best_l;
363*4882a593Smuzhiyun 	} else {
364*4882a593Smuzhiyun 		k_best = k_best_t;
365*4882a593Smuzhiyun 		x_best = x_best_t;
366*4882a593Smuzhiyun 	}
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	k_best /= 1000;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun #if defined(CONFIG_MX23)
371*4882a593Smuzhiyun 	writeb(CLKCTRL_FRAC_CLKGATE,
372*4882a593Smuzhiyun 		&clkctrl_regs->hw_clkctrl_frac0_set[CLKCTRL_FRAC0_PIX]);
373*4882a593Smuzhiyun 	writeb(CLKCTRL_FRAC_CLKGATE | (x_best & CLKCTRL_FRAC_FRAC_MASK),
374*4882a593Smuzhiyun 		&clkctrl_regs->hw_clkctrl_frac0[CLKCTRL_FRAC0_PIX]);
375*4882a593Smuzhiyun 	writeb(CLKCTRL_FRAC_CLKGATE,
376*4882a593Smuzhiyun 		&clkctrl_regs->hw_clkctrl_frac0_clr[CLKCTRL_FRAC0_PIX]);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	writel(CLKCTRL_PIX_CLKGATE,
379*4882a593Smuzhiyun 		&clkctrl_regs->hw_clkctrl_pix_set);
380*4882a593Smuzhiyun 	clrsetbits_le32(&clkctrl_regs->hw_clkctrl_pix,
381*4882a593Smuzhiyun 			CLKCTRL_PIX_DIV_MASK | CLKCTRL_PIX_CLKGATE,
382*4882a593Smuzhiyun 			k_best << CLKCTRL_PIX_DIV_OFFSET);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	while (readl(&clkctrl_regs->hw_clkctrl_pix) & CLKCTRL_PIX_BUSY)
385*4882a593Smuzhiyun 		;
386*4882a593Smuzhiyun #elif defined(CONFIG_MX28)
387*4882a593Smuzhiyun 	writeb(CLKCTRL_FRAC_CLKGATE,
388*4882a593Smuzhiyun 		&clkctrl_regs->hw_clkctrl_frac1_set[CLKCTRL_FRAC1_PIX]);
389*4882a593Smuzhiyun 	writeb(CLKCTRL_FRAC_CLKGATE | (x_best & CLKCTRL_FRAC_FRAC_MASK),
390*4882a593Smuzhiyun 		&clkctrl_regs->hw_clkctrl_frac1[CLKCTRL_FRAC1_PIX]);
391*4882a593Smuzhiyun 	writeb(CLKCTRL_FRAC_CLKGATE,
392*4882a593Smuzhiyun 		&clkctrl_regs->hw_clkctrl_frac1_clr[CLKCTRL_FRAC1_PIX]);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	writel(CLKCTRL_DIS_LCDIF_CLKGATE,
395*4882a593Smuzhiyun 		&clkctrl_regs->hw_clkctrl_lcdif_set);
396*4882a593Smuzhiyun 	clrsetbits_le32(&clkctrl_regs->hw_clkctrl_lcdif,
397*4882a593Smuzhiyun 			CLKCTRL_DIS_LCDIF_DIV_MASK | CLKCTRL_DIS_LCDIF_CLKGATE,
398*4882a593Smuzhiyun 			k_best << CLKCTRL_DIS_LCDIF_DIV_OFFSET);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	while (readl(&clkctrl_regs->hw_clkctrl_lcdif) & CLKCTRL_DIS_LCDIF_BUSY)
401*4882a593Smuzhiyun 		;
402*4882a593Smuzhiyun #endif
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
mxc_get_clock(enum mxc_clock clk)405*4882a593Smuzhiyun uint32_t mxc_get_clock(enum mxc_clock clk)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	switch (clk) {
408*4882a593Smuzhiyun 	case MXC_ARM_CLK:
409*4882a593Smuzhiyun 		return mxs_get_pclk() * 1000000;
410*4882a593Smuzhiyun 	case MXC_GPMI_CLK:
411*4882a593Smuzhiyun 		return mxs_get_gpmiclk() * 1000000;
412*4882a593Smuzhiyun 	case MXC_AHB_CLK:
413*4882a593Smuzhiyun 	case MXC_IPG_CLK:
414*4882a593Smuzhiyun 		return mxs_get_hclk() * 1000000;
415*4882a593Smuzhiyun 	case MXC_EMI_CLK:
416*4882a593Smuzhiyun 		return mxs_get_emiclk();
417*4882a593Smuzhiyun 	case MXC_IO0_CLK:
418*4882a593Smuzhiyun 		return mxs_get_ioclk(MXC_IOCLK0);
419*4882a593Smuzhiyun 	case MXC_IO1_CLK:
420*4882a593Smuzhiyun 		return mxs_get_ioclk(MXC_IOCLK1);
421*4882a593Smuzhiyun 	case MXC_XTAL_CLK:
422*4882a593Smuzhiyun 		return XTAL_FREQ_KHZ * 1000;
423*4882a593Smuzhiyun 	case MXC_SSP0_CLK:
424*4882a593Smuzhiyun 		return mxs_get_sspclk(MXC_SSPCLK0);
425*4882a593Smuzhiyun #ifdef CONFIG_MX28
426*4882a593Smuzhiyun 	case MXC_SSP1_CLK:
427*4882a593Smuzhiyun 		return mxs_get_sspclk(MXC_SSPCLK1);
428*4882a593Smuzhiyun 	case MXC_SSP2_CLK:
429*4882a593Smuzhiyun 		return mxs_get_sspclk(MXC_SSPCLK2);
430*4882a593Smuzhiyun 	case MXC_SSP3_CLK:
431*4882a593Smuzhiyun 		return mxs_get_sspclk(MXC_SSPCLK3);
432*4882a593Smuzhiyun #endif
433*4882a593Smuzhiyun 	}
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	return 0;
436*4882a593Smuzhiyun }
437