1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2009 DENX Software Engineering
3*4882a593Smuzhiyun * Author: John Rigby <jrigby@gmail.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Based on mx27/generic.c:
6*4882a593Smuzhiyun * Copyright (c) 2008 Eric Jarrige <eric.jarrige@armadeus.org>
7*4882a593Smuzhiyun * Copyright (c) 2009 Ilya Yanok <yanok@emcraft.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <common.h>
13*4882a593Smuzhiyun #include <div64.h>
14*4882a593Smuzhiyun #include <netdev.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <asm/arch-imx/cpu.h>
17*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
18*4882a593Smuzhiyun #include <asm/arch/clock.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
21*4882a593Smuzhiyun #include <fsl_esdhc.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
24*4882a593Smuzhiyun #endif
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun * get the system pll clock in Hz
28*4882a593Smuzhiyun *
29*4882a593Smuzhiyun * mfi + mfn / (mfd +1)
30*4882a593Smuzhiyun * f = 2 * f_ref * --------------------
31*4882a593Smuzhiyun * pd + 1
32*4882a593Smuzhiyun */
imx_decode_pll(unsigned int pll,unsigned int f_ref)33*4882a593Smuzhiyun static unsigned int imx_decode_pll(unsigned int pll, unsigned int f_ref)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun unsigned int mfi = (pll >> CCM_PLL_MFI_SHIFT)
36*4882a593Smuzhiyun & CCM_PLL_MFI_MASK;
37*4882a593Smuzhiyun int mfn = (pll >> CCM_PLL_MFN_SHIFT)
38*4882a593Smuzhiyun & CCM_PLL_MFN_MASK;
39*4882a593Smuzhiyun unsigned int mfd = (pll >> CCM_PLL_MFD_SHIFT)
40*4882a593Smuzhiyun & CCM_PLL_MFD_MASK;
41*4882a593Smuzhiyun unsigned int pd = (pll >> CCM_PLL_PD_SHIFT)
42*4882a593Smuzhiyun & CCM_PLL_PD_MASK;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun mfi = mfi <= 5 ? 5 : mfi;
45*4882a593Smuzhiyun mfn = mfn >= 512 ? mfn - 1024 : mfn;
46*4882a593Smuzhiyun mfd += 1;
47*4882a593Smuzhiyun pd += 1;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun return lldiv(2 * (u64) f_ref * (mfi * mfd + mfn),
50*4882a593Smuzhiyun mfd * pd);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
imx_get_mpllclk(void)53*4882a593Smuzhiyun static ulong imx_get_mpllclk(void)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
56*4882a593Smuzhiyun ulong fref = MXC_HCLK;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun return imx_decode_pll(readl(&ccm->mpctl), fref);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
imx_get_upllclk(void)61*4882a593Smuzhiyun static ulong imx_get_upllclk(void)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
64*4882a593Smuzhiyun ulong fref = MXC_HCLK;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun return imx_decode_pll(readl(&ccm->upctl), fref);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
imx_get_armclk(void)69*4882a593Smuzhiyun static ulong imx_get_armclk(void)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
72*4882a593Smuzhiyun ulong cctl = readl(&ccm->cctl);
73*4882a593Smuzhiyun ulong fref = imx_get_mpllclk();
74*4882a593Smuzhiyun ulong div;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun if (cctl & CCM_CCTL_ARM_SRC)
77*4882a593Smuzhiyun fref = lldiv((u64) fref * 3, 4);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun div = ((cctl >> CCM_CCTL_ARM_DIV_SHIFT)
80*4882a593Smuzhiyun & CCM_CCTL_ARM_DIV_MASK) + 1;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun return fref / div;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
imx_get_ahbclk(void)85*4882a593Smuzhiyun static ulong imx_get_ahbclk(void)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
88*4882a593Smuzhiyun ulong cctl = readl(&ccm->cctl);
89*4882a593Smuzhiyun ulong fref = imx_get_armclk();
90*4882a593Smuzhiyun ulong div;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun div = ((cctl >> CCM_CCTL_AHB_DIV_SHIFT)
93*4882a593Smuzhiyun & CCM_CCTL_AHB_DIV_MASK) + 1;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun return fref / div;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
imx_get_ipgclk(void)98*4882a593Smuzhiyun static ulong imx_get_ipgclk(void)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun return imx_get_ahbclk() / 2;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
imx_get_perclk(int clk)103*4882a593Smuzhiyun static ulong imx_get_perclk(int clk)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
106*4882a593Smuzhiyun ulong fref = readl(&ccm->mcr) & (1 << clk) ? imx_get_upllclk() :
107*4882a593Smuzhiyun imx_get_ahbclk();
108*4882a593Smuzhiyun ulong div;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun div = readl(&ccm->pcdr[CCM_PERCLK_REG(clk)]);
111*4882a593Smuzhiyun div = ((div >> CCM_PERCLK_SHIFT(clk)) & CCM_PERCLK_MASK) + 1;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun return fref / div;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
imx_set_perclk(enum mxc_clock clk,bool from_upll,unsigned int freq)116*4882a593Smuzhiyun int imx_set_perclk(enum mxc_clock clk, bool from_upll, unsigned int freq)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
119*4882a593Smuzhiyun ulong fref = from_upll ? imx_get_upllclk() : imx_get_ahbclk();
120*4882a593Smuzhiyun ulong div = (fref + freq - 1) / freq;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun if (clk > MXC_UART_CLK || !div || --div > CCM_PERCLK_MASK)
123*4882a593Smuzhiyun return -EINVAL;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun clrsetbits_le32(&ccm->pcdr[CCM_PERCLK_REG(clk)],
126*4882a593Smuzhiyun CCM_PERCLK_MASK << CCM_PERCLK_SHIFT(clk),
127*4882a593Smuzhiyun div << CCM_PERCLK_SHIFT(clk));
128*4882a593Smuzhiyun if (from_upll)
129*4882a593Smuzhiyun setbits_le32(&ccm->mcr, 1 << clk);
130*4882a593Smuzhiyun else
131*4882a593Smuzhiyun clrbits_le32(&ccm->mcr, 1 << clk);
132*4882a593Smuzhiyun return 0;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
mxc_get_clock(enum mxc_clock clk)135*4882a593Smuzhiyun unsigned int mxc_get_clock(enum mxc_clock clk)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun if (clk >= MXC_CLK_NUM)
138*4882a593Smuzhiyun return -1;
139*4882a593Smuzhiyun switch (clk) {
140*4882a593Smuzhiyun case MXC_ARM_CLK:
141*4882a593Smuzhiyun return imx_get_armclk();
142*4882a593Smuzhiyun case MXC_AHB_CLK:
143*4882a593Smuzhiyun return imx_get_ahbclk();
144*4882a593Smuzhiyun case MXC_IPG_CLK:
145*4882a593Smuzhiyun case MXC_CSPI_CLK:
146*4882a593Smuzhiyun case MXC_FEC_CLK:
147*4882a593Smuzhiyun return imx_get_ipgclk();
148*4882a593Smuzhiyun default:
149*4882a593Smuzhiyun return imx_get_perclk(clk);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
get_cpu_rev(void)153*4882a593Smuzhiyun u32 get_cpu_rev(void)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun u32 srev;
156*4882a593Smuzhiyun u32 system_rev = 0x25000;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* read SREV register from IIM module */
159*4882a593Smuzhiyun struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
160*4882a593Smuzhiyun srev = readl(&iim->iim_srev);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun switch (srev) {
163*4882a593Smuzhiyun case 0x00:
164*4882a593Smuzhiyun system_rev |= CHIP_REV_1_0;
165*4882a593Smuzhiyun break;
166*4882a593Smuzhiyun case 0x01:
167*4882a593Smuzhiyun system_rev |= CHIP_REV_1_1;
168*4882a593Smuzhiyun break;
169*4882a593Smuzhiyun case 0x02:
170*4882a593Smuzhiyun system_rev |= CHIP_REV_1_2;
171*4882a593Smuzhiyun break;
172*4882a593Smuzhiyun default:
173*4882a593Smuzhiyun system_rev |= 0x8000;
174*4882a593Smuzhiyun break;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun return system_rev;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun #if defined(CONFIG_DISPLAY_CPUINFO)
get_reset_cause(void)181*4882a593Smuzhiyun static char *get_reset_cause(void)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun /* read RCSR register from CCM module */
184*4882a593Smuzhiyun struct ccm_regs *ccm =
185*4882a593Smuzhiyun (struct ccm_regs *)IMX_CCM_BASE;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun u32 cause = readl(&ccm->rcsr) & 0x0f;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun if (cause == 0)
190*4882a593Smuzhiyun return "POR";
191*4882a593Smuzhiyun else if (cause == 1)
192*4882a593Smuzhiyun return "RST";
193*4882a593Smuzhiyun else if ((cause & 2) == 2)
194*4882a593Smuzhiyun return "WDOG";
195*4882a593Smuzhiyun else if ((cause & 4) == 4)
196*4882a593Smuzhiyun return "SW RESET";
197*4882a593Smuzhiyun else if ((cause & 8) == 8)
198*4882a593Smuzhiyun return "JTAG";
199*4882a593Smuzhiyun else
200*4882a593Smuzhiyun return "unknown reset";
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
print_cpuinfo(void)204*4882a593Smuzhiyun int print_cpuinfo(void)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun char buf[32];
207*4882a593Smuzhiyun u32 cpurev = get_cpu_rev();
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun printf("CPU: Freescale i.MX25 rev%d.%d%s at %s MHz\n",
210*4882a593Smuzhiyun (cpurev & 0xF0) >> 4, (cpurev & 0x0F),
211*4882a593Smuzhiyun ((cpurev & 0x8000) ? " unknown" : ""),
212*4882a593Smuzhiyun strmhz(buf, imx_get_armclk()));
213*4882a593Smuzhiyun printf("Reset cause: %s\n", get_reset_cause());
214*4882a593Smuzhiyun return 0;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun #endif
217*4882a593Smuzhiyun
enable_caches(void)218*4882a593Smuzhiyun void enable_caches(void)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun #ifndef CONFIG_SYS_DCACHE_OFF
221*4882a593Smuzhiyun /* Enable D-cache. I-cache is already enabled in start.S */
222*4882a593Smuzhiyun dcache_enable();
223*4882a593Smuzhiyun #endif
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun #if defined(CONFIG_FEC_MXC)
227*4882a593Smuzhiyun /*
228*4882a593Smuzhiyun * Initializes on-chip ethernet controllers.
229*4882a593Smuzhiyun * to override, implement board_eth_init()
230*4882a593Smuzhiyun */
cpu_eth_init(bd_t * bis)231*4882a593Smuzhiyun int cpu_eth_init(bd_t *bis)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
234*4882a593Smuzhiyun ulong val;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun val = readl(&ccm->cgr0);
237*4882a593Smuzhiyun val |= (1 << 23);
238*4882a593Smuzhiyun writel(val, &ccm->cgr0);
239*4882a593Smuzhiyun return fecmxc_initialize(bis);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun #endif
242*4882a593Smuzhiyun
get_clocks(void)243*4882a593Smuzhiyun int get_clocks(void)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
246*4882a593Smuzhiyun #if CONFIG_SYS_FSL_ESDHC_ADDR == IMX_MMC_SDHC2_BASE
247*4882a593Smuzhiyun gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
248*4882a593Smuzhiyun #else
249*4882a593Smuzhiyun gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC1_CLK);
250*4882a593Smuzhiyun #endif
251*4882a593Smuzhiyun #endif
252*4882a593Smuzhiyun return 0;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
256*4882a593Smuzhiyun /*
257*4882a593Smuzhiyun * Initializes on-chip MMC controllers.
258*4882a593Smuzhiyun * to override, implement board_mmc_init()
259*4882a593Smuzhiyun */
cpu_mmc_init(bd_t * bis)260*4882a593Smuzhiyun int cpu_mmc_init(bd_t *bis)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun return fsl_esdhc_mmc_init(bis);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun #endif
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun #ifdef CONFIG_FEC_MXC
imx_get_mac_from_fuse(int dev_id,unsigned char * mac)267*4882a593Smuzhiyun void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun int i;
270*4882a593Smuzhiyun struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
271*4882a593Smuzhiyun struct fuse_bank *bank = &iim->bank[0];
272*4882a593Smuzhiyun struct fuse_bank0_regs *fuse =
273*4882a593Smuzhiyun (struct fuse_bank0_regs *)bank->fuse_regs;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun for (i = 0; i < 6; i++)
276*4882a593Smuzhiyun mac[i] = readl(&fuse->mac_addr[i]) & 0xff;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun #endif /* CONFIG_FEC_MXC */
279