1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2011 by Vladimir Zapolskiy <vz@mleia.com>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <dm.h>
9*4882a593Smuzhiyun #include <ns16550.h>
10*4882a593Smuzhiyun #include <dm/platform_data/lpc32xx_hsuart.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <asm/arch/clk.h>
13*4882a593Smuzhiyun #include <asm/arch/uart.h>
14*4882a593Smuzhiyun #include <asm/arch/mux.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun static struct clk_pm_regs *clk = (struct clk_pm_regs *)CLK_PM_BASE;
18*4882a593Smuzhiyun static struct uart_ctrl_regs *ctrl = (struct uart_ctrl_regs *)UART_CTRL_BASE;
19*4882a593Smuzhiyun static struct mux_regs *mux = (struct mux_regs *)MUX_BASE;
20*4882a593Smuzhiyun
lpc32xx_uart_init(unsigned int uart_id)21*4882a593Smuzhiyun void lpc32xx_uart_init(unsigned int uart_id)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun if (uart_id < 1 || uart_id > 7)
24*4882a593Smuzhiyun return;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* Disable loopback mode, if it is set by S1L bootloader */
27*4882a593Smuzhiyun clrbits_le32(&ctrl->loop,
28*4882a593Smuzhiyun UART_LOOPBACK(CONFIG_SYS_LPC32XX_UART));
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun if (uart_id < 3 || uart_id > 6)
31*4882a593Smuzhiyun return;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* Enable UART system clock */
34*4882a593Smuzhiyun setbits_le32(&clk->uartclk_ctrl, CLK_UART(uart_id));
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* Set UART into autoclock mode */
37*4882a593Smuzhiyun clrsetbits_le32(&ctrl->clkmode,
38*4882a593Smuzhiyun UART_CLKMODE_MASK(uart_id),
39*4882a593Smuzhiyun UART_CLKMODE_AUTO(uart_id));
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* Bypass pre-divider of UART clock */
42*4882a593Smuzhiyun writel(CLK_UART_X_DIV(1) | CLK_UART_Y_DIV(1),
43*4882a593Smuzhiyun &clk->u3clk + (uart_id - 3));
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(OF_CONTROL)
47*4882a593Smuzhiyun static const struct ns16550_platdata lpc32xx_uart[] = {
48*4882a593Smuzhiyun { .base = UART3_BASE, .reg_shift = 2,
49*4882a593Smuzhiyun .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
50*4882a593Smuzhiyun { .base = UART4_BASE, .reg_shift = 2,
51*4882a593Smuzhiyun .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
52*4882a593Smuzhiyun { .base = UART5_BASE, .reg_shift = 2,
53*4882a593Smuzhiyun .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
54*4882a593Smuzhiyun { .base = UART6_BASE, .reg_shift = 2,
55*4882a593Smuzhiyun .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #if defined(CONFIG_LPC32XX_HSUART)
59*4882a593Smuzhiyun static const struct lpc32xx_hsuart_platdata lpc32xx_hsuart[] = {
60*4882a593Smuzhiyun { HS_UART1_BASE, },
61*4882a593Smuzhiyun { HS_UART2_BASE, },
62*4882a593Smuzhiyun { HS_UART7_BASE, },
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun #endif
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun U_BOOT_DEVICES(lpc32xx_uarts) = {
67*4882a593Smuzhiyun #if defined(CONFIG_LPC32XX_HSUART)
68*4882a593Smuzhiyun { "lpc32xx_hsuart", &lpc32xx_hsuart[0], },
69*4882a593Smuzhiyun { "lpc32xx_hsuart", &lpc32xx_hsuart[1], },
70*4882a593Smuzhiyun #endif
71*4882a593Smuzhiyun { "ns16550_serial", &lpc32xx_uart[0], },
72*4882a593Smuzhiyun { "ns16550_serial", &lpc32xx_uart[1], },
73*4882a593Smuzhiyun { "ns16550_serial", &lpc32xx_uart[2], },
74*4882a593Smuzhiyun { "ns16550_serial", &lpc32xx_uart[3], },
75*4882a593Smuzhiyun #if defined(CONFIG_LPC32XX_HSUART)
76*4882a593Smuzhiyun { "lpc32xx_hsuart", &lpc32xx_hsuart[2], },
77*4882a593Smuzhiyun #endif
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun #endif
80*4882a593Smuzhiyun
lpc32xx_dma_init(void)81*4882a593Smuzhiyun void lpc32xx_dma_init(void)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun /* Enable DMA interface */
84*4882a593Smuzhiyun writel(CLK_DMA_ENABLE, &clk->dmaclk_ctrl);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
lpc32xx_mac_init(void)87*4882a593Smuzhiyun void lpc32xx_mac_init(void)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun /* Enable MAC interface */
90*4882a593Smuzhiyun writel(CLK_MAC_REG | CLK_MAC_SLAVE | CLK_MAC_MASTER
91*4882a593Smuzhiyun #if defined(CONFIG_RMII)
92*4882a593Smuzhiyun | CLK_MAC_RMII,
93*4882a593Smuzhiyun #else
94*4882a593Smuzhiyun | CLK_MAC_MII,
95*4882a593Smuzhiyun #endif
96*4882a593Smuzhiyun &clk->macclk_ctrl);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
lpc32xx_mlc_nand_init(void)99*4882a593Smuzhiyun void lpc32xx_mlc_nand_init(void)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun /* Enable NAND interface */
102*4882a593Smuzhiyun writel(CLK_NAND_MLC | CLK_NAND_MLC_INT, &clk->flashclk_ctrl);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
lpc32xx_slc_nand_init(void)105*4882a593Smuzhiyun void lpc32xx_slc_nand_init(void)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun /* Enable SLC NAND interface */
108*4882a593Smuzhiyun writel(CLK_NAND_SLC | CLK_NAND_SLC_SELECT, &clk->flashclk_ctrl);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
lpc32xx_usb_init(void)111*4882a593Smuzhiyun void lpc32xx_usb_init(void)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun /* Do not route the UART 5 Tx/Rx pins to the USB D+ and USB D- pins. */
114*4882a593Smuzhiyun clrbits_le32(&ctrl->ctrl, UART_CTRL_UART5_USB_MODE);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
lpc32xx_i2c_init(unsigned int devnum)117*4882a593Smuzhiyun void lpc32xx_i2c_init(unsigned int devnum)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun /* Enable I2C interface */
120*4882a593Smuzhiyun uint32_t ctrl = readl(&clk->i2cclk_ctrl);
121*4882a593Smuzhiyun if (devnum == 1)
122*4882a593Smuzhiyun ctrl |= CLK_I2C1_ENABLE;
123*4882a593Smuzhiyun if (devnum == 2)
124*4882a593Smuzhiyun ctrl |= CLK_I2C2_ENABLE;
125*4882a593Smuzhiyun writel(ctrl, &clk->i2cclk_ctrl);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun U_BOOT_DEVICE(lpc32xx_gpios) = {
129*4882a593Smuzhiyun .name = "gpio_lpc32xx"
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* Mux for SCK0, MISO0, MOSI0. We do not use SSEL0. */
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun #define P_MUX_SET_SSP0 0x1600
135*4882a593Smuzhiyun
lpc32xx_ssp_init(void)136*4882a593Smuzhiyun void lpc32xx_ssp_init(void)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun /* Enable SSP0 interface */
139*4882a593Smuzhiyun writel(CLK_SSP0_ENABLE_CLOCK, &clk->ssp_ctrl);
140*4882a593Smuzhiyun /* Mux SSP0 pins */
141*4882a593Smuzhiyun writel(P_MUX_SET_SSP0, &mux->p_mux_set);
142*4882a593Smuzhiyun }
143