xref: /OK3568_Linux_fs/u-boot/arch/arm/cpu/arm926ejs/lpc32xx/clk.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2011 by Vladimir Zapolskiy <vz@mleia.com>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <div64.h>
9*4882a593Smuzhiyun #include <asm/arch/cpu.h>
10*4882a593Smuzhiyun #include <asm/arch/clk.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun static struct clk_pm_regs *clk = (struct clk_pm_regs *)CLK_PM_BASE;
14*4882a593Smuzhiyun 
get_sys_clk_rate(void)15*4882a593Smuzhiyun unsigned int get_sys_clk_rate(void)
16*4882a593Smuzhiyun {
17*4882a593Smuzhiyun 	if (readl(&clk->sysclk_ctrl) & CLK_SYSCLK_PLL397)
18*4882a593Smuzhiyun 		return RTC_CLK_FREQUENCY * 397;
19*4882a593Smuzhiyun 	else
20*4882a593Smuzhiyun 		return OSC_CLK_FREQUENCY;
21*4882a593Smuzhiyun }
22*4882a593Smuzhiyun 
get_hclk_pll_rate(void)23*4882a593Smuzhiyun unsigned int get_hclk_pll_rate(void)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun 	unsigned long long fin, fref, fcco, fout;
26*4882a593Smuzhiyun 	u32 val, m_div, n_div, p_div;
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun 	/*
29*4882a593Smuzhiyun 	 * Valid frequency ranges:
30*4882a593Smuzhiyun 	 *     1 * 10^6 <=  Fin <=  20 * 10^6
31*4882a593Smuzhiyun 	 *     1 * 10^6 <= Fref <=  27 * 10^6
32*4882a593Smuzhiyun 	 *   156 * 10^6 <= Fcco <= 320 * 10^6
33*4882a593Smuzhiyun 	 */
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	fref = fin = get_sys_clk_rate();
36*4882a593Smuzhiyun 	if (fin > 20000000ULL || fin < 1000000ULL)
37*4882a593Smuzhiyun 		return 0;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	val = readl(&clk->hclkpll_ctrl);
40*4882a593Smuzhiyun 	m_div = ((val & CLK_HCLK_PLL_FEEDBACK_DIV_MASK) >> 1) + 1;
41*4882a593Smuzhiyun 	n_div = ((val & CLK_HCLK_PLL_PREDIV_MASK) >> 9) + 1;
42*4882a593Smuzhiyun 	if (val & CLK_HCLK_PLL_DIRECT)
43*4882a593Smuzhiyun 		p_div = 0;
44*4882a593Smuzhiyun 	else
45*4882a593Smuzhiyun 		p_div = ((val & CLK_HCLK_PLL_POSTDIV_MASK) >> 11) + 1;
46*4882a593Smuzhiyun 	p_div = 1 << p_div;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	if (val & CLK_HCLK_PLL_BYPASS) {
49*4882a593Smuzhiyun 		do_div(fin, p_div);
50*4882a593Smuzhiyun 		return fin;
51*4882a593Smuzhiyun 	}
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	do_div(fref, n_div);
54*4882a593Smuzhiyun 	if (fref > 27000000ULL || fref < 1000000ULL)
55*4882a593Smuzhiyun 		return 0;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	fcco = fref * m_div;
58*4882a593Smuzhiyun 	fout = fcco;
59*4882a593Smuzhiyun 	if (val & CLK_HCLK_PLL_FEEDBACK)
60*4882a593Smuzhiyun 		fcco *= p_div;
61*4882a593Smuzhiyun 	else
62*4882a593Smuzhiyun 		do_div(fout, p_div);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	if (fcco > 320000000ULL || fcco < 156000000ULL)
65*4882a593Smuzhiyun 		return 0;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	return fout;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
get_hclk_clk_div(void)70*4882a593Smuzhiyun unsigned int get_hclk_clk_div(void)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	u32 val;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	val = readl(&clk->hclkdiv_ctrl) & CLK_HCLK_ARM_PLL_DIV_MASK;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	return 1 << val;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
get_hclk_clk_rate(void)79*4882a593Smuzhiyun unsigned int get_hclk_clk_rate(void)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	return get_hclk_pll_rate() / get_hclk_clk_div();
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
get_periph_clk_div(void)84*4882a593Smuzhiyun unsigned int get_periph_clk_div(void)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	u32 val;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	val = readl(&clk->hclkdiv_ctrl) & CLK_HCLK_PERIPH_DIV_MASK;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	return (val >> 2) + 1;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
get_periph_clk_rate(void)93*4882a593Smuzhiyun unsigned int get_periph_clk_rate(void)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	if (!(readl(&clk->pwr_ctrl) & CLK_PWR_NORMAL_RUN))
96*4882a593Smuzhiyun 		return get_sys_clk_rate();
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	return get_hclk_pll_rate() / get_periph_clk_div();
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
get_sdram_clk_rate(void)101*4882a593Smuzhiyun unsigned int get_sdram_clk_rate(void)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	unsigned int src_clk;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	if (!(readl(&clk->pwr_ctrl) & CLK_PWR_NORMAL_RUN))
106*4882a593Smuzhiyun 		return get_sys_clk_rate();
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	src_clk = get_hclk_pll_rate();
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	if (readl(&clk->sdramclk_ctrl) & CLK_SDRAM_DDR_SEL) {
111*4882a593Smuzhiyun 		/* using DDR */
112*4882a593Smuzhiyun 		switch (readl(&clk->hclkdiv_ctrl) & CLK_HCLK_DDRAM_MASK) {
113*4882a593Smuzhiyun 		case CLK_HCLK_DDRAM_HALF:
114*4882a593Smuzhiyun 			return src_clk/2;
115*4882a593Smuzhiyun 		case CLK_HCLK_DDRAM_NOMINAL:
116*4882a593Smuzhiyun 			return src_clk;
117*4882a593Smuzhiyun 		default:
118*4882a593Smuzhiyun 			return 0;
119*4882a593Smuzhiyun 		}
120*4882a593Smuzhiyun 	} else {
121*4882a593Smuzhiyun 		/* using SDR */
122*4882a593Smuzhiyun 		switch (readl(&clk->hclkdiv_ctrl) & CLK_HCLK_ARM_PLL_DIV_MASK) {
123*4882a593Smuzhiyun 		case CLK_HCLK_ARM_PLL_DIV_4:
124*4882a593Smuzhiyun 			return src_clk/4;
125*4882a593Smuzhiyun 		case CLK_HCLK_ARM_PLL_DIV_2:
126*4882a593Smuzhiyun 			return src_clk/2;
127*4882a593Smuzhiyun 		case CLK_HCLK_ARM_PLL_DIV_1:
128*4882a593Smuzhiyun 			return src_clk;
129*4882a593Smuzhiyun 		default:
130*4882a593Smuzhiyun 			return 0;
131*4882a593Smuzhiyun 		}
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
get_serial_clock(void)135*4882a593Smuzhiyun int get_serial_clock(void)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	return get_periph_clk_rate();
138*4882a593Smuzhiyun }
139