1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2007
3*4882a593Smuzhiyun * Sascha Hauer, Pengutronix
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <div64.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
15*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
16*4882a593Smuzhiyun #include <asm/arch/clock.h>
17*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
18*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
19*4882a593Smuzhiyun #include <fsl_esdhc.h>
20*4882a593Smuzhiyun #endif
21*4882a593Smuzhiyun #include <netdev.h>
22*4882a593Smuzhiyun #include <spl.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define CLK_CODE(arm, ahb, sel) (((arm) << 16) + ((ahb) << 8) + (sel))
25*4882a593Smuzhiyun #define CLK_CODE_ARM(c) (((c) >> 16) & 0xFF)
26*4882a593Smuzhiyun #define CLK_CODE_AHB(c) (((c) >> 8) & 0xFF)
27*4882a593Smuzhiyun #define CLK_CODE_PATH(c) ((c) & 0xFF)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define CCM_GET_DIVIDER(x, m, o) (((x) & (m)) >> (o))
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
32*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
33*4882a593Smuzhiyun #endif
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static int g_clk_mux_auto[8] = {
36*4882a593Smuzhiyun CLK_CODE(1, 3, 0), CLK_CODE(1, 2, 1), CLK_CODE(2, 1, 1), -1,
37*4882a593Smuzhiyun CLK_CODE(1, 6, 0), CLK_CODE(1, 4, 1), CLK_CODE(2, 2, 1), -1,
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static int g_clk_mux_consumer[16] = {
41*4882a593Smuzhiyun CLK_CODE(1, 4, 0), CLK_CODE(1, 3, 1), CLK_CODE(1, 3, 1), -1,
42*4882a593Smuzhiyun -1, -1, CLK_CODE(4, 1, 0), CLK_CODE(1, 5, 0),
43*4882a593Smuzhiyun CLK_CODE(1, 8, 1), CLK_CODE(1, 6, 1), CLK_CODE(2, 4, 0), -1,
44*4882a593Smuzhiyun -1, -1, CLK_CODE(4, 2, 0), -1,
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static int hsp_div_table[3][16] = {
48*4882a593Smuzhiyun {4, 3, 2, -1, -1, -1, 1, 5, 4, 3, 2, -1, -1, -1, 1, -1},
49*4882a593Smuzhiyun {-1, -1, -1, -1, -1, -1, -1, -1, 8, 6, 4, -1, -1, -1, 2, -1},
50*4882a593Smuzhiyun {3, -1, -1, -1, -1, -1, -1, -1, 3, -1, -1, -1, -1, -1, -1, -1},
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
get_cpu_rev(void)53*4882a593Smuzhiyun u32 get_cpu_rev(void)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun int reg;
56*4882a593Smuzhiyun struct iim_regs *iim =
57*4882a593Smuzhiyun (struct iim_regs *)IIM_BASE_ADDR;
58*4882a593Smuzhiyun reg = readl(&iim->iim_srev);
59*4882a593Smuzhiyun if (!reg) {
60*4882a593Smuzhiyun reg = readw(ROMPATCH_REV);
61*4882a593Smuzhiyun reg <<= 4;
62*4882a593Smuzhiyun } else {
63*4882a593Smuzhiyun reg += CHIP_REV_1_0;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun return 0x35000 + (reg & 0xFF);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
get_arm_div(u32 pdr0,u32 * fi,u32 * fd)69*4882a593Smuzhiyun static u32 get_arm_div(u32 pdr0, u32 *fi, u32 *fd)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun int *pclk_mux;
72*4882a593Smuzhiyun if (pdr0 & MXC_CCM_PDR0_AUTO_CON) {
73*4882a593Smuzhiyun pclk_mux = g_clk_mux_consumer +
74*4882a593Smuzhiyun ((pdr0 & MXC_CCM_PDR0_CON_MUX_DIV_MASK) >>
75*4882a593Smuzhiyun MXC_CCM_PDR0_CON_MUX_DIV_OFFSET);
76*4882a593Smuzhiyun } else {
77*4882a593Smuzhiyun pclk_mux = g_clk_mux_auto +
78*4882a593Smuzhiyun ((pdr0 & MXC_CCM_PDR0_AUTO_MUX_DIV_MASK) >>
79*4882a593Smuzhiyun MXC_CCM_PDR0_AUTO_MUX_DIV_OFFSET);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun if ((*pclk_mux) == -1)
83*4882a593Smuzhiyun return -1;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun if (fi && fd) {
86*4882a593Smuzhiyun if (!CLK_CODE_PATH(*pclk_mux)) {
87*4882a593Smuzhiyun *fi = *fd = 1;
88*4882a593Smuzhiyun return CLK_CODE_ARM(*pclk_mux);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun if (pdr0 & MXC_CCM_PDR0_AUTO_CON) {
91*4882a593Smuzhiyun *fi = 3;
92*4882a593Smuzhiyun *fd = 4;
93*4882a593Smuzhiyun } else {
94*4882a593Smuzhiyun *fi = 2;
95*4882a593Smuzhiyun *fd = 3;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun return CLK_CODE_ARM(*pclk_mux);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
get_ahb_div(u32 pdr0)101*4882a593Smuzhiyun static int get_ahb_div(u32 pdr0)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun int *pclk_mux;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun pclk_mux = g_clk_mux_consumer +
106*4882a593Smuzhiyun ((pdr0 & MXC_CCM_PDR0_CON_MUX_DIV_MASK) >>
107*4882a593Smuzhiyun MXC_CCM_PDR0_CON_MUX_DIV_OFFSET);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun if ((*pclk_mux) == -1)
110*4882a593Smuzhiyun return -1;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun return CLK_CODE_AHB(*pclk_mux);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
decode_pll(u32 reg,u32 infreq)115*4882a593Smuzhiyun static u32 decode_pll(u32 reg, u32 infreq)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun u32 mfi = (reg >> 10) & 0xf;
118*4882a593Smuzhiyun s32 mfn = reg & 0x3ff;
119*4882a593Smuzhiyun u32 mfd = (reg >> 16) & 0x3ff;
120*4882a593Smuzhiyun u32 pd = (reg >> 26) & 0xf;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun mfi = mfi <= 5 ? 5 : mfi;
123*4882a593Smuzhiyun mfn = mfn >= 512 ? mfn - 1024 : mfn;
124*4882a593Smuzhiyun mfd += 1;
125*4882a593Smuzhiyun pd += 1;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun return lldiv(2 * (u64)infreq * (mfi * mfd + mfn),
128*4882a593Smuzhiyun mfd * pd);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
get_mcu_main_clk(void)131*4882a593Smuzhiyun static u32 get_mcu_main_clk(void)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun u32 arm_div = 0, fi = 0, fd = 0;
134*4882a593Smuzhiyun struct ccm_regs *ccm =
135*4882a593Smuzhiyun (struct ccm_regs *)IMX_CCM_BASE;
136*4882a593Smuzhiyun arm_div = get_arm_div(readl(&ccm->pdr0), &fi, &fd);
137*4882a593Smuzhiyun fi *= decode_pll(readl(&ccm->mpctl), MXC_HCLK);
138*4882a593Smuzhiyun return fi / (arm_div * fd);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
get_ipg_clk(void)141*4882a593Smuzhiyun static u32 get_ipg_clk(void)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun u32 freq = get_mcu_main_clk();
144*4882a593Smuzhiyun struct ccm_regs *ccm =
145*4882a593Smuzhiyun (struct ccm_regs *)IMX_CCM_BASE;
146*4882a593Smuzhiyun u32 pdr0 = readl(&ccm->pdr0);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun return freq / (get_ahb_div(pdr0) * 2);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
get_ipg_per_clk(void)151*4882a593Smuzhiyun static u32 get_ipg_per_clk(void)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun u32 freq = get_mcu_main_clk();
154*4882a593Smuzhiyun struct ccm_regs *ccm =
155*4882a593Smuzhiyun (struct ccm_regs *)IMX_CCM_BASE;
156*4882a593Smuzhiyun u32 pdr0 = readl(&ccm->pdr0);
157*4882a593Smuzhiyun u32 pdr4 = readl(&ccm->pdr4);
158*4882a593Smuzhiyun u32 div;
159*4882a593Smuzhiyun if (pdr0 & MXC_CCM_PDR0_PER_SEL) {
160*4882a593Smuzhiyun div = CCM_GET_DIVIDER(pdr4,
161*4882a593Smuzhiyun MXC_CCM_PDR4_PER0_PODF_MASK,
162*4882a593Smuzhiyun MXC_CCM_PDR4_PER0_PODF_OFFSET) + 1;
163*4882a593Smuzhiyun } else {
164*4882a593Smuzhiyun div = CCM_GET_DIVIDER(pdr0,
165*4882a593Smuzhiyun MXC_CCM_PDR0_PER_PODF_MASK,
166*4882a593Smuzhiyun MXC_CCM_PDR0_PER_PODF_OFFSET) + 1;
167*4882a593Smuzhiyun div *= get_ahb_div(pdr0);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun return freq / div;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
imx_get_uartclk(void)172*4882a593Smuzhiyun u32 imx_get_uartclk(void)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun u32 freq;
175*4882a593Smuzhiyun struct ccm_regs *ccm =
176*4882a593Smuzhiyun (struct ccm_regs *)IMX_CCM_BASE;
177*4882a593Smuzhiyun u32 pdr4 = readl(&ccm->pdr4);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun if (readl(&ccm->pdr3) & MXC_CCM_PDR3_UART_M_U)
180*4882a593Smuzhiyun freq = get_mcu_main_clk();
181*4882a593Smuzhiyun else
182*4882a593Smuzhiyun freq = decode_pll(readl(&ccm->ppctl), MXC_HCLK);
183*4882a593Smuzhiyun freq /= CCM_GET_DIVIDER(pdr4,
184*4882a593Smuzhiyun MXC_CCM_PDR4_UART_PODF_MASK,
185*4882a593Smuzhiyun MXC_CCM_PDR4_UART_PODF_OFFSET) + 1;
186*4882a593Smuzhiyun return freq;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
mxc_get_main_clock(enum mxc_main_clock clk)189*4882a593Smuzhiyun unsigned int mxc_get_main_clock(enum mxc_main_clock clk)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun u32 nfc_pdf, hsp_podf;
192*4882a593Smuzhiyun u32 pll, ret_val = 0, usb_podf;
193*4882a593Smuzhiyun struct ccm_regs *ccm =
194*4882a593Smuzhiyun (struct ccm_regs *)IMX_CCM_BASE;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun u32 reg = readl(&ccm->pdr0);
197*4882a593Smuzhiyun u32 reg4 = readl(&ccm->pdr4);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun reg |= 0x1;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun switch (clk) {
202*4882a593Smuzhiyun case CPU_CLK:
203*4882a593Smuzhiyun ret_val = get_mcu_main_clk();
204*4882a593Smuzhiyun break;
205*4882a593Smuzhiyun case AHB_CLK:
206*4882a593Smuzhiyun ret_val = get_mcu_main_clk();
207*4882a593Smuzhiyun break;
208*4882a593Smuzhiyun case HSP_CLK:
209*4882a593Smuzhiyun if (reg & CLKMODE_CONSUMER) {
210*4882a593Smuzhiyun hsp_podf = (reg >> 20) & 0x3;
211*4882a593Smuzhiyun pll = get_mcu_main_clk();
212*4882a593Smuzhiyun hsp_podf = hsp_div_table[hsp_podf][(reg>>16)&0xF];
213*4882a593Smuzhiyun if (hsp_podf > 0) {
214*4882a593Smuzhiyun ret_val = pll / hsp_podf;
215*4882a593Smuzhiyun } else {
216*4882a593Smuzhiyun puts("mismatch HSP with ARM clock setting\n");
217*4882a593Smuzhiyun ret_val = 0;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun } else {
220*4882a593Smuzhiyun ret_val = get_mcu_main_clk();
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun break;
223*4882a593Smuzhiyun case IPG_CLK:
224*4882a593Smuzhiyun ret_val = get_ipg_clk();
225*4882a593Smuzhiyun break;
226*4882a593Smuzhiyun case IPG_PER_CLK:
227*4882a593Smuzhiyun ret_val = get_ipg_per_clk();
228*4882a593Smuzhiyun break;
229*4882a593Smuzhiyun case NFC_CLK:
230*4882a593Smuzhiyun nfc_pdf = (reg4 >> 28) & 0xF;
231*4882a593Smuzhiyun pll = get_mcu_main_clk();
232*4882a593Smuzhiyun /* AHB/nfc_pdf */
233*4882a593Smuzhiyun ret_val = pll / (nfc_pdf + 1);
234*4882a593Smuzhiyun break;
235*4882a593Smuzhiyun case USB_CLK:
236*4882a593Smuzhiyun usb_podf = (reg4 >> 22) & 0x3F;
237*4882a593Smuzhiyun if (reg4 & 0x200)
238*4882a593Smuzhiyun pll = get_mcu_main_clk();
239*4882a593Smuzhiyun else
240*4882a593Smuzhiyun pll = decode_pll(readl(&ccm->ppctl), MXC_HCLK);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun ret_val = pll / (usb_podf + 1);
243*4882a593Smuzhiyun break;
244*4882a593Smuzhiyun default:
245*4882a593Smuzhiyun printf("Unknown clock: %d\n", clk);
246*4882a593Smuzhiyun break;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun return ret_val;
250*4882a593Smuzhiyun }
mxc_get_peri_clock(enum mxc_peri_clock clk)251*4882a593Smuzhiyun unsigned int mxc_get_peri_clock(enum mxc_peri_clock clk)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun u32 ret_val = 0, pdf, pre_pdf, clk_sel;
254*4882a593Smuzhiyun struct ccm_regs *ccm =
255*4882a593Smuzhiyun (struct ccm_regs *)IMX_CCM_BASE;
256*4882a593Smuzhiyun u32 mpdr2 = readl(&ccm->pdr2);
257*4882a593Smuzhiyun u32 mpdr3 = readl(&ccm->pdr3);
258*4882a593Smuzhiyun u32 mpdr4 = readl(&ccm->pdr4);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun switch (clk) {
261*4882a593Smuzhiyun case UART1_BAUD:
262*4882a593Smuzhiyun case UART2_BAUD:
263*4882a593Smuzhiyun case UART3_BAUD:
264*4882a593Smuzhiyun clk_sel = mpdr3 & (1 << 14);
265*4882a593Smuzhiyun pdf = (mpdr4 >> 10) & 0x3F;
266*4882a593Smuzhiyun ret_val = ((clk_sel != 0) ? mxc_get_main_clock(CPU_CLK) :
267*4882a593Smuzhiyun decode_pll(readl(&ccm->ppctl), MXC_HCLK)) / (pdf + 1);
268*4882a593Smuzhiyun break;
269*4882a593Smuzhiyun case SSI1_BAUD:
270*4882a593Smuzhiyun pre_pdf = (mpdr2 >> 24) & 0x7;
271*4882a593Smuzhiyun pdf = mpdr2 & 0x3F;
272*4882a593Smuzhiyun clk_sel = mpdr2 & (1 << 6);
273*4882a593Smuzhiyun ret_val = ((clk_sel != 0) ? mxc_get_main_clock(CPU_CLK) :
274*4882a593Smuzhiyun decode_pll(readl(&ccm->ppctl), MXC_HCLK)) /
275*4882a593Smuzhiyun ((pre_pdf + 1) * (pdf + 1));
276*4882a593Smuzhiyun break;
277*4882a593Smuzhiyun case SSI2_BAUD:
278*4882a593Smuzhiyun pre_pdf = (mpdr2 >> 27) & 0x7;
279*4882a593Smuzhiyun pdf = (mpdr2 >> 8) & 0x3F;
280*4882a593Smuzhiyun clk_sel = mpdr2 & (1 << 6);
281*4882a593Smuzhiyun ret_val = ((clk_sel != 0) ? mxc_get_main_clock(CPU_CLK) :
282*4882a593Smuzhiyun decode_pll(readl(&ccm->ppctl), MXC_HCLK)) /
283*4882a593Smuzhiyun ((pre_pdf + 1) * (pdf + 1));
284*4882a593Smuzhiyun break;
285*4882a593Smuzhiyun case CSI_BAUD:
286*4882a593Smuzhiyun clk_sel = mpdr2 & (1 << 7);
287*4882a593Smuzhiyun pdf = (mpdr2 >> 16) & 0x3F;
288*4882a593Smuzhiyun ret_val = ((clk_sel != 0) ? mxc_get_main_clock(CPU_CLK) :
289*4882a593Smuzhiyun decode_pll(readl(&ccm->ppctl), MXC_HCLK)) / (pdf + 1);
290*4882a593Smuzhiyun break;
291*4882a593Smuzhiyun case MSHC_CLK:
292*4882a593Smuzhiyun pre_pdf = readl(&ccm->pdr1);
293*4882a593Smuzhiyun clk_sel = (pre_pdf & 0x80);
294*4882a593Smuzhiyun pdf = (pre_pdf >> 22) & 0x3F;
295*4882a593Smuzhiyun pre_pdf = (pre_pdf >> 28) & 0x7;
296*4882a593Smuzhiyun ret_val = ((clk_sel != 0) ? mxc_get_main_clock(CPU_CLK) :
297*4882a593Smuzhiyun decode_pll(readl(&ccm->ppctl), MXC_HCLK)) /
298*4882a593Smuzhiyun ((pre_pdf + 1) * (pdf + 1));
299*4882a593Smuzhiyun break;
300*4882a593Smuzhiyun case ESDHC1_CLK:
301*4882a593Smuzhiyun clk_sel = mpdr3 & 0x40;
302*4882a593Smuzhiyun pdf = mpdr3 & 0x3F;
303*4882a593Smuzhiyun ret_val = ((clk_sel != 0) ? mxc_get_main_clock(CPU_CLK) :
304*4882a593Smuzhiyun decode_pll(readl(&ccm->ppctl), MXC_HCLK)) / (pdf + 1);
305*4882a593Smuzhiyun break;
306*4882a593Smuzhiyun case ESDHC2_CLK:
307*4882a593Smuzhiyun clk_sel = mpdr3 & 0x40;
308*4882a593Smuzhiyun pdf = (mpdr3 >> 8) & 0x3F;
309*4882a593Smuzhiyun ret_val = ((clk_sel != 0) ? mxc_get_main_clock(CPU_CLK) :
310*4882a593Smuzhiyun decode_pll(readl(&ccm->ppctl), MXC_HCLK)) / (pdf + 1);
311*4882a593Smuzhiyun break;
312*4882a593Smuzhiyun case ESDHC3_CLK:
313*4882a593Smuzhiyun clk_sel = mpdr3 & 0x40;
314*4882a593Smuzhiyun pdf = (mpdr3 >> 16) & 0x3F;
315*4882a593Smuzhiyun ret_val = ((clk_sel != 0) ? mxc_get_main_clock(CPU_CLK) :
316*4882a593Smuzhiyun decode_pll(readl(&ccm->ppctl), MXC_HCLK)) / (pdf + 1);
317*4882a593Smuzhiyun break;
318*4882a593Smuzhiyun case SPDIF_CLK:
319*4882a593Smuzhiyun clk_sel = mpdr3 & 0x400000;
320*4882a593Smuzhiyun pre_pdf = (mpdr3 >> 29) & 0x7;
321*4882a593Smuzhiyun pdf = (mpdr3 >> 23) & 0x3F;
322*4882a593Smuzhiyun ret_val = ((clk_sel != 0) ? mxc_get_main_clock(CPU_CLK) :
323*4882a593Smuzhiyun decode_pll(readl(&ccm->ppctl), MXC_HCLK)) /
324*4882a593Smuzhiyun ((pre_pdf + 1) * (pdf + 1));
325*4882a593Smuzhiyun break;
326*4882a593Smuzhiyun default:
327*4882a593Smuzhiyun printf("%s(): This clock: %d not supported yet\n",
328*4882a593Smuzhiyun __func__, clk);
329*4882a593Smuzhiyun break;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return ret_val;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
mxc_get_clock(enum mxc_clock clk)335*4882a593Smuzhiyun unsigned int mxc_get_clock(enum mxc_clock clk)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun switch (clk) {
338*4882a593Smuzhiyun case MXC_ARM_CLK:
339*4882a593Smuzhiyun return get_mcu_main_clk();
340*4882a593Smuzhiyun case MXC_AHB_CLK:
341*4882a593Smuzhiyun break;
342*4882a593Smuzhiyun case MXC_IPG_CLK:
343*4882a593Smuzhiyun return get_ipg_clk();
344*4882a593Smuzhiyun case MXC_IPG_PERCLK:
345*4882a593Smuzhiyun case MXC_I2C_CLK:
346*4882a593Smuzhiyun return get_ipg_per_clk();
347*4882a593Smuzhiyun case MXC_UART_CLK:
348*4882a593Smuzhiyun return imx_get_uartclk();
349*4882a593Smuzhiyun case MXC_ESDHC1_CLK:
350*4882a593Smuzhiyun return mxc_get_peri_clock(ESDHC1_CLK);
351*4882a593Smuzhiyun case MXC_ESDHC2_CLK:
352*4882a593Smuzhiyun return mxc_get_peri_clock(ESDHC2_CLK);
353*4882a593Smuzhiyun case MXC_ESDHC3_CLK:
354*4882a593Smuzhiyun return mxc_get_peri_clock(ESDHC3_CLK);
355*4882a593Smuzhiyun case MXC_USB_CLK:
356*4882a593Smuzhiyun return mxc_get_main_clock(USB_CLK);
357*4882a593Smuzhiyun case MXC_FEC_CLK:
358*4882a593Smuzhiyun return get_ipg_clk();
359*4882a593Smuzhiyun case MXC_CSPI_CLK:
360*4882a593Smuzhiyun return get_ipg_clk();
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun return -1;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun #ifdef CONFIG_FEC_MXC
366*4882a593Smuzhiyun /*
367*4882a593Smuzhiyun * The MX35 has no fuse for MAC, return a NULL MAC
368*4882a593Smuzhiyun */
imx_get_mac_from_fuse(int dev_id,unsigned char * mac)369*4882a593Smuzhiyun void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun memset(mac, 0, 6);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
imx_get_fecclk(void)374*4882a593Smuzhiyun u32 imx_get_fecclk(void)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun return mxc_get_clock(MXC_IPG_CLK);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun #endif
379*4882a593Smuzhiyun
do_mx35_showclocks(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])380*4882a593Smuzhiyun int do_mx35_showclocks(cmd_tbl_t *cmdtp,
381*4882a593Smuzhiyun int flag, int argc, char * const argv[])
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun u32 cpufreq = get_mcu_main_clk();
384*4882a593Smuzhiyun printf("mx35 cpu clock: %dMHz\n", cpufreq / 1000000);
385*4882a593Smuzhiyun printf("ipg clock : %dHz\n", get_ipg_clk());
386*4882a593Smuzhiyun printf("ipg per clock : %dHz\n", get_ipg_per_clk());
387*4882a593Smuzhiyun printf("uart clock : %dHz\n", mxc_get_clock(MXC_UART_CLK));
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun return 0;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun U_BOOT_CMD(
393*4882a593Smuzhiyun clocks, CONFIG_SYS_MAXARGS, 1, do_mx35_showclocks,
394*4882a593Smuzhiyun "display clocks",
395*4882a593Smuzhiyun ""
396*4882a593Smuzhiyun );
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun #if defined(CONFIG_DISPLAY_CPUINFO)
get_reset_cause(void)399*4882a593Smuzhiyun static char *get_reset_cause(void)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun /* read RCSR register from CCM module */
402*4882a593Smuzhiyun struct ccm_regs *ccm =
403*4882a593Smuzhiyun (struct ccm_regs *)IMX_CCM_BASE;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun u32 cause = readl(&ccm->rcsr) & 0x0F;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun switch (cause) {
408*4882a593Smuzhiyun case 0x0000:
409*4882a593Smuzhiyun return "POR";
410*4882a593Smuzhiyun case 0x0002:
411*4882a593Smuzhiyun return "JTAG";
412*4882a593Smuzhiyun case 0x0004:
413*4882a593Smuzhiyun return "RST";
414*4882a593Smuzhiyun case 0x0008:
415*4882a593Smuzhiyun return "WDOG";
416*4882a593Smuzhiyun default:
417*4882a593Smuzhiyun return "unknown reset";
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
print_cpuinfo(void)421*4882a593Smuzhiyun int print_cpuinfo(void)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun u32 srev = get_cpu_rev();
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun printf("CPU: Freescale i.MX35 rev %d.%d at %d MHz.\n",
426*4882a593Smuzhiyun (srev & 0xF0) >> 4, (srev & 0x0F),
427*4882a593Smuzhiyun get_mcu_main_clk() / 1000000);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun printf("Reset cause: %s\n", get_reset_cause());
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun return 0;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun #endif
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /*
436*4882a593Smuzhiyun * Initializes on-chip ethernet controllers.
437*4882a593Smuzhiyun * to override, implement board_eth_init()
438*4882a593Smuzhiyun */
cpu_eth_init(bd_t * bis)439*4882a593Smuzhiyun int cpu_eth_init(bd_t *bis)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun int rc = -ENODEV;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun #if defined(CONFIG_FEC_MXC)
444*4882a593Smuzhiyun rc = fecmxc_initialize(bis);
445*4882a593Smuzhiyun #endif
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun return rc;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
451*4882a593Smuzhiyun /*
452*4882a593Smuzhiyun * Initializes on-chip MMC controllers.
453*4882a593Smuzhiyun * to override, implement board_mmc_init()
454*4882a593Smuzhiyun */
cpu_mmc_init(bd_t * bis)455*4882a593Smuzhiyun int cpu_mmc_init(bd_t *bis)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun return fsl_esdhc_mmc_init(bis);
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun #endif
460*4882a593Smuzhiyun
get_clocks(void)461*4882a593Smuzhiyun int get_clocks(void)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
464*4882a593Smuzhiyun #if CONFIG_SYS_FSL_ESDHC_ADDR == MMC_SDHC2_BASE_ADDR
465*4882a593Smuzhiyun gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
466*4882a593Smuzhiyun #elif CONFIG_SYS_FSL_ESDHC_ADDR == MMC_SDHC3_BASE_ADDR
467*4882a593Smuzhiyun gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
468*4882a593Smuzhiyun #else
469*4882a593Smuzhiyun gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC1_CLK);
470*4882a593Smuzhiyun #endif
471*4882a593Smuzhiyun #endif
472*4882a593Smuzhiyun return 0;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun #define RCSR_MEM_CTL_WEIM 0
476*4882a593Smuzhiyun #define RCSR_MEM_CTL_NAND 1
477*4882a593Smuzhiyun #define RCSR_MEM_CTL_ATA 2
478*4882a593Smuzhiyun #define RCSR_MEM_CTL_EXPANSION 3
479*4882a593Smuzhiyun #define RCSR_MEM_TYPE_NOR 0
480*4882a593Smuzhiyun #define RCSR_MEM_TYPE_ONENAND 2
481*4882a593Smuzhiyun #define RCSR_MEM_TYPE_SD 0
482*4882a593Smuzhiyun #define RCSR_MEM_TYPE_I2C 2
483*4882a593Smuzhiyun #define RCSR_MEM_TYPE_SPI 3
484*4882a593Smuzhiyun
spl_boot_device(void)485*4882a593Smuzhiyun u32 spl_boot_device(void)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun struct ccm_regs *ccm =
488*4882a593Smuzhiyun (struct ccm_regs *)IMX_CCM_BASE;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun u32 rcsr = readl(&ccm->rcsr);
491*4882a593Smuzhiyun u32 mem_type, mem_ctl;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /* In external mode, no boot device is returned */
494*4882a593Smuzhiyun if ((rcsr >> 10) & 0x03)
495*4882a593Smuzhiyun return BOOT_DEVICE_NONE;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun mem_ctl = (rcsr >> 25) & 0x03;
498*4882a593Smuzhiyun mem_type = (rcsr >> 23) & 0x03;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun switch (mem_ctl) {
501*4882a593Smuzhiyun case RCSR_MEM_CTL_WEIM:
502*4882a593Smuzhiyun switch (mem_type) {
503*4882a593Smuzhiyun case RCSR_MEM_TYPE_NOR:
504*4882a593Smuzhiyun return BOOT_DEVICE_NOR;
505*4882a593Smuzhiyun case RCSR_MEM_TYPE_ONENAND:
506*4882a593Smuzhiyun return BOOT_DEVICE_ONENAND;
507*4882a593Smuzhiyun default:
508*4882a593Smuzhiyun return BOOT_DEVICE_NONE;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun case RCSR_MEM_CTL_NAND:
511*4882a593Smuzhiyun return BOOT_DEVICE_NAND;
512*4882a593Smuzhiyun case RCSR_MEM_CTL_EXPANSION:
513*4882a593Smuzhiyun switch (mem_type) {
514*4882a593Smuzhiyun case RCSR_MEM_TYPE_SD:
515*4882a593Smuzhiyun return BOOT_DEVICE_MMC1;
516*4882a593Smuzhiyun case RCSR_MEM_TYPE_I2C:
517*4882a593Smuzhiyun return BOOT_DEVICE_I2C;
518*4882a593Smuzhiyun case RCSR_MEM_TYPE_SPI:
519*4882a593Smuzhiyun return BOOT_DEVICE_SPI;
520*4882a593Smuzhiyun default:
521*4882a593Smuzhiyun return BOOT_DEVICE_NONE;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun return BOOT_DEVICE_NONE;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
spl_boot_mode(const u32 boot_device)529*4882a593Smuzhiyun u32 spl_boot_mode(const u32 boot_device)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun switch (spl_boot_device()) {
532*4882a593Smuzhiyun case BOOT_DEVICE_MMC1:
533*4882a593Smuzhiyun #ifdef CONFIG_SPL_FAT_SUPPORT
534*4882a593Smuzhiyun return MMCSD_MODE_FS;
535*4882a593Smuzhiyun #else
536*4882a593Smuzhiyun return MMCSD_MODE_RAW;
537*4882a593Smuzhiyun #endif
538*4882a593Smuzhiyun break;
539*4882a593Smuzhiyun case BOOT_DEVICE_NAND:
540*4882a593Smuzhiyun return 0;
541*4882a593Smuzhiyun break;
542*4882a593Smuzhiyun default:
543*4882a593Smuzhiyun puts("spl: ERROR: unsupported device\n");
544*4882a593Smuzhiyun hang();
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun #endif
548