xref: /OK3568_Linux_fs/kernel/tools/testing/selftests/powerpc/tm/tm-unavailable.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2017, Gustavo Romero, Breno Leitao, Cyril Bur, IBM Corp.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Force FP, VEC and VSX unavailable exception during transaction in all
6*4882a593Smuzhiyun  * possible scenarios regarding the MSR.FP and MSR.VEC state, e.g. when FP
7*4882a593Smuzhiyun  * is enable and VEC is disable, when FP is disable and VEC is enable, and
8*4882a593Smuzhiyun  * so on. Then we check if the restored state is correctly set for the
9*4882a593Smuzhiyun  * FP and VEC registers to the previous state we set just before we entered
10*4882a593Smuzhiyun  * in TM, i.e. we check if it corrupts somehow the recheckpointed FP and
11*4882a593Smuzhiyun  * VEC/Altivec registers on abortion due to an unavailable exception in TM.
12*4882a593Smuzhiyun  * N.B. In this test we do not test all the FP/Altivec/VSX registers for
13*4882a593Smuzhiyun  * corruption, but only for registers vs0 and vs32, which are respectively
14*4882a593Smuzhiyun  * representatives of FP and VEC/Altivec reg sets.
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define _GNU_SOURCE
18*4882a593Smuzhiyun #include <error.h>
19*4882a593Smuzhiyun #include <stdio.h>
20*4882a593Smuzhiyun #include <stdlib.h>
21*4882a593Smuzhiyun #include <unistd.h>
22*4882a593Smuzhiyun #include <inttypes.h>
23*4882a593Smuzhiyun #include <stdbool.h>
24*4882a593Smuzhiyun #include <pthread.h>
25*4882a593Smuzhiyun #include <sched.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include "tm.h"
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define DEBUG 0
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* Unavailable exceptions to test in HTM */
32*4882a593Smuzhiyun #define FP_UNA_EXCEPTION	0
33*4882a593Smuzhiyun #define VEC_UNA_EXCEPTION	1
34*4882a593Smuzhiyun #define VSX_UNA_EXCEPTION	2
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define NUM_EXCEPTIONS		3
37*4882a593Smuzhiyun #define err_at_line(status, errnum, format, ...) \
38*4882a593Smuzhiyun 	error_at_line(status, errnum,  __FILE__, __LINE__, format ##__VA_ARGS__)
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define pr_warn(code, format, ...) err_at_line(0, code, format, ##__VA_ARGS__)
41*4882a593Smuzhiyun #define pr_err(code, format, ...) err_at_line(1, code, format, ##__VA_ARGS__)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun struct Flags {
44*4882a593Smuzhiyun 	int touch_fp;
45*4882a593Smuzhiyun 	int touch_vec;
46*4882a593Smuzhiyun 	int result;
47*4882a593Smuzhiyun 	int exception;
48*4882a593Smuzhiyun } flags;
49*4882a593Smuzhiyun 
expecting_failure(void)50*4882a593Smuzhiyun bool expecting_failure(void)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	if (flags.touch_fp && flags.exception == FP_UNA_EXCEPTION)
53*4882a593Smuzhiyun 		return false;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	if (flags.touch_vec && flags.exception == VEC_UNA_EXCEPTION)
56*4882a593Smuzhiyun 		return false;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	/*
59*4882a593Smuzhiyun 	 * If both FP and VEC are touched it does not mean that touching VSX
60*4882a593Smuzhiyun 	 * won't raise an exception. However since FP and VEC state are already
61*4882a593Smuzhiyun 	 * correctly loaded, the transaction is not aborted (i.e.
62*4882a593Smuzhiyun 	 * treclaimed/trecheckpointed) and MSR.VSX is just set as 1, so a TM
63*4882a593Smuzhiyun 	 * failure is not expected also in this case.
64*4882a593Smuzhiyun 	 */
65*4882a593Smuzhiyun 	if ((flags.touch_fp && flags.touch_vec) &&
66*4882a593Smuzhiyun 	     flags.exception == VSX_UNA_EXCEPTION)
67*4882a593Smuzhiyun 		return false;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	return true;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* Check if failure occurred whilst in transaction. */
is_failure(uint64_t condition_reg)73*4882a593Smuzhiyun bool is_failure(uint64_t condition_reg)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	/*
76*4882a593Smuzhiyun 	 * When failure handling occurs, CR0 is set to 0b1010 (0xa). Otherwise
77*4882a593Smuzhiyun 	 * transaction completes without failure and hence reaches out 'tend.'
78*4882a593Smuzhiyun 	 * that sets CR0 to 0b0100 (0x4).
79*4882a593Smuzhiyun 	 */
80*4882a593Smuzhiyun 	return ((condition_reg >> 28) & 0xa) == 0xa;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
tm_una_ping(void * input)83*4882a593Smuzhiyun void *tm_una_ping(void *input)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	/*
87*4882a593Smuzhiyun 	 * Expected values for vs0 and vs32 after a TM failure. They must never
88*4882a593Smuzhiyun 	 * change, otherwise they got corrupted.
89*4882a593Smuzhiyun 	 */
90*4882a593Smuzhiyun 	uint64_t high_vs0 = 0x5555555555555555;
91*4882a593Smuzhiyun 	uint64_t low_vs0 = 0xffffffffffffffff;
92*4882a593Smuzhiyun 	uint64_t high_vs32 = 0x5555555555555555;
93*4882a593Smuzhiyun 	uint64_t low_vs32 = 0xffffffffffffffff;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	/* Counter for busy wait */
96*4882a593Smuzhiyun 	uint64_t counter = 0x1ff000000;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/*
99*4882a593Smuzhiyun 	 * Variable to keep a copy of CR register content taken just after we
100*4882a593Smuzhiyun 	 * leave the transactional state.
101*4882a593Smuzhiyun 	 */
102*4882a593Smuzhiyun 	uint64_t cr_ = 0;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	/*
105*4882a593Smuzhiyun 	 * Wait a bit so thread can get its name "ping". This is not important
106*4882a593Smuzhiyun 	 * to reproduce the issue but it's nice to have for systemtap debugging.
107*4882a593Smuzhiyun 	 */
108*4882a593Smuzhiyun 	if (DEBUG)
109*4882a593Smuzhiyun 		sleep(1);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	printf("If MSR.FP=%d MSR.VEC=%d: ", flags.touch_fp, flags.touch_vec);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	if (flags.exception != FP_UNA_EXCEPTION &&
114*4882a593Smuzhiyun 	    flags.exception != VEC_UNA_EXCEPTION &&
115*4882a593Smuzhiyun 	    flags.exception != VSX_UNA_EXCEPTION) {
116*4882a593Smuzhiyun 		printf("No valid exception specified to test.\n");
117*4882a593Smuzhiyun 		return NULL;
118*4882a593Smuzhiyun 	}
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	asm (
121*4882a593Smuzhiyun 		/* Prepare to merge low and high. */
122*4882a593Smuzhiyun 		"	mtvsrd		33, %[high_vs0]		;"
123*4882a593Smuzhiyun 		"	mtvsrd		34, %[low_vs0]		;"
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 		/*
126*4882a593Smuzhiyun 		 * Adjust VS0 expected value after an TM failure,
127*4882a593Smuzhiyun 		 * i.e. vs0 = 0x5555555555555555555FFFFFFFFFFFFFFFF
128*4882a593Smuzhiyun 		 */
129*4882a593Smuzhiyun 		"	xxmrghd		0, 33, 34		;"
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 		/*
132*4882a593Smuzhiyun 		 * Adjust VS32 expected value after an TM failure,
133*4882a593Smuzhiyun 		 * i.e. vs32 = 0x5555555555555555555FFFFFFFFFFFFFFFF
134*4882a593Smuzhiyun 		 */
135*4882a593Smuzhiyun 		"	xxmrghd		32, 33, 34		;"
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 		/*
138*4882a593Smuzhiyun 		 * Wait an amount of context switches so load_fp and load_vec
139*4882a593Smuzhiyun 		 * overflow and MSR.FP, MSR.VEC, and MSR.VSX become zero (off).
140*4882a593Smuzhiyun 		 */
141*4882a593Smuzhiyun 		"	mtctr		%[counter]		;"
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 		/* Decrement CTR branch if CTR non zero. */
144*4882a593Smuzhiyun 		"1:	bdnz 1b					;"
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 		/*
147*4882a593Smuzhiyun 		 * Check if we want to touch FP prior to the test in order
148*4882a593Smuzhiyun 		 * to set MSR.FP = 1 before provoking an unavailable
149*4882a593Smuzhiyun 		 * exception in TM.
150*4882a593Smuzhiyun 		 */
151*4882a593Smuzhiyun 		"	cmpldi		%[touch_fp], 0		;"
152*4882a593Smuzhiyun 		"	beq		no_fp			;"
153*4882a593Smuzhiyun 		"	fadd		10, 10, 10		;"
154*4882a593Smuzhiyun 		"no_fp:						;"
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 		/*
157*4882a593Smuzhiyun 		 * Check if we want to touch VEC prior to the test in order
158*4882a593Smuzhiyun 		 * to set MSR.VEC = 1 before provoking an unavailable
159*4882a593Smuzhiyun 		 * exception in TM.
160*4882a593Smuzhiyun 		 */
161*4882a593Smuzhiyun 		"	cmpldi		%[touch_vec], 0		;"
162*4882a593Smuzhiyun 		"	beq		no_vec			;"
163*4882a593Smuzhiyun 		"	vaddcuw		10, 10, 10		;"
164*4882a593Smuzhiyun 		"no_vec:					;"
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 		/*
167*4882a593Smuzhiyun 		 * Perhaps it would be a better idea to do the
168*4882a593Smuzhiyun 		 * compares outside transactional context and simply
169*4882a593Smuzhiyun 		 * duplicate code.
170*4882a593Smuzhiyun 		 */
171*4882a593Smuzhiyun 		"	tbegin.					;"
172*4882a593Smuzhiyun 		"	beq		trans_fail		;"
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 		/* Do we do FP Unavailable? */
175*4882a593Smuzhiyun 		"	cmpldi		%[exception], %[ex_fp]	;"
176*4882a593Smuzhiyun 		"	bne		1f			;"
177*4882a593Smuzhiyun 		"	fadd		10, 10, 10		;"
178*4882a593Smuzhiyun 		"	b		done			;"
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 		/* Do we do VEC Unavailable? */
181*4882a593Smuzhiyun 		"1:	cmpldi		%[exception], %[ex_vec]	;"
182*4882a593Smuzhiyun 		"	bne		2f			;"
183*4882a593Smuzhiyun 		"	vaddcuw		10, 10, 10		;"
184*4882a593Smuzhiyun 		"	b		done			;"
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 		/*
187*4882a593Smuzhiyun 		 * Not FP or VEC, therefore VSX. Ensure this
188*4882a593Smuzhiyun 		 * instruction always generates a VSX Unavailable.
189*4882a593Smuzhiyun 		 * ISA 3.0 is tricky here.
190*4882a593Smuzhiyun 		 * (xxmrghd will on ISA 2.07 and ISA 3.0)
191*4882a593Smuzhiyun 		 */
192*4882a593Smuzhiyun 		"2:	xxmrghd		10, 10, 10		;"
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 		"done:	tend. ;"
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 		"trans_fail: ;"
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 		/* Give values back to C. */
199*4882a593Smuzhiyun 		"	mfvsrd		%[high_vs0], 0		;"
200*4882a593Smuzhiyun 		"	xxsldwi		3, 0, 0, 2		;"
201*4882a593Smuzhiyun 		"	mfvsrd		%[low_vs0], 3		;"
202*4882a593Smuzhiyun 		"	mfvsrd		%[high_vs32], 32	;"
203*4882a593Smuzhiyun 		"	xxsldwi		3, 32, 32, 2		;"
204*4882a593Smuzhiyun 		"	mfvsrd		%[low_vs32], 3		;"
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 		/* Give CR back to C so that it can check what happened. */
207*4882a593Smuzhiyun 		"	mfcr		%[cr_]		;"
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 		: [high_vs0]  "+r" (high_vs0),
210*4882a593Smuzhiyun 		  [low_vs0]   "+r" (low_vs0),
211*4882a593Smuzhiyun 		  [high_vs32] "=r" (high_vs32),
212*4882a593Smuzhiyun 		  [low_vs32]  "=r" (low_vs32),
213*4882a593Smuzhiyun 		  [cr_]       "+r" (cr_)
214*4882a593Smuzhiyun 		: [touch_fp]  "r"  (flags.touch_fp),
215*4882a593Smuzhiyun 		  [touch_vec] "r"  (flags.touch_vec),
216*4882a593Smuzhiyun 		  [exception] "r"  (flags.exception),
217*4882a593Smuzhiyun 		  [ex_fp]     "i"  (FP_UNA_EXCEPTION),
218*4882a593Smuzhiyun 		  [ex_vec]    "i"  (VEC_UNA_EXCEPTION),
219*4882a593Smuzhiyun 		  [ex_vsx]    "i"  (VSX_UNA_EXCEPTION),
220*4882a593Smuzhiyun 		  [counter]   "r"  (counter)
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 		: "cr0", "ctr", "v10", "vs0", "vs10", "vs3", "vs32", "vs33",
223*4882a593Smuzhiyun 		  "vs34", "fr10"
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 		);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	/*
228*4882a593Smuzhiyun 	 * Check if we were expecting a failure and it did not occur by checking
229*4882a593Smuzhiyun 	 * CR0 state just after we leave the transaction. Either way we check if
230*4882a593Smuzhiyun 	 * vs0 or vs32 got corrupted.
231*4882a593Smuzhiyun 	 */
232*4882a593Smuzhiyun 	if (expecting_failure() && !is_failure(cr_)) {
233*4882a593Smuzhiyun 		printf("\n\tExpecting the transaction to fail, %s",
234*4882a593Smuzhiyun 			"but it didn't\n\t");
235*4882a593Smuzhiyun 		flags.result++;
236*4882a593Smuzhiyun 	}
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	/* Check if we were not expecting a failure and a it occurred. */
239*4882a593Smuzhiyun 	if (!expecting_failure() && is_failure(cr_) &&
240*4882a593Smuzhiyun 	    !failure_is_reschedule()) {
241*4882a593Smuzhiyun 		printf("\n\tUnexpected transaction failure 0x%02lx\n\t",
242*4882a593Smuzhiyun 			failure_code());
243*4882a593Smuzhiyun 		return (void *) -1;
244*4882a593Smuzhiyun 	}
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/*
247*4882a593Smuzhiyun 	 * Check if TM failed due to the cause we were expecting. 0xda is a
248*4882a593Smuzhiyun 	 * TM_CAUSE_FAC_UNAV cause, otherwise it's an unexpected cause, unless
249*4882a593Smuzhiyun 	 * it was caused by a reschedule.
250*4882a593Smuzhiyun 	 */
251*4882a593Smuzhiyun 	if (is_failure(cr_) && !failure_is_unavailable() &&
252*4882a593Smuzhiyun 	    !failure_is_reschedule()) {
253*4882a593Smuzhiyun 		printf("\n\tUnexpected failure cause 0x%02lx\n\t",
254*4882a593Smuzhiyun 			failure_code());
255*4882a593Smuzhiyun 		return (void *) -1;
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	/* 0x4 is a success and 0xa is a fail. See comment in is_failure(). */
259*4882a593Smuzhiyun 	if (DEBUG)
260*4882a593Smuzhiyun 		printf("CR0: 0x%1lx ", cr_ >> 28);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* Check FP (vs0) for the expected value. */
263*4882a593Smuzhiyun 	if (high_vs0 != 0x5555555555555555 || low_vs0 != 0xFFFFFFFFFFFFFFFF) {
264*4882a593Smuzhiyun 		printf("FP corrupted!");
265*4882a593Smuzhiyun 			printf("  high = %#16" PRIx64 "  low = %#16" PRIx64 " ",
266*4882a593Smuzhiyun 				high_vs0, low_vs0);
267*4882a593Smuzhiyun 		flags.result++;
268*4882a593Smuzhiyun 	} else
269*4882a593Smuzhiyun 		printf("FP ok ");
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	/* Check VEC (vs32) for the expected value. */
272*4882a593Smuzhiyun 	if (high_vs32 != 0x5555555555555555 || low_vs32 != 0xFFFFFFFFFFFFFFFF) {
273*4882a593Smuzhiyun 		printf("VEC corrupted!");
274*4882a593Smuzhiyun 			printf("  high = %#16" PRIx64 "  low = %#16" PRIx64,
275*4882a593Smuzhiyun 				high_vs32, low_vs32);
276*4882a593Smuzhiyun 		flags.result++;
277*4882a593Smuzhiyun 	} else
278*4882a593Smuzhiyun 		printf("VEC ok");
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	putchar('\n');
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	return NULL;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun /* Thread to force context switch */
tm_una_pong(void * not_used)286*4882a593Smuzhiyun void *tm_una_pong(void *not_used)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	/* Wait thread get its name "pong". */
289*4882a593Smuzhiyun 	if (DEBUG)
290*4882a593Smuzhiyun 		sleep(1);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	/* Classed as an interactive-like thread. */
293*4882a593Smuzhiyun 	while (1)
294*4882a593Smuzhiyun 		sched_yield();
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun /* Function that creates a thread and launches the "ping" task. */
test_fp_vec(int fp,int vec,pthread_attr_t * attr)298*4882a593Smuzhiyun void test_fp_vec(int fp, int vec, pthread_attr_t *attr)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	int retries = 2;
301*4882a593Smuzhiyun 	void *ret_value;
302*4882a593Smuzhiyun 	pthread_t t0;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	flags.touch_fp = fp;
305*4882a593Smuzhiyun 	flags.touch_vec = vec;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	/*
308*4882a593Smuzhiyun 	 * Without luck it's possible that the transaction is aborted not due to
309*4882a593Smuzhiyun 	 * the unavailable exception caught in the middle as we expect but also,
310*4882a593Smuzhiyun 	 * for instance, due to a context switch or due to a KVM reschedule (if
311*4882a593Smuzhiyun 	 * it's running on a VM). Thus we try a few times before giving up,
312*4882a593Smuzhiyun 	 * checking if the failure cause is the one we expect.
313*4882a593Smuzhiyun 	 */
314*4882a593Smuzhiyun 	do {
315*4882a593Smuzhiyun 		int rc;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 		/* Bind to CPU 0, as specified in 'attr'. */
318*4882a593Smuzhiyun 		rc = pthread_create(&t0, attr, tm_una_ping, (void *) &flags);
319*4882a593Smuzhiyun 		if (rc)
320*4882a593Smuzhiyun 			pr_err(rc, "pthread_create()");
321*4882a593Smuzhiyun 		rc = pthread_setname_np(t0, "tm_una_ping");
322*4882a593Smuzhiyun 		if (rc)
323*4882a593Smuzhiyun 			pr_warn(rc, "pthread_setname_np");
324*4882a593Smuzhiyun 		rc = pthread_join(t0, &ret_value);
325*4882a593Smuzhiyun 		if (rc)
326*4882a593Smuzhiyun 			pr_err(rc, "pthread_join");
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 		retries--;
329*4882a593Smuzhiyun 	} while (ret_value != NULL && retries);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	if (!retries) {
332*4882a593Smuzhiyun 		flags.result = 1;
333*4882a593Smuzhiyun 		if (DEBUG)
334*4882a593Smuzhiyun 			printf("All transactions failed unexpectedly\n");
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	}
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
tm_unavailable_test(void)339*4882a593Smuzhiyun int tm_unavailable_test(void)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun 	int cpu, rc, exception; /* FP = 0, VEC = 1, VSX = 2 */
342*4882a593Smuzhiyun 	pthread_t t1;
343*4882a593Smuzhiyun 	pthread_attr_t attr;
344*4882a593Smuzhiyun 	cpu_set_t cpuset;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	SKIP_IF(!have_htm());
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	cpu = pick_online_cpu();
349*4882a593Smuzhiyun 	FAIL_IF(cpu < 0);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	// Set only one CPU in the mask. Both threads will be bound to that CPU.
352*4882a593Smuzhiyun 	CPU_ZERO(&cpuset);
353*4882a593Smuzhiyun 	CPU_SET(cpu, &cpuset);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	/* Init pthread attribute. */
356*4882a593Smuzhiyun 	rc = pthread_attr_init(&attr);
357*4882a593Smuzhiyun 	if (rc)
358*4882a593Smuzhiyun 		pr_err(rc, "pthread_attr_init()");
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	/* Set CPU 0 mask into the pthread attribute. */
361*4882a593Smuzhiyun 	rc = pthread_attr_setaffinity_np(&attr, sizeof(cpu_set_t), &cpuset);
362*4882a593Smuzhiyun 	if (rc)
363*4882a593Smuzhiyun 		pr_err(rc, "pthread_attr_setaffinity_np()");
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	rc = pthread_create(&t1, &attr /* Bind to CPU 0 */, tm_una_pong, NULL);
366*4882a593Smuzhiyun 	if (rc)
367*4882a593Smuzhiyun 		pr_err(rc, "pthread_create()");
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	/* Name it for systemtap convenience */
370*4882a593Smuzhiyun 	rc = pthread_setname_np(t1, "tm_una_pong");
371*4882a593Smuzhiyun 	if (rc)
372*4882a593Smuzhiyun 		pr_warn(rc, "pthread_create()");
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	flags.result = 0;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	for (exception = 0; exception < NUM_EXCEPTIONS; exception++) {
377*4882a593Smuzhiyun 		printf("Checking if FP/VEC registers are sane after");
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 		if (exception == FP_UNA_EXCEPTION)
380*4882a593Smuzhiyun 			printf(" a FP unavailable exception...\n");
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 		else if (exception == VEC_UNA_EXCEPTION)
383*4882a593Smuzhiyun 			printf(" a VEC unavailable exception...\n");
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 		else
386*4882a593Smuzhiyun 			printf(" a VSX unavailable exception...\n");
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 		flags.exception = exception;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 		test_fp_vec(0, 0, &attr);
391*4882a593Smuzhiyun 		test_fp_vec(1, 0, &attr);
392*4882a593Smuzhiyun 		test_fp_vec(0, 1, &attr);
393*4882a593Smuzhiyun 		test_fp_vec(1, 1, &attr);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	}
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	if (flags.result > 0) {
398*4882a593Smuzhiyun 		printf("result: failed!\n");
399*4882a593Smuzhiyun 		exit(1);
400*4882a593Smuzhiyun 	} else {
401*4882a593Smuzhiyun 		printf("result: success\n");
402*4882a593Smuzhiyun 		exit(0);
403*4882a593Smuzhiyun 	}
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun 
main(int argc,char ** argv)406*4882a593Smuzhiyun int main(int argc, char **argv)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun 	test_harness_set_timeout(220);
409*4882a593Smuzhiyun 	return test_harness(tm_unavailable_test, "tm_unavailable_test");
410*4882a593Smuzhiyun }
411