xref: /OK3568_Linux_fs/kernel/tools/testing/nvdimm/test/nfit.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright(c) 2013-2015 Intel Corporation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
6*4882a593Smuzhiyun #include <linux/platform_device.h>
7*4882a593Smuzhiyun #include <linux/dma-mapping.h>
8*4882a593Smuzhiyun #include <linux/workqueue.h>
9*4882a593Smuzhiyun #include <linux/libnvdimm.h>
10*4882a593Smuzhiyun #include <linux/genalloc.h>
11*4882a593Smuzhiyun #include <linux/vmalloc.h>
12*4882a593Smuzhiyun #include <linux/device.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/mutex.h>
15*4882a593Smuzhiyun #include <linux/ndctl.h>
16*4882a593Smuzhiyun #include <linux/sizes.h>
17*4882a593Smuzhiyun #include <linux/list.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <nd-core.h>
20*4882a593Smuzhiyun #include <intel.h>
21*4882a593Smuzhiyun #include <nfit.h>
22*4882a593Smuzhiyun #include <nd.h>
23*4882a593Smuzhiyun #include "nfit_test.h"
24*4882a593Smuzhiyun #include "../watermark.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include <asm/copy_mc_test.h>
27*4882a593Smuzhiyun #include <asm/mce.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun  * Generate an NFIT table to describe the following topology:
31*4882a593Smuzhiyun  *
32*4882a593Smuzhiyun  * BUS0: Interleaved PMEM regions, and aliasing with BLK regions
33*4882a593Smuzhiyun  *
34*4882a593Smuzhiyun  *                     (a)                       (b)            DIMM   BLK-REGION
35*4882a593Smuzhiyun  *           +----------+--------------+----------+---------+
36*4882a593Smuzhiyun  * +------+  |  blk2.0  |     pm0.0    |  blk2.1  |  pm1.0  |    0      region2
37*4882a593Smuzhiyun  * | imc0 +--+- - - - - region0 - - - -+----------+         +
38*4882a593Smuzhiyun  * +--+---+  |  blk3.0  |     pm0.0    |  blk3.1  |  pm1.0  |    1      region3
39*4882a593Smuzhiyun  *    |      +----------+--------------v----------v         v
40*4882a593Smuzhiyun  * +--+---+                            |                    |
41*4882a593Smuzhiyun  * | cpu0 |                                    region1
42*4882a593Smuzhiyun  * +--+---+                            |                    |
43*4882a593Smuzhiyun  *    |      +-------------------------^----------^         ^
44*4882a593Smuzhiyun  * +--+---+  |                 blk4.0             |  pm1.0  |    2      region4
45*4882a593Smuzhiyun  * | imc1 +--+-------------------------+----------+         +
46*4882a593Smuzhiyun  * +------+  |                 blk5.0             |  pm1.0  |    3      region5
47*4882a593Smuzhiyun  *           +-------------------------+----------+-+-------+
48*4882a593Smuzhiyun  *
49*4882a593Smuzhiyun  * +--+---+
50*4882a593Smuzhiyun  * | cpu1 |
51*4882a593Smuzhiyun  * +--+---+                   (Hotplug DIMM)
52*4882a593Smuzhiyun  *    |      +----------------------------------------------+
53*4882a593Smuzhiyun  * +--+---+  |                 blk6.0/pm7.0                 |    4      region6/7
54*4882a593Smuzhiyun  * | imc0 +--+----------------------------------------------+
55*4882a593Smuzhiyun  * +------+
56*4882a593Smuzhiyun  *
57*4882a593Smuzhiyun  *
58*4882a593Smuzhiyun  * *) In this layout we have four dimms and two memory controllers in one
59*4882a593Smuzhiyun  *    socket.  Each unique interface (BLK or PMEM) to DPA space
60*4882a593Smuzhiyun  *    is identified by a region device with a dynamically assigned id.
61*4882a593Smuzhiyun  *
62*4882a593Smuzhiyun  * *) The first portion of dimm0 and dimm1 are interleaved as REGION0.
63*4882a593Smuzhiyun  *    A single PMEM namespace "pm0.0" is created using half of the
64*4882a593Smuzhiyun  *    REGION0 SPA-range.  REGION0 spans dimm0 and dimm1.  PMEM namespace
65*4882a593Smuzhiyun  *    allocate from from the bottom of a region.  The unallocated
66*4882a593Smuzhiyun  *    portion of REGION0 aliases with REGION2 and REGION3.  That
67*4882a593Smuzhiyun  *    unallacted capacity is reclaimed as BLK namespaces ("blk2.0" and
68*4882a593Smuzhiyun  *    "blk3.0") starting at the base of each DIMM to offset (a) in those
69*4882a593Smuzhiyun  *    DIMMs.  "pm0.0", "blk2.0" and "blk3.0" are free-form readable
70*4882a593Smuzhiyun  *    names that can be assigned to a namespace.
71*4882a593Smuzhiyun  *
72*4882a593Smuzhiyun  * *) In the last portion of dimm0 and dimm1 we have an interleaved
73*4882a593Smuzhiyun  *    SPA range, REGION1, that spans those two dimms as well as dimm2
74*4882a593Smuzhiyun  *    and dimm3.  Some of REGION1 allocated to a PMEM namespace named
75*4882a593Smuzhiyun  *    "pm1.0" the rest is reclaimed in 4 BLK namespaces (for each
76*4882a593Smuzhiyun  *    dimm in the interleave set), "blk2.1", "blk3.1", "blk4.0", and
77*4882a593Smuzhiyun  *    "blk5.0".
78*4882a593Smuzhiyun  *
79*4882a593Smuzhiyun  * *) The portion of dimm2 and dimm3 that do not participate in the
80*4882a593Smuzhiyun  *    REGION1 interleaved SPA range (i.e. the DPA address below offset
81*4882a593Smuzhiyun  *    (b) are also included in the "blk4.0" and "blk5.0" namespaces.
82*4882a593Smuzhiyun  *    Note, that BLK namespaces need not be contiguous in DPA-space, and
83*4882a593Smuzhiyun  *    can consume aliased capacity from multiple interleave sets.
84*4882a593Smuzhiyun  *
85*4882a593Smuzhiyun  * BUS1: Legacy NVDIMM (single contiguous range)
86*4882a593Smuzhiyun  *
87*4882a593Smuzhiyun  *  region2
88*4882a593Smuzhiyun  * +---------------------+
89*4882a593Smuzhiyun  * |---------------------|
90*4882a593Smuzhiyun  * ||       pm2.0       ||
91*4882a593Smuzhiyun  * |---------------------|
92*4882a593Smuzhiyun  * +---------------------+
93*4882a593Smuzhiyun  *
94*4882a593Smuzhiyun  * *) A NFIT-table may describe a simple system-physical-address range
95*4882a593Smuzhiyun  *    with no BLK aliasing.  This type of region may optionally
96*4882a593Smuzhiyun  *    reference an NVDIMM.
97*4882a593Smuzhiyun  */
98*4882a593Smuzhiyun enum {
99*4882a593Smuzhiyun 	NUM_PM  = 3,
100*4882a593Smuzhiyun 	NUM_DCR = 5,
101*4882a593Smuzhiyun 	NUM_HINTS = 8,
102*4882a593Smuzhiyun 	NUM_BDW = NUM_DCR,
103*4882a593Smuzhiyun 	NUM_SPA = NUM_PM + NUM_DCR + NUM_BDW,
104*4882a593Smuzhiyun 	NUM_MEM = NUM_DCR + NUM_BDW + 2 /* spa0 iset */
105*4882a593Smuzhiyun 		+ 4 /* spa1 iset */ + 1 /* spa11 iset */,
106*4882a593Smuzhiyun 	DIMM_SIZE = SZ_32M,
107*4882a593Smuzhiyun 	LABEL_SIZE = SZ_128K,
108*4882a593Smuzhiyun 	SPA_VCD_SIZE = SZ_4M,
109*4882a593Smuzhiyun 	SPA0_SIZE = DIMM_SIZE,
110*4882a593Smuzhiyun 	SPA1_SIZE = DIMM_SIZE*2,
111*4882a593Smuzhiyun 	SPA2_SIZE = DIMM_SIZE,
112*4882a593Smuzhiyun 	BDW_SIZE = 64 << 8,
113*4882a593Smuzhiyun 	DCR_SIZE = 12,
114*4882a593Smuzhiyun 	NUM_NFITS = 2, /* permit testing multiple NFITs per system */
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun struct nfit_test_dcr {
118*4882a593Smuzhiyun 	__le64 bdw_addr;
119*4882a593Smuzhiyun 	__le32 bdw_status;
120*4882a593Smuzhiyun 	__u8 aperature[BDW_SIZE];
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define NFIT_DIMM_HANDLE(node, socket, imc, chan, dimm) \
124*4882a593Smuzhiyun 	(((node & 0xfff) << 16) | ((socket & 0xf) << 12) \
125*4882a593Smuzhiyun 	 | ((imc & 0xf) << 8) | ((chan & 0xf) << 4) | (dimm & 0xf))
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun static u32 handle[] = {
128*4882a593Smuzhiyun 	[0] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 0),
129*4882a593Smuzhiyun 	[1] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 1),
130*4882a593Smuzhiyun 	[2] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 0),
131*4882a593Smuzhiyun 	[3] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 1),
132*4882a593Smuzhiyun 	[4] = NFIT_DIMM_HANDLE(0, 1, 0, 0, 0),
133*4882a593Smuzhiyun 	[5] = NFIT_DIMM_HANDLE(1, 0, 0, 0, 0),
134*4882a593Smuzhiyun 	[6] = NFIT_DIMM_HANDLE(1, 0, 0, 0, 1),
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun static unsigned long dimm_fail_cmd_flags[ARRAY_SIZE(handle)];
138*4882a593Smuzhiyun static int dimm_fail_cmd_code[ARRAY_SIZE(handle)];
139*4882a593Smuzhiyun struct nfit_test_sec {
140*4882a593Smuzhiyun 	u8 state;
141*4882a593Smuzhiyun 	u8 ext_state;
142*4882a593Smuzhiyun 	u8 old_state;
143*4882a593Smuzhiyun 	u8 passphrase[32];
144*4882a593Smuzhiyun 	u8 master_passphrase[32];
145*4882a593Smuzhiyun 	u64 overwrite_end_time;
146*4882a593Smuzhiyun } dimm_sec_info[NUM_DCR];
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun static const struct nd_intel_smart smart_def = {
149*4882a593Smuzhiyun 	.flags = ND_INTEL_SMART_HEALTH_VALID
150*4882a593Smuzhiyun 		| ND_INTEL_SMART_SPARES_VALID
151*4882a593Smuzhiyun 		| ND_INTEL_SMART_ALARM_VALID
152*4882a593Smuzhiyun 		| ND_INTEL_SMART_USED_VALID
153*4882a593Smuzhiyun 		| ND_INTEL_SMART_SHUTDOWN_VALID
154*4882a593Smuzhiyun 		| ND_INTEL_SMART_SHUTDOWN_COUNT_VALID
155*4882a593Smuzhiyun 		| ND_INTEL_SMART_MTEMP_VALID
156*4882a593Smuzhiyun 		| ND_INTEL_SMART_CTEMP_VALID,
157*4882a593Smuzhiyun 	.health = ND_INTEL_SMART_NON_CRITICAL_HEALTH,
158*4882a593Smuzhiyun 	.media_temperature = 23 * 16,
159*4882a593Smuzhiyun 	.ctrl_temperature = 25 * 16,
160*4882a593Smuzhiyun 	.pmic_temperature = 40 * 16,
161*4882a593Smuzhiyun 	.spares = 75,
162*4882a593Smuzhiyun 	.alarm_flags = ND_INTEL_SMART_SPARE_TRIP
163*4882a593Smuzhiyun 		| ND_INTEL_SMART_TEMP_TRIP,
164*4882a593Smuzhiyun 	.ait_status = 1,
165*4882a593Smuzhiyun 	.life_used = 5,
166*4882a593Smuzhiyun 	.shutdown_state = 0,
167*4882a593Smuzhiyun 	.shutdown_count = 42,
168*4882a593Smuzhiyun 	.vendor_size = 0,
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun struct nfit_test_fw {
172*4882a593Smuzhiyun 	enum intel_fw_update_state state;
173*4882a593Smuzhiyun 	u32 context;
174*4882a593Smuzhiyun 	u64 version;
175*4882a593Smuzhiyun 	u32 size_received;
176*4882a593Smuzhiyun 	u64 end_time;
177*4882a593Smuzhiyun 	bool armed;
178*4882a593Smuzhiyun 	bool missed_activate;
179*4882a593Smuzhiyun 	unsigned long last_activate;
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun struct nfit_test {
183*4882a593Smuzhiyun 	struct acpi_nfit_desc acpi_desc;
184*4882a593Smuzhiyun 	struct platform_device pdev;
185*4882a593Smuzhiyun 	struct list_head resources;
186*4882a593Smuzhiyun 	void *nfit_buf;
187*4882a593Smuzhiyun 	dma_addr_t nfit_dma;
188*4882a593Smuzhiyun 	size_t nfit_size;
189*4882a593Smuzhiyun 	size_t nfit_filled;
190*4882a593Smuzhiyun 	int dcr_idx;
191*4882a593Smuzhiyun 	int num_dcr;
192*4882a593Smuzhiyun 	int num_pm;
193*4882a593Smuzhiyun 	void **dimm;
194*4882a593Smuzhiyun 	dma_addr_t *dimm_dma;
195*4882a593Smuzhiyun 	void **flush;
196*4882a593Smuzhiyun 	dma_addr_t *flush_dma;
197*4882a593Smuzhiyun 	void **label;
198*4882a593Smuzhiyun 	dma_addr_t *label_dma;
199*4882a593Smuzhiyun 	void **spa_set;
200*4882a593Smuzhiyun 	dma_addr_t *spa_set_dma;
201*4882a593Smuzhiyun 	struct nfit_test_dcr **dcr;
202*4882a593Smuzhiyun 	dma_addr_t *dcr_dma;
203*4882a593Smuzhiyun 	int (*alloc)(struct nfit_test *t);
204*4882a593Smuzhiyun 	void (*setup)(struct nfit_test *t);
205*4882a593Smuzhiyun 	int setup_hotplug;
206*4882a593Smuzhiyun 	union acpi_object **_fit;
207*4882a593Smuzhiyun 	dma_addr_t _fit_dma;
208*4882a593Smuzhiyun 	struct ars_state {
209*4882a593Smuzhiyun 		struct nd_cmd_ars_status *ars_status;
210*4882a593Smuzhiyun 		unsigned long deadline;
211*4882a593Smuzhiyun 		spinlock_t lock;
212*4882a593Smuzhiyun 	} ars_state;
213*4882a593Smuzhiyun 	struct device *dimm_dev[ARRAY_SIZE(handle)];
214*4882a593Smuzhiyun 	struct nd_intel_smart *smart;
215*4882a593Smuzhiyun 	struct nd_intel_smart_threshold *smart_threshold;
216*4882a593Smuzhiyun 	struct badrange badrange;
217*4882a593Smuzhiyun 	struct work_struct work;
218*4882a593Smuzhiyun 	struct nfit_test_fw *fw;
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun static struct workqueue_struct *nfit_wq;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun static struct gen_pool *nfit_pool;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun static const char zero_key[NVDIMM_PASSPHRASE_LEN];
226*4882a593Smuzhiyun 
to_nfit_test(struct device * dev)227*4882a593Smuzhiyun static struct nfit_test *to_nfit_test(struct device *dev)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	return container_of(pdev, struct nfit_test, pdev);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
nd_intel_test_get_fw_info(struct nfit_test * t,struct nd_intel_fw_info * nd_cmd,unsigned int buf_len,int idx)234*4882a593Smuzhiyun static int nd_intel_test_get_fw_info(struct nfit_test *t,
235*4882a593Smuzhiyun 		struct nd_intel_fw_info *nd_cmd, unsigned int buf_len,
236*4882a593Smuzhiyun 		int idx)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	struct device *dev = &t->pdev.dev;
239*4882a593Smuzhiyun 	struct nfit_test_fw *fw = &t->fw[idx];
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p, buf_len: %u, idx: %d\n",
242*4882a593Smuzhiyun 			__func__, t, nd_cmd, buf_len, idx);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	if (buf_len < sizeof(*nd_cmd))
245*4882a593Smuzhiyun 		return -EINVAL;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	nd_cmd->status = 0;
248*4882a593Smuzhiyun 	nd_cmd->storage_size = INTEL_FW_STORAGE_SIZE;
249*4882a593Smuzhiyun 	nd_cmd->max_send_len = INTEL_FW_MAX_SEND_LEN;
250*4882a593Smuzhiyun 	nd_cmd->query_interval = INTEL_FW_QUERY_INTERVAL;
251*4882a593Smuzhiyun 	nd_cmd->max_query_time = INTEL_FW_QUERY_MAX_TIME;
252*4882a593Smuzhiyun 	nd_cmd->update_cap = 0;
253*4882a593Smuzhiyun 	nd_cmd->fis_version = INTEL_FW_FIS_VERSION;
254*4882a593Smuzhiyun 	nd_cmd->run_version = 0;
255*4882a593Smuzhiyun 	nd_cmd->updated_version = fw->version;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	return 0;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
nd_intel_test_start_update(struct nfit_test * t,struct nd_intel_fw_start * nd_cmd,unsigned int buf_len,int idx)260*4882a593Smuzhiyun static int nd_intel_test_start_update(struct nfit_test *t,
261*4882a593Smuzhiyun 		struct nd_intel_fw_start *nd_cmd, unsigned int buf_len,
262*4882a593Smuzhiyun 		int idx)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	struct device *dev = &t->pdev.dev;
265*4882a593Smuzhiyun 	struct nfit_test_fw *fw = &t->fw[idx];
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
268*4882a593Smuzhiyun 			__func__, t, nd_cmd, buf_len, idx);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	if (buf_len < sizeof(*nd_cmd))
271*4882a593Smuzhiyun 		return -EINVAL;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	if (fw->state != FW_STATE_NEW) {
274*4882a593Smuzhiyun 		/* extended status, FW update in progress */
275*4882a593Smuzhiyun 		nd_cmd->status = 0x10007;
276*4882a593Smuzhiyun 		return 0;
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	fw->state = FW_STATE_IN_PROGRESS;
280*4882a593Smuzhiyun 	fw->context++;
281*4882a593Smuzhiyun 	fw->size_received = 0;
282*4882a593Smuzhiyun 	nd_cmd->status = 0;
283*4882a593Smuzhiyun 	nd_cmd->context = fw->context;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	dev_dbg(dev, "%s: context issued: %#x\n", __func__, nd_cmd->context);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	return 0;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
nd_intel_test_send_data(struct nfit_test * t,struct nd_intel_fw_send_data * nd_cmd,unsigned int buf_len,int idx)290*4882a593Smuzhiyun static int nd_intel_test_send_data(struct nfit_test *t,
291*4882a593Smuzhiyun 		struct nd_intel_fw_send_data *nd_cmd, unsigned int buf_len,
292*4882a593Smuzhiyun 		int idx)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	struct device *dev = &t->pdev.dev;
295*4882a593Smuzhiyun 	struct nfit_test_fw *fw = &t->fw[idx];
296*4882a593Smuzhiyun 	u32 *status = (u32 *)&nd_cmd->data[nd_cmd->length];
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
299*4882a593Smuzhiyun 			__func__, t, nd_cmd, buf_len, idx);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	if (buf_len < sizeof(*nd_cmd))
302*4882a593Smuzhiyun 		return -EINVAL;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	dev_dbg(dev, "%s: cmd->status: %#x\n", __func__, *status);
306*4882a593Smuzhiyun 	dev_dbg(dev, "%s: cmd->data[0]: %#x\n", __func__, nd_cmd->data[0]);
307*4882a593Smuzhiyun 	dev_dbg(dev, "%s: cmd->data[%u]: %#x\n", __func__, nd_cmd->length-1,
308*4882a593Smuzhiyun 			nd_cmd->data[nd_cmd->length-1]);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	if (fw->state != FW_STATE_IN_PROGRESS) {
311*4882a593Smuzhiyun 		dev_dbg(dev, "%s: not in IN_PROGRESS state\n", __func__);
312*4882a593Smuzhiyun 		*status = 0x5;
313*4882a593Smuzhiyun 		return 0;
314*4882a593Smuzhiyun 	}
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	if (nd_cmd->context != fw->context) {
317*4882a593Smuzhiyun 		dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n",
318*4882a593Smuzhiyun 				__func__, nd_cmd->context, fw->context);
319*4882a593Smuzhiyun 		*status = 0x10007;
320*4882a593Smuzhiyun 		return 0;
321*4882a593Smuzhiyun 	}
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	/*
324*4882a593Smuzhiyun 	 * check offset + len > size of fw storage
325*4882a593Smuzhiyun 	 * check length is > max send length
326*4882a593Smuzhiyun 	 */
327*4882a593Smuzhiyun 	if (nd_cmd->offset + nd_cmd->length > INTEL_FW_STORAGE_SIZE ||
328*4882a593Smuzhiyun 			nd_cmd->length > INTEL_FW_MAX_SEND_LEN) {
329*4882a593Smuzhiyun 		*status = 0x3;
330*4882a593Smuzhiyun 		dev_dbg(dev, "%s: buffer boundary violation\n", __func__);
331*4882a593Smuzhiyun 		return 0;
332*4882a593Smuzhiyun 	}
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	fw->size_received += nd_cmd->length;
335*4882a593Smuzhiyun 	dev_dbg(dev, "%s: copying %u bytes, %u bytes so far\n",
336*4882a593Smuzhiyun 			__func__, nd_cmd->length, fw->size_received);
337*4882a593Smuzhiyun 	*status = 0;
338*4882a593Smuzhiyun 	return 0;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
nd_intel_test_finish_fw(struct nfit_test * t,struct nd_intel_fw_finish_update * nd_cmd,unsigned int buf_len,int idx)341*4882a593Smuzhiyun static int nd_intel_test_finish_fw(struct nfit_test *t,
342*4882a593Smuzhiyun 		struct nd_intel_fw_finish_update *nd_cmd,
343*4882a593Smuzhiyun 		unsigned int buf_len, int idx)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun 	struct device *dev = &t->pdev.dev;
346*4882a593Smuzhiyun 	struct nfit_test_fw *fw = &t->fw[idx];
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
349*4882a593Smuzhiyun 			__func__, t, nd_cmd, buf_len, idx);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	if (fw->state == FW_STATE_UPDATED) {
352*4882a593Smuzhiyun 		/* update already done, need activation */
353*4882a593Smuzhiyun 		nd_cmd->status = 0x20007;
354*4882a593Smuzhiyun 		return 0;
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	dev_dbg(dev, "%s: context: %#x  ctrl_flags: %#x\n",
358*4882a593Smuzhiyun 			__func__, nd_cmd->context, nd_cmd->ctrl_flags);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	switch (nd_cmd->ctrl_flags) {
361*4882a593Smuzhiyun 	case 0: /* finish */
362*4882a593Smuzhiyun 		if (nd_cmd->context != fw->context) {
363*4882a593Smuzhiyun 			dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n",
364*4882a593Smuzhiyun 					__func__, nd_cmd->context,
365*4882a593Smuzhiyun 					fw->context);
366*4882a593Smuzhiyun 			nd_cmd->status = 0x10007;
367*4882a593Smuzhiyun 			return 0;
368*4882a593Smuzhiyun 		}
369*4882a593Smuzhiyun 		nd_cmd->status = 0;
370*4882a593Smuzhiyun 		fw->state = FW_STATE_VERIFY;
371*4882a593Smuzhiyun 		/* set 1 second of time for firmware "update" */
372*4882a593Smuzhiyun 		fw->end_time = jiffies + HZ;
373*4882a593Smuzhiyun 		break;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	case 1: /* abort */
376*4882a593Smuzhiyun 		fw->size_received = 0;
377*4882a593Smuzhiyun 		/* successfully aborted status */
378*4882a593Smuzhiyun 		nd_cmd->status = 0x40007;
379*4882a593Smuzhiyun 		fw->state = FW_STATE_NEW;
380*4882a593Smuzhiyun 		dev_dbg(dev, "%s: abort successful\n", __func__);
381*4882a593Smuzhiyun 		break;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	default: /* bad control flag */
384*4882a593Smuzhiyun 		dev_warn(dev, "%s: unknown control flag: %#x\n",
385*4882a593Smuzhiyun 				__func__, nd_cmd->ctrl_flags);
386*4882a593Smuzhiyun 		return -EINVAL;
387*4882a593Smuzhiyun 	}
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	return 0;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
nd_intel_test_finish_query(struct nfit_test * t,struct nd_intel_fw_finish_query * nd_cmd,unsigned int buf_len,int idx)392*4882a593Smuzhiyun static int nd_intel_test_finish_query(struct nfit_test *t,
393*4882a593Smuzhiyun 		struct nd_intel_fw_finish_query *nd_cmd,
394*4882a593Smuzhiyun 		unsigned int buf_len, int idx)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	struct device *dev = &t->pdev.dev;
397*4882a593Smuzhiyun 	struct nfit_test_fw *fw = &t->fw[idx];
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
400*4882a593Smuzhiyun 			__func__, t, nd_cmd, buf_len, idx);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	if (buf_len < sizeof(*nd_cmd))
403*4882a593Smuzhiyun 		return -EINVAL;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	if (nd_cmd->context != fw->context) {
406*4882a593Smuzhiyun 		dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n",
407*4882a593Smuzhiyun 				__func__, nd_cmd->context, fw->context);
408*4882a593Smuzhiyun 		nd_cmd->status = 0x10007;
409*4882a593Smuzhiyun 		return 0;
410*4882a593Smuzhiyun 	}
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	dev_dbg(dev, "%s context: %#x\n", __func__, nd_cmd->context);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	switch (fw->state) {
415*4882a593Smuzhiyun 	case FW_STATE_NEW:
416*4882a593Smuzhiyun 		nd_cmd->updated_fw_rev = 0;
417*4882a593Smuzhiyun 		nd_cmd->status = 0;
418*4882a593Smuzhiyun 		dev_dbg(dev, "%s: new state\n", __func__);
419*4882a593Smuzhiyun 		break;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	case FW_STATE_IN_PROGRESS:
422*4882a593Smuzhiyun 		/* sequencing error */
423*4882a593Smuzhiyun 		nd_cmd->status = 0x40007;
424*4882a593Smuzhiyun 		nd_cmd->updated_fw_rev = 0;
425*4882a593Smuzhiyun 		dev_dbg(dev, "%s: sequence error\n", __func__);
426*4882a593Smuzhiyun 		break;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	case FW_STATE_VERIFY:
429*4882a593Smuzhiyun 		if (time_is_after_jiffies64(fw->end_time)) {
430*4882a593Smuzhiyun 			nd_cmd->updated_fw_rev = 0;
431*4882a593Smuzhiyun 			nd_cmd->status = 0x20007;
432*4882a593Smuzhiyun 			dev_dbg(dev, "%s: still verifying\n", __func__);
433*4882a593Smuzhiyun 			break;
434*4882a593Smuzhiyun 		}
435*4882a593Smuzhiyun 		dev_dbg(dev, "%s: transition out verify\n", __func__);
436*4882a593Smuzhiyun 		fw->state = FW_STATE_UPDATED;
437*4882a593Smuzhiyun 		fw->missed_activate = false;
438*4882a593Smuzhiyun 		/* fall through */
439*4882a593Smuzhiyun 	case FW_STATE_UPDATED:
440*4882a593Smuzhiyun 		nd_cmd->status = 0;
441*4882a593Smuzhiyun 		/* bogus test version */
442*4882a593Smuzhiyun 		fw->version = nd_cmd->updated_fw_rev =
443*4882a593Smuzhiyun 			INTEL_FW_FAKE_VERSION;
444*4882a593Smuzhiyun 		dev_dbg(dev, "%s: updated\n", __func__);
445*4882a593Smuzhiyun 		break;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	default: /* we should never get here */
448*4882a593Smuzhiyun 		return -EINVAL;
449*4882a593Smuzhiyun 	}
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	return 0;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun 
nfit_test_cmd_get_config_size(struct nd_cmd_get_config_size * nd_cmd,unsigned int buf_len)454*4882a593Smuzhiyun static int nfit_test_cmd_get_config_size(struct nd_cmd_get_config_size *nd_cmd,
455*4882a593Smuzhiyun 		unsigned int buf_len)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun 	if (buf_len < sizeof(*nd_cmd))
458*4882a593Smuzhiyun 		return -EINVAL;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	nd_cmd->status = 0;
461*4882a593Smuzhiyun 	nd_cmd->config_size = LABEL_SIZE;
462*4882a593Smuzhiyun 	nd_cmd->max_xfer = SZ_4K;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	return 0;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
nfit_test_cmd_get_config_data(struct nd_cmd_get_config_data_hdr * nd_cmd,unsigned int buf_len,void * label)467*4882a593Smuzhiyun static int nfit_test_cmd_get_config_data(struct nd_cmd_get_config_data_hdr
468*4882a593Smuzhiyun 		*nd_cmd, unsigned int buf_len, void *label)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun 	unsigned int len, offset = nd_cmd->in_offset;
471*4882a593Smuzhiyun 	int rc;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	if (buf_len < sizeof(*nd_cmd))
474*4882a593Smuzhiyun 		return -EINVAL;
475*4882a593Smuzhiyun 	if (offset >= LABEL_SIZE)
476*4882a593Smuzhiyun 		return -EINVAL;
477*4882a593Smuzhiyun 	if (nd_cmd->in_length + sizeof(*nd_cmd) > buf_len)
478*4882a593Smuzhiyun 		return -EINVAL;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	nd_cmd->status = 0;
481*4882a593Smuzhiyun 	len = min(nd_cmd->in_length, LABEL_SIZE - offset);
482*4882a593Smuzhiyun 	memcpy(nd_cmd->out_buf, label + offset, len);
483*4882a593Smuzhiyun 	rc = buf_len - sizeof(*nd_cmd) - len;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	return rc;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun 
nfit_test_cmd_set_config_data(struct nd_cmd_set_config_hdr * nd_cmd,unsigned int buf_len,void * label)488*4882a593Smuzhiyun static int nfit_test_cmd_set_config_data(struct nd_cmd_set_config_hdr *nd_cmd,
489*4882a593Smuzhiyun 		unsigned int buf_len, void *label)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	unsigned int len, offset = nd_cmd->in_offset;
492*4882a593Smuzhiyun 	u32 *status;
493*4882a593Smuzhiyun 	int rc;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	if (buf_len < sizeof(*nd_cmd))
496*4882a593Smuzhiyun 		return -EINVAL;
497*4882a593Smuzhiyun 	if (offset >= LABEL_SIZE)
498*4882a593Smuzhiyun 		return -EINVAL;
499*4882a593Smuzhiyun 	if (nd_cmd->in_length + sizeof(*nd_cmd) + 4 > buf_len)
500*4882a593Smuzhiyun 		return -EINVAL;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	status = (void *)nd_cmd + nd_cmd->in_length + sizeof(*nd_cmd);
503*4882a593Smuzhiyun 	*status = 0;
504*4882a593Smuzhiyun 	len = min(nd_cmd->in_length, LABEL_SIZE - offset);
505*4882a593Smuzhiyun 	memcpy(label + offset, nd_cmd->in_buf, len);
506*4882a593Smuzhiyun 	rc = buf_len - sizeof(*nd_cmd) - (len + 4);
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	return rc;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun #define NFIT_TEST_CLEAR_ERR_UNIT 256
512*4882a593Smuzhiyun 
nfit_test_cmd_ars_cap(struct nd_cmd_ars_cap * nd_cmd,unsigned int buf_len)513*4882a593Smuzhiyun static int nfit_test_cmd_ars_cap(struct nd_cmd_ars_cap *nd_cmd,
514*4882a593Smuzhiyun 		unsigned int buf_len)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun 	int ars_recs;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	if (buf_len < sizeof(*nd_cmd))
519*4882a593Smuzhiyun 		return -EINVAL;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	/* for testing, only store up to n records that fit within 4k */
522*4882a593Smuzhiyun 	ars_recs = SZ_4K / sizeof(struct nd_ars_record);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	nd_cmd->max_ars_out = sizeof(struct nd_cmd_ars_status)
525*4882a593Smuzhiyun 		+ ars_recs * sizeof(struct nd_ars_record);
526*4882a593Smuzhiyun 	nd_cmd->status = (ND_ARS_PERSISTENT | ND_ARS_VOLATILE) << 16;
527*4882a593Smuzhiyun 	nd_cmd->clear_err_unit = NFIT_TEST_CLEAR_ERR_UNIT;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	return 0;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
post_ars_status(struct ars_state * ars_state,struct badrange * badrange,u64 addr,u64 len)532*4882a593Smuzhiyun static void post_ars_status(struct ars_state *ars_state,
533*4882a593Smuzhiyun 		struct badrange *badrange, u64 addr, u64 len)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun 	struct nd_cmd_ars_status *ars_status;
536*4882a593Smuzhiyun 	struct nd_ars_record *ars_record;
537*4882a593Smuzhiyun 	struct badrange_entry *be;
538*4882a593Smuzhiyun 	u64 end = addr + len - 1;
539*4882a593Smuzhiyun 	int i = 0;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	ars_state->deadline = jiffies + 1*HZ;
542*4882a593Smuzhiyun 	ars_status = ars_state->ars_status;
543*4882a593Smuzhiyun 	ars_status->status = 0;
544*4882a593Smuzhiyun 	ars_status->address = addr;
545*4882a593Smuzhiyun 	ars_status->length = len;
546*4882a593Smuzhiyun 	ars_status->type = ND_ARS_PERSISTENT;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	spin_lock(&badrange->lock);
549*4882a593Smuzhiyun 	list_for_each_entry(be, &badrange->list, list) {
550*4882a593Smuzhiyun 		u64 be_end = be->start + be->length - 1;
551*4882a593Smuzhiyun 		u64 rstart, rend;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 		/* skip entries outside the range */
554*4882a593Smuzhiyun 		if (be_end < addr || be->start > end)
555*4882a593Smuzhiyun 			continue;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 		rstart = (be->start < addr) ? addr : be->start;
558*4882a593Smuzhiyun 		rend = (be_end < end) ? be_end : end;
559*4882a593Smuzhiyun 		ars_record = &ars_status->records[i];
560*4882a593Smuzhiyun 		ars_record->handle = 0;
561*4882a593Smuzhiyun 		ars_record->err_address = rstart;
562*4882a593Smuzhiyun 		ars_record->length = rend - rstart + 1;
563*4882a593Smuzhiyun 		i++;
564*4882a593Smuzhiyun 	}
565*4882a593Smuzhiyun 	spin_unlock(&badrange->lock);
566*4882a593Smuzhiyun 	ars_status->num_records = i;
567*4882a593Smuzhiyun 	ars_status->out_length = sizeof(struct nd_cmd_ars_status)
568*4882a593Smuzhiyun 		+ i * sizeof(struct nd_ars_record);
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun 
nfit_test_cmd_ars_start(struct nfit_test * t,struct ars_state * ars_state,struct nd_cmd_ars_start * ars_start,unsigned int buf_len,int * cmd_rc)571*4882a593Smuzhiyun static int nfit_test_cmd_ars_start(struct nfit_test *t,
572*4882a593Smuzhiyun 		struct ars_state *ars_state,
573*4882a593Smuzhiyun 		struct nd_cmd_ars_start *ars_start, unsigned int buf_len,
574*4882a593Smuzhiyun 		int *cmd_rc)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun 	if (buf_len < sizeof(*ars_start))
577*4882a593Smuzhiyun 		return -EINVAL;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	spin_lock(&ars_state->lock);
580*4882a593Smuzhiyun 	if (time_before(jiffies, ars_state->deadline)) {
581*4882a593Smuzhiyun 		ars_start->status = NFIT_ARS_START_BUSY;
582*4882a593Smuzhiyun 		*cmd_rc = -EBUSY;
583*4882a593Smuzhiyun 	} else {
584*4882a593Smuzhiyun 		ars_start->status = 0;
585*4882a593Smuzhiyun 		ars_start->scrub_time = 1;
586*4882a593Smuzhiyun 		post_ars_status(ars_state, &t->badrange, ars_start->address,
587*4882a593Smuzhiyun 				ars_start->length);
588*4882a593Smuzhiyun 		*cmd_rc = 0;
589*4882a593Smuzhiyun 	}
590*4882a593Smuzhiyun 	spin_unlock(&ars_state->lock);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	return 0;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun 
nfit_test_cmd_ars_status(struct ars_state * ars_state,struct nd_cmd_ars_status * ars_status,unsigned int buf_len,int * cmd_rc)595*4882a593Smuzhiyun static int nfit_test_cmd_ars_status(struct ars_state *ars_state,
596*4882a593Smuzhiyun 		struct nd_cmd_ars_status *ars_status, unsigned int buf_len,
597*4882a593Smuzhiyun 		int *cmd_rc)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun 	if (buf_len < ars_state->ars_status->out_length)
600*4882a593Smuzhiyun 		return -EINVAL;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	spin_lock(&ars_state->lock);
603*4882a593Smuzhiyun 	if (time_before(jiffies, ars_state->deadline)) {
604*4882a593Smuzhiyun 		memset(ars_status, 0, buf_len);
605*4882a593Smuzhiyun 		ars_status->status = NFIT_ARS_STATUS_BUSY;
606*4882a593Smuzhiyun 		ars_status->out_length = sizeof(*ars_status);
607*4882a593Smuzhiyun 		*cmd_rc = -EBUSY;
608*4882a593Smuzhiyun 	} else {
609*4882a593Smuzhiyun 		memcpy(ars_status, ars_state->ars_status,
610*4882a593Smuzhiyun 				ars_state->ars_status->out_length);
611*4882a593Smuzhiyun 		*cmd_rc = 0;
612*4882a593Smuzhiyun 	}
613*4882a593Smuzhiyun 	spin_unlock(&ars_state->lock);
614*4882a593Smuzhiyun 	return 0;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun 
nfit_test_cmd_clear_error(struct nfit_test * t,struct nd_cmd_clear_error * clear_err,unsigned int buf_len,int * cmd_rc)617*4882a593Smuzhiyun static int nfit_test_cmd_clear_error(struct nfit_test *t,
618*4882a593Smuzhiyun 		struct nd_cmd_clear_error *clear_err,
619*4882a593Smuzhiyun 		unsigned int buf_len, int *cmd_rc)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun 	const u64 mask = NFIT_TEST_CLEAR_ERR_UNIT - 1;
622*4882a593Smuzhiyun 	if (buf_len < sizeof(*clear_err))
623*4882a593Smuzhiyun 		return -EINVAL;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	if ((clear_err->address & mask) || (clear_err->length & mask))
626*4882a593Smuzhiyun 		return -EINVAL;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	badrange_forget(&t->badrange, clear_err->address, clear_err->length);
629*4882a593Smuzhiyun 	clear_err->status = 0;
630*4882a593Smuzhiyun 	clear_err->cleared = clear_err->length;
631*4882a593Smuzhiyun 	*cmd_rc = 0;
632*4882a593Smuzhiyun 	return 0;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun struct region_search_spa {
636*4882a593Smuzhiyun 	u64 addr;
637*4882a593Smuzhiyun 	struct nd_region *region;
638*4882a593Smuzhiyun };
639*4882a593Smuzhiyun 
is_region_device(struct device * dev)640*4882a593Smuzhiyun static int is_region_device(struct device *dev)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun 	return !strncmp(dev->kobj.name, "region", 6);
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun 
nfit_test_search_region_spa(struct device * dev,void * data)645*4882a593Smuzhiyun static int nfit_test_search_region_spa(struct device *dev, void *data)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun 	struct region_search_spa *ctx = data;
648*4882a593Smuzhiyun 	struct nd_region *nd_region;
649*4882a593Smuzhiyun 	resource_size_t ndr_end;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	if (!is_region_device(dev))
652*4882a593Smuzhiyun 		return 0;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	nd_region = to_nd_region(dev);
655*4882a593Smuzhiyun 	ndr_end = nd_region->ndr_start + nd_region->ndr_size;
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	if (ctx->addr >= nd_region->ndr_start && ctx->addr < ndr_end) {
658*4882a593Smuzhiyun 		ctx->region = nd_region;
659*4882a593Smuzhiyun 		return 1;
660*4882a593Smuzhiyun 	}
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	return 0;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun 
nfit_test_search_spa(struct nvdimm_bus * bus,struct nd_cmd_translate_spa * spa)665*4882a593Smuzhiyun static int nfit_test_search_spa(struct nvdimm_bus *bus,
666*4882a593Smuzhiyun 		struct nd_cmd_translate_spa *spa)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun 	int ret;
669*4882a593Smuzhiyun 	struct nd_region *nd_region = NULL;
670*4882a593Smuzhiyun 	struct nvdimm *nvdimm = NULL;
671*4882a593Smuzhiyun 	struct nd_mapping *nd_mapping = NULL;
672*4882a593Smuzhiyun 	struct region_search_spa ctx = {
673*4882a593Smuzhiyun 		.addr = spa->spa,
674*4882a593Smuzhiyun 		.region = NULL,
675*4882a593Smuzhiyun 	};
676*4882a593Smuzhiyun 	u64 dpa;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	ret = device_for_each_child(&bus->dev, &ctx,
679*4882a593Smuzhiyun 				nfit_test_search_region_spa);
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	if (!ret)
682*4882a593Smuzhiyun 		return -ENODEV;
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	nd_region = ctx.region;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	dpa = ctx.addr - nd_region->ndr_start;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	/*
689*4882a593Smuzhiyun 	 * last dimm is selected for test
690*4882a593Smuzhiyun 	 */
691*4882a593Smuzhiyun 	nd_mapping = &nd_region->mapping[nd_region->ndr_mappings - 1];
692*4882a593Smuzhiyun 	nvdimm = nd_mapping->nvdimm;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	spa->devices[0].nfit_device_handle = handle[nvdimm->id];
695*4882a593Smuzhiyun 	spa->num_nvdimms = 1;
696*4882a593Smuzhiyun 	spa->devices[0].dpa = dpa;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	return 0;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun 
nfit_test_cmd_translate_spa(struct nvdimm_bus * bus,struct nd_cmd_translate_spa * spa,unsigned int buf_len)701*4882a593Smuzhiyun static int nfit_test_cmd_translate_spa(struct nvdimm_bus *bus,
702*4882a593Smuzhiyun 		struct nd_cmd_translate_spa *spa, unsigned int buf_len)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun 	if (buf_len < spa->translate_length)
705*4882a593Smuzhiyun 		return -EINVAL;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	if (nfit_test_search_spa(bus, spa) < 0 || !spa->num_nvdimms)
708*4882a593Smuzhiyun 		spa->status = 2;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	return 0;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun 
nfit_test_cmd_smart(struct nd_intel_smart * smart,unsigned int buf_len,struct nd_intel_smart * smart_data)713*4882a593Smuzhiyun static int nfit_test_cmd_smart(struct nd_intel_smart *smart, unsigned int buf_len,
714*4882a593Smuzhiyun 		struct nd_intel_smart *smart_data)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun 	if (buf_len < sizeof(*smart))
717*4882a593Smuzhiyun 		return -EINVAL;
718*4882a593Smuzhiyun 	memcpy(smart, smart_data, sizeof(*smart));
719*4882a593Smuzhiyun 	return 0;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun 
nfit_test_cmd_smart_threshold(struct nd_intel_smart_threshold * out,unsigned int buf_len,struct nd_intel_smart_threshold * smart_t)722*4882a593Smuzhiyun static int nfit_test_cmd_smart_threshold(
723*4882a593Smuzhiyun 		struct nd_intel_smart_threshold *out,
724*4882a593Smuzhiyun 		unsigned int buf_len,
725*4882a593Smuzhiyun 		struct nd_intel_smart_threshold *smart_t)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun 	if (buf_len < sizeof(*smart_t))
728*4882a593Smuzhiyun 		return -EINVAL;
729*4882a593Smuzhiyun 	memcpy(out, smart_t, sizeof(*smart_t));
730*4882a593Smuzhiyun 	return 0;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun 
smart_notify(struct device * bus_dev,struct device * dimm_dev,struct nd_intel_smart * smart,struct nd_intel_smart_threshold * thresh)733*4882a593Smuzhiyun static void smart_notify(struct device *bus_dev,
734*4882a593Smuzhiyun 		struct device *dimm_dev, struct nd_intel_smart *smart,
735*4882a593Smuzhiyun 		struct nd_intel_smart_threshold *thresh)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun 	dev_dbg(dimm_dev, "%s: alarm: %#x spares: %d (%d) mtemp: %d (%d) ctemp: %d (%d)\n",
738*4882a593Smuzhiyun 			__func__, thresh->alarm_control, thresh->spares,
739*4882a593Smuzhiyun 			smart->spares, thresh->media_temperature,
740*4882a593Smuzhiyun 			smart->media_temperature, thresh->ctrl_temperature,
741*4882a593Smuzhiyun 			smart->ctrl_temperature);
742*4882a593Smuzhiyun 	if (((thresh->alarm_control & ND_INTEL_SMART_SPARE_TRIP)
743*4882a593Smuzhiyun 				&& smart->spares
744*4882a593Smuzhiyun 				<= thresh->spares)
745*4882a593Smuzhiyun 			|| ((thresh->alarm_control & ND_INTEL_SMART_TEMP_TRIP)
746*4882a593Smuzhiyun 				&& smart->media_temperature
747*4882a593Smuzhiyun 				>= thresh->media_temperature)
748*4882a593Smuzhiyun 			|| ((thresh->alarm_control & ND_INTEL_SMART_CTEMP_TRIP)
749*4882a593Smuzhiyun 				&& smart->ctrl_temperature
750*4882a593Smuzhiyun 				>= thresh->ctrl_temperature)
751*4882a593Smuzhiyun 			|| (smart->health != ND_INTEL_SMART_NON_CRITICAL_HEALTH)
752*4882a593Smuzhiyun 			|| (smart->shutdown_state != 0)) {
753*4882a593Smuzhiyun 		device_lock(bus_dev);
754*4882a593Smuzhiyun 		__acpi_nvdimm_notify(dimm_dev, 0x81);
755*4882a593Smuzhiyun 		device_unlock(bus_dev);
756*4882a593Smuzhiyun 	}
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun 
nfit_test_cmd_smart_set_threshold(struct nd_intel_smart_set_threshold * in,unsigned int buf_len,struct nd_intel_smart_threshold * thresh,struct nd_intel_smart * smart,struct device * bus_dev,struct device * dimm_dev)759*4882a593Smuzhiyun static int nfit_test_cmd_smart_set_threshold(
760*4882a593Smuzhiyun 		struct nd_intel_smart_set_threshold *in,
761*4882a593Smuzhiyun 		unsigned int buf_len,
762*4882a593Smuzhiyun 		struct nd_intel_smart_threshold *thresh,
763*4882a593Smuzhiyun 		struct nd_intel_smart *smart,
764*4882a593Smuzhiyun 		struct device *bus_dev, struct device *dimm_dev)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun 	unsigned int size;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	size = sizeof(*in) - 4;
769*4882a593Smuzhiyun 	if (buf_len < size)
770*4882a593Smuzhiyun 		return -EINVAL;
771*4882a593Smuzhiyun 	memcpy(thresh->data, in, size);
772*4882a593Smuzhiyun 	in->status = 0;
773*4882a593Smuzhiyun 	smart_notify(bus_dev, dimm_dev, smart, thresh);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	return 0;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun 
nfit_test_cmd_smart_inject(struct nd_intel_smart_inject * inj,unsigned int buf_len,struct nd_intel_smart_threshold * thresh,struct nd_intel_smart * smart,struct device * bus_dev,struct device * dimm_dev)778*4882a593Smuzhiyun static int nfit_test_cmd_smart_inject(
779*4882a593Smuzhiyun 		struct nd_intel_smart_inject *inj,
780*4882a593Smuzhiyun 		unsigned int buf_len,
781*4882a593Smuzhiyun 		struct nd_intel_smart_threshold *thresh,
782*4882a593Smuzhiyun 		struct nd_intel_smart *smart,
783*4882a593Smuzhiyun 		struct device *bus_dev, struct device *dimm_dev)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun 	if (buf_len != sizeof(*inj))
786*4882a593Smuzhiyun 		return -EINVAL;
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	if (inj->flags & ND_INTEL_SMART_INJECT_MTEMP) {
789*4882a593Smuzhiyun 		if (inj->mtemp_enable)
790*4882a593Smuzhiyun 			smart->media_temperature = inj->media_temperature;
791*4882a593Smuzhiyun 		else
792*4882a593Smuzhiyun 			smart->media_temperature = smart_def.media_temperature;
793*4882a593Smuzhiyun 	}
794*4882a593Smuzhiyun 	if (inj->flags & ND_INTEL_SMART_INJECT_SPARE) {
795*4882a593Smuzhiyun 		if (inj->spare_enable)
796*4882a593Smuzhiyun 			smart->spares = inj->spares;
797*4882a593Smuzhiyun 		else
798*4882a593Smuzhiyun 			smart->spares = smart_def.spares;
799*4882a593Smuzhiyun 	}
800*4882a593Smuzhiyun 	if (inj->flags & ND_INTEL_SMART_INJECT_FATAL) {
801*4882a593Smuzhiyun 		if (inj->fatal_enable)
802*4882a593Smuzhiyun 			smart->health = ND_INTEL_SMART_FATAL_HEALTH;
803*4882a593Smuzhiyun 		else
804*4882a593Smuzhiyun 			smart->health = ND_INTEL_SMART_NON_CRITICAL_HEALTH;
805*4882a593Smuzhiyun 	}
806*4882a593Smuzhiyun 	if (inj->flags & ND_INTEL_SMART_INJECT_SHUTDOWN) {
807*4882a593Smuzhiyun 		if (inj->unsafe_shutdown_enable) {
808*4882a593Smuzhiyun 			smart->shutdown_state = 1;
809*4882a593Smuzhiyun 			smart->shutdown_count++;
810*4882a593Smuzhiyun 		} else
811*4882a593Smuzhiyun 			smart->shutdown_state = 0;
812*4882a593Smuzhiyun 	}
813*4882a593Smuzhiyun 	inj->status = 0;
814*4882a593Smuzhiyun 	smart_notify(bus_dev, dimm_dev, smart, thresh);
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	return 0;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun 
uc_error_notify(struct work_struct * work)819*4882a593Smuzhiyun static void uc_error_notify(struct work_struct *work)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun 	struct nfit_test *t = container_of(work, typeof(*t), work);
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	__acpi_nfit_notify(&t->pdev.dev, t, NFIT_NOTIFY_UC_MEMORY_ERROR);
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun 
nfit_test_cmd_ars_error_inject(struct nfit_test * t,struct nd_cmd_ars_err_inj * err_inj,unsigned int buf_len)826*4882a593Smuzhiyun static int nfit_test_cmd_ars_error_inject(struct nfit_test *t,
827*4882a593Smuzhiyun 		struct nd_cmd_ars_err_inj *err_inj, unsigned int buf_len)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun 	int rc;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	if (buf_len != sizeof(*err_inj)) {
832*4882a593Smuzhiyun 		rc = -EINVAL;
833*4882a593Smuzhiyun 		goto err;
834*4882a593Smuzhiyun 	}
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	if (err_inj->err_inj_spa_range_length <= 0) {
837*4882a593Smuzhiyun 		rc = -EINVAL;
838*4882a593Smuzhiyun 		goto err;
839*4882a593Smuzhiyun 	}
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	rc =  badrange_add(&t->badrange, err_inj->err_inj_spa_range_base,
842*4882a593Smuzhiyun 			err_inj->err_inj_spa_range_length);
843*4882a593Smuzhiyun 	if (rc < 0)
844*4882a593Smuzhiyun 		goto err;
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	if (err_inj->err_inj_options & (1 << ND_ARS_ERR_INJ_OPT_NOTIFY))
847*4882a593Smuzhiyun 		queue_work(nfit_wq, &t->work);
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	err_inj->status = 0;
850*4882a593Smuzhiyun 	return 0;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun err:
853*4882a593Smuzhiyun 	err_inj->status = NFIT_ARS_INJECT_INVALID;
854*4882a593Smuzhiyun 	return rc;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun 
nfit_test_cmd_ars_inject_clear(struct nfit_test * t,struct nd_cmd_ars_err_inj_clr * err_clr,unsigned int buf_len)857*4882a593Smuzhiyun static int nfit_test_cmd_ars_inject_clear(struct nfit_test *t,
858*4882a593Smuzhiyun 		struct nd_cmd_ars_err_inj_clr *err_clr, unsigned int buf_len)
859*4882a593Smuzhiyun {
860*4882a593Smuzhiyun 	int rc;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	if (buf_len != sizeof(*err_clr)) {
863*4882a593Smuzhiyun 		rc = -EINVAL;
864*4882a593Smuzhiyun 		goto err;
865*4882a593Smuzhiyun 	}
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	if (err_clr->err_inj_clr_spa_range_length <= 0) {
868*4882a593Smuzhiyun 		rc = -EINVAL;
869*4882a593Smuzhiyun 		goto err;
870*4882a593Smuzhiyun 	}
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	badrange_forget(&t->badrange, err_clr->err_inj_clr_spa_range_base,
873*4882a593Smuzhiyun 			err_clr->err_inj_clr_spa_range_length);
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	err_clr->status = 0;
876*4882a593Smuzhiyun 	return 0;
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun err:
879*4882a593Smuzhiyun 	err_clr->status = NFIT_ARS_INJECT_INVALID;
880*4882a593Smuzhiyun 	return rc;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun 
nfit_test_cmd_ars_inject_status(struct nfit_test * t,struct nd_cmd_ars_err_inj_stat * err_stat,unsigned int buf_len)883*4882a593Smuzhiyun static int nfit_test_cmd_ars_inject_status(struct nfit_test *t,
884*4882a593Smuzhiyun 		struct nd_cmd_ars_err_inj_stat *err_stat,
885*4882a593Smuzhiyun 		unsigned int buf_len)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun 	struct badrange_entry *be;
888*4882a593Smuzhiyun 	int max = SZ_4K / sizeof(struct nd_error_stat_query_record);
889*4882a593Smuzhiyun 	int i = 0;
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	err_stat->status = 0;
892*4882a593Smuzhiyun 	spin_lock(&t->badrange.lock);
893*4882a593Smuzhiyun 	list_for_each_entry(be, &t->badrange.list, list) {
894*4882a593Smuzhiyun 		err_stat->record[i].err_inj_stat_spa_range_base = be->start;
895*4882a593Smuzhiyun 		err_stat->record[i].err_inj_stat_spa_range_length = be->length;
896*4882a593Smuzhiyun 		i++;
897*4882a593Smuzhiyun 		if (i > max)
898*4882a593Smuzhiyun 			break;
899*4882a593Smuzhiyun 	}
900*4882a593Smuzhiyun 	spin_unlock(&t->badrange.lock);
901*4882a593Smuzhiyun 	err_stat->inj_err_rec_count = i;
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	return 0;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun 
nd_intel_test_cmd_set_lss_status(struct nfit_test * t,struct nd_intel_lss * nd_cmd,unsigned int buf_len)906*4882a593Smuzhiyun static int nd_intel_test_cmd_set_lss_status(struct nfit_test *t,
907*4882a593Smuzhiyun 		struct nd_intel_lss *nd_cmd, unsigned int buf_len)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun 	struct device *dev = &t->pdev.dev;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	if (buf_len < sizeof(*nd_cmd))
912*4882a593Smuzhiyun 		return -EINVAL;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	switch (nd_cmd->enable) {
915*4882a593Smuzhiyun 	case 0:
916*4882a593Smuzhiyun 		nd_cmd->status = 0;
917*4882a593Smuzhiyun 		dev_dbg(dev, "%s: Latch System Shutdown Status disabled\n",
918*4882a593Smuzhiyun 				__func__);
919*4882a593Smuzhiyun 		break;
920*4882a593Smuzhiyun 	case 1:
921*4882a593Smuzhiyun 		nd_cmd->status = 0;
922*4882a593Smuzhiyun 		dev_dbg(dev, "%s: Latch System Shutdown Status enabled\n",
923*4882a593Smuzhiyun 				__func__);
924*4882a593Smuzhiyun 		break;
925*4882a593Smuzhiyun 	default:
926*4882a593Smuzhiyun 		dev_warn(dev, "Unknown enable value: %#x\n", nd_cmd->enable);
927*4882a593Smuzhiyun 		nd_cmd->status = 0x3;
928*4882a593Smuzhiyun 		break;
929*4882a593Smuzhiyun 	}
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	return 0;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun 
override_return_code(int dimm,unsigned int func,int rc)935*4882a593Smuzhiyun static int override_return_code(int dimm, unsigned int func, int rc)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun 	if ((1 << func) & dimm_fail_cmd_flags[dimm]) {
938*4882a593Smuzhiyun 		if (dimm_fail_cmd_code[dimm])
939*4882a593Smuzhiyun 			return dimm_fail_cmd_code[dimm];
940*4882a593Smuzhiyun 		return -EIO;
941*4882a593Smuzhiyun 	}
942*4882a593Smuzhiyun 	return rc;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun 
nd_intel_test_cmd_security_status(struct nfit_test * t,struct nd_intel_get_security_state * nd_cmd,unsigned int buf_len,int dimm)945*4882a593Smuzhiyun static int nd_intel_test_cmd_security_status(struct nfit_test *t,
946*4882a593Smuzhiyun 		struct nd_intel_get_security_state *nd_cmd,
947*4882a593Smuzhiyun 		unsigned int buf_len, int dimm)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun 	struct device *dev = &t->pdev.dev;
950*4882a593Smuzhiyun 	struct nfit_test_sec *sec = &dimm_sec_info[dimm];
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	nd_cmd->status = 0;
953*4882a593Smuzhiyun 	nd_cmd->state = sec->state;
954*4882a593Smuzhiyun 	nd_cmd->extended_state = sec->ext_state;
955*4882a593Smuzhiyun 	dev_dbg(dev, "security state (%#x) returned\n", nd_cmd->state);
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	return 0;
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun 
nd_intel_test_cmd_unlock_unit(struct nfit_test * t,struct nd_intel_unlock_unit * nd_cmd,unsigned int buf_len,int dimm)960*4882a593Smuzhiyun static int nd_intel_test_cmd_unlock_unit(struct nfit_test *t,
961*4882a593Smuzhiyun 		struct nd_intel_unlock_unit *nd_cmd,
962*4882a593Smuzhiyun 		unsigned int buf_len, int dimm)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun 	struct device *dev = &t->pdev.dev;
965*4882a593Smuzhiyun 	struct nfit_test_sec *sec = &dimm_sec_info[dimm];
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	if (!(sec->state & ND_INTEL_SEC_STATE_LOCKED) ||
968*4882a593Smuzhiyun 			(sec->state & ND_INTEL_SEC_STATE_FROZEN)) {
969*4882a593Smuzhiyun 		nd_cmd->status = ND_INTEL_STATUS_INVALID_STATE;
970*4882a593Smuzhiyun 		dev_dbg(dev, "unlock unit: invalid state: %#x\n",
971*4882a593Smuzhiyun 				sec->state);
972*4882a593Smuzhiyun 	} else if (memcmp(nd_cmd->passphrase, sec->passphrase,
973*4882a593Smuzhiyun 				ND_INTEL_PASSPHRASE_SIZE) != 0) {
974*4882a593Smuzhiyun 		nd_cmd->status = ND_INTEL_STATUS_INVALID_PASS;
975*4882a593Smuzhiyun 		dev_dbg(dev, "unlock unit: invalid passphrase\n");
976*4882a593Smuzhiyun 	} else {
977*4882a593Smuzhiyun 		nd_cmd->status = 0;
978*4882a593Smuzhiyun 		sec->state = ND_INTEL_SEC_STATE_ENABLED;
979*4882a593Smuzhiyun 		dev_dbg(dev, "Unit unlocked\n");
980*4882a593Smuzhiyun 	}
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	dev_dbg(dev, "unlocking status returned: %#x\n", nd_cmd->status);
983*4882a593Smuzhiyun 	return 0;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun 
nd_intel_test_cmd_set_pass(struct nfit_test * t,struct nd_intel_set_passphrase * nd_cmd,unsigned int buf_len,int dimm)986*4882a593Smuzhiyun static int nd_intel_test_cmd_set_pass(struct nfit_test *t,
987*4882a593Smuzhiyun 		struct nd_intel_set_passphrase *nd_cmd,
988*4882a593Smuzhiyun 		unsigned int buf_len, int dimm)
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun 	struct device *dev = &t->pdev.dev;
991*4882a593Smuzhiyun 	struct nfit_test_sec *sec = &dimm_sec_info[dimm];
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	if (sec->state & ND_INTEL_SEC_STATE_FROZEN) {
994*4882a593Smuzhiyun 		nd_cmd->status = ND_INTEL_STATUS_INVALID_STATE;
995*4882a593Smuzhiyun 		dev_dbg(dev, "set passphrase: wrong security state\n");
996*4882a593Smuzhiyun 	} else if (memcmp(nd_cmd->old_pass, sec->passphrase,
997*4882a593Smuzhiyun 				ND_INTEL_PASSPHRASE_SIZE) != 0) {
998*4882a593Smuzhiyun 		nd_cmd->status = ND_INTEL_STATUS_INVALID_PASS;
999*4882a593Smuzhiyun 		dev_dbg(dev, "set passphrase: wrong passphrase\n");
1000*4882a593Smuzhiyun 	} else {
1001*4882a593Smuzhiyun 		memcpy(sec->passphrase, nd_cmd->new_pass,
1002*4882a593Smuzhiyun 				ND_INTEL_PASSPHRASE_SIZE);
1003*4882a593Smuzhiyun 		sec->state |= ND_INTEL_SEC_STATE_ENABLED;
1004*4882a593Smuzhiyun 		nd_cmd->status = 0;
1005*4882a593Smuzhiyun 		dev_dbg(dev, "passphrase updated\n");
1006*4882a593Smuzhiyun 	}
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	return 0;
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun 
nd_intel_test_cmd_freeze_lock(struct nfit_test * t,struct nd_intel_freeze_lock * nd_cmd,unsigned int buf_len,int dimm)1011*4882a593Smuzhiyun static int nd_intel_test_cmd_freeze_lock(struct nfit_test *t,
1012*4882a593Smuzhiyun 		struct nd_intel_freeze_lock *nd_cmd,
1013*4882a593Smuzhiyun 		unsigned int buf_len, int dimm)
1014*4882a593Smuzhiyun {
1015*4882a593Smuzhiyun 	struct device *dev = &t->pdev.dev;
1016*4882a593Smuzhiyun 	struct nfit_test_sec *sec = &dimm_sec_info[dimm];
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	if (!(sec->state & ND_INTEL_SEC_STATE_ENABLED)) {
1019*4882a593Smuzhiyun 		nd_cmd->status = ND_INTEL_STATUS_INVALID_STATE;
1020*4882a593Smuzhiyun 		dev_dbg(dev, "freeze lock: wrong security state\n");
1021*4882a593Smuzhiyun 	} else {
1022*4882a593Smuzhiyun 		sec->state |= ND_INTEL_SEC_STATE_FROZEN;
1023*4882a593Smuzhiyun 		nd_cmd->status = 0;
1024*4882a593Smuzhiyun 		dev_dbg(dev, "security frozen\n");
1025*4882a593Smuzhiyun 	}
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	return 0;
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun 
nd_intel_test_cmd_disable_pass(struct nfit_test * t,struct nd_intel_disable_passphrase * nd_cmd,unsigned int buf_len,int dimm)1030*4882a593Smuzhiyun static int nd_intel_test_cmd_disable_pass(struct nfit_test *t,
1031*4882a593Smuzhiyun 		struct nd_intel_disable_passphrase *nd_cmd,
1032*4882a593Smuzhiyun 		unsigned int buf_len, int dimm)
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun 	struct device *dev = &t->pdev.dev;
1035*4882a593Smuzhiyun 	struct nfit_test_sec *sec = &dimm_sec_info[dimm];
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	if (!(sec->state & ND_INTEL_SEC_STATE_ENABLED) ||
1038*4882a593Smuzhiyun 			(sec->state & ND_INTEL_SEC_STATE_FROZEN)) {
1039*4882a593Smuzhiyun 		nd_cmd->status = ND_INTEL_STATUS_INVALID_STATE;
1040*4882a593Smuzhiyun 		dev_dbg(dev, "disable passphrase: wrong security state\n");
1041*4882a593Smuzhiyun 	} else if (memcmp(nd_cmd->passphrase, sec->passphrase,
1042*4882a593Smuzhiyun 				ND_INTEL_PASSPHRASE_SIZE) != 0) {
1043*4882a593Smuzhiyun 		nd_cmd->status = ND_INTEL_STATUS_INVALID_PASS;
1044*4882a593Smuzhiyun 		dev_dbg(dev, "disable passphrase: wrong passphrase\n");
1045*4882a593Smuzhiyun 	} else {
1046*4882a593Smuzhiyun 		memset(sec->passphrase, 0, ND_INTEL_PASSPHRASE_SIZE);
1047*4882a593Smuzhiyun 		sec->state = 0;
1048*4882a593Smuzhiyun 		dev_dbg(dev, "disable passphrase: done\n");
1049*4882a593Smuzhiyun 	}
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	return 0;
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun 
nd_intel_test_cmd_secure_erase(struct nfit_test * t,struct nd_intel_secure_erase * nd_cmd,unsigned int buf_len,int dimm)1054*4882a593Smuzhiyun static int nd_intel_test_cmd_secure_erase(struct nfit_test *t,
1055*4882a593Smuzhiyun 		struct nd_intel_secure_erase *nd_cmd,
1056*4882a593Smuzhiyun 		unsigned int buf_len, int dimm)
1057*4882a593Smuzhiyun {
1058*4882a593Smuzhiyun 	struct device *dev = &t->pdev.dev;
1059*4882a593Smuzhiyun 	struct nfit_test_sec *sec = &dimm_sec_info[dimm];
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	if (sec->state & ND_INTEL_SEC_STATE_FROZEN) {
1062*4882a593Smuzhiyun 		nd_cmd->status = ND_INTEL_STATUS_INVALID_STATE;
1063*4882a593Smuzhiyun 		dev_dbg(dev, "secure erase: wrong security state\n");
1064*4882a593Smuzhiyun 	} else if (memcmp(nd_cmd->passphrase, sec->passphrase,
1065*4882a593Smuzhiyun 				ND_INTEL_PASSPHRASE_SIZE) != 0) {
1066*4882a593Smuzhiyun 		nd_cmd->status = ND_INTEL_STATUS_INVALID_PASS;
1067*4882a593Smuzhiyun 		dev_dbg(dev, "secure erase: wrong passphrase\n");
1068*4882a593Smuzhiyun 	} else {
1069*4882a593Smuzhiyun 		if (!(sec->state & ND_INTEL_SEC_STATE_ENABLED)
1070*4882a593Smuzhiyun 				&& (memcmp(nd_cmd->passphrase, zero_key,
1071*4882a593Smuzhiyun 					ND_INTEL_PASSPHRASE_SIZE) != 0)) {
1072*4882a593Smuzhiyun 			dev_dbg(dev, "invalid zero key\n");
1073*4882a593Smuzhiyun 			return 0;
1074*4882a593Smuzhiyun 		}
1075*4882a593Smuzhiyun 		memset(sec->passphrase, 0, ND_INTEL_PASSPHRASE_SIZE);
1076*4882a593Smuzhiyun 		memset(sec->master_passphrase, 0, ND_INTEL_PASSPHRASE_SIZE);
1077*4882a593Smuzhiyun 		sec->state = 0;
1078*4882a593Smuzhiyun 		sec->ext_state = ND_INTEL_SEC_ESTATE_ENABLED;
1079*4882a593Smuzhiyun 		dev_dbg(dev, "secure erase: done\n");
1080*4882a593Smuzhiyun 	}
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	return 0;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun 
nd_intel_test_cmd_overwrite(struct nfit_test * t,struct nd_intel_overwrite * nd_cmd,unsigned int buf_len,int dimm)1085*4882a593Smuzhiyun static int nd_intel_test_cmd_overwrite(struct nfit_test *t,
1086*4882a593Smuzhiyun 		struct nd_intel_overwrite *nd_cmd,
1087*4882a593Smuzhiyun 		unsigned int buf_len, int dimm)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun 	struct device *dev = &t->pdev.dev;
1090*4882a593Smuzhiyun 	struct nfit_test_sec *sec = &dimm_sec_info[dimm];
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	if ((sec->state & ND_INTEL_SEC_STATE_ENABLED) &&
1093*4882a593Smuzhiyun 			memcmp(nd_cmd->passphrase, sec->passphrase,
1094*4882a593Smuzhiyun 				ND_INTEL_PASSPHRASE_SIZE) != 0) {
1095*4882a593Smuzhiyun 		nd_cmd->status = ND_INTEL_STATUS_INVALID_PASS;
1096*4882a593Smuzhiyun 		dev_dbg(dev, "overwrite: wrong passphrase\n");
1097*4882a593Smuzhiyun 		return 0;
1098*4882a593Smuzhiyun 	}
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	sec->old_state = sec->state;
1101*4882a593Smuzhiyun 	sec->state = ND_INTEL_SEC_STATE_OVERWRITE;
1102*4882a593Smuzhiyun 	dev_dbg(dev, "overwrite progressing.\n");
1103*4882a593Smuzhiyun 	sec->overwrite_end_time = get_jiffies_64() + 5 * HZ;
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	return 0;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun 
nd_intel_test_cmd_query_overwrite(struct nfit_test * t,struct nd_intel_query_overwrite * nd_cmd,unsigned int buf_len,int dimm)1108*4882a593Smuzhiyun static int nd_intel_test_cmd_query_overwrite(struct nfit_test *t,
1109*4882a593Smuzhiyun 		struct nd_intel_query_overwrite *nd_cmd,
1110*4882a593Smuzhiyun 		unsigned int buf_len, int dimm)
1111*4882a593Smuzhiyun {
1112*4882a593Smuzhiyun 	struct device *dev = &t->pdev.dev;
1113*4882a593Smuzhiyun 	struct nfit_test_sec *sec = &dimm_sec_info[dimm];
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	if (!(sec->state & ND_INTEL_SEC_STATE_OVERWRITE)) {
1116*4882a593Smuzhiyun 		nd_cmd->status = ND_INTEL_STATUS_OQUERY_SEQUENCE_ERR;
1117*4882a593Smuzhiyun 		return 0;
1118*4882a593Smuzhiyun 	}
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 	if (time_is_before_jiffies64(sec->overwrite_end_time)) {
1121*4882a593Smuzhiyun 		sec->overwrite_end_time = 0;
1122*4882a593Smuzhiyun 		sec->state = sec->old_state;
1123*4882a593Smuzhiyun 		sec->old_state = 0;
1124*4882a593Smuzhiyun 		sec->ext_state = ND_INTEL_SEC_ESTATE_ENABLED;
1125*4882a593Smuzhiyun 		dev_dbg(dev, "overwrite is complete\n");
1126*4882a593Smuzhiyun 	} else
1127*4882a593Smuzhiyun 		nd_cmd->status = ND_INTEL_STATUS_OQUERY_INPROGRESS;
1128*4882a593Smuzhiyun 	return 0;
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun 
nd_intel_test_cmd_master_set_pass(struct nfit_test * t,struct nd_intel_set_master_passphrase * nd_cmd,unsigned int buf_len,int dimm)1131*4882a593Smuzhiyun static int nd_intel_test_cmd_master_set_pass(struct nfit_test *t,
1132*4882a593Smuzhiyun 		struct nd_intel_set_master_passphrase *nd_cmd,
1133*4882a593Smuzhiyun 		unsigned int buf_len, int dimm)
1134*4882a593Smuzhiyun {
1135*4882a593Smuzhiyun 	struct device *dev = &t->pdev.dev;
1136*4882a593Smuzhiyun 	struct nfit_test_sec *sec = &dimm_sec_info[dimm];
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	if (!(sec->ext_state & ND_INTEL_SEC_ESTATE_ENABLED)) {
1139*4882a593Smuzhiyun 		nd_cmd->status = ND_INTEL_STATUS_NOT_SUPPORTED;
1140*4882a593Smuzhiyun 		dev_dbg(dev, "master set passphrase: in wrong state\n");
1141*4882a593Smuzhiyun 	} else if (sec->ext_state & ND_INTEL_SEC_ESTATE_PLIMIT) {
1142*4882a593Smuzhiyun 		nd_cmd->status = ND_INTEL_STATUS_INVALID_STATE;
1143*4882a593Smuzhiyun 		dev_dbg(dev, "master set passphrase: in wrong security state\n");
1144*4882a593Smuzhiyun 	} else if (memcmp(nd_cmd->old_pass, sec->master_passphrase,
1145*4882a593Smuzhiyun 				ND_INTEL_PASSPHRASE_SIZE) != 0) {
1146*4882a593Smuzhiyun 		nd_cmd->status = ND_INTEL_STATUS_INVALID_PASS;
1147*4882a593Smuzhiyun 		dev_dbg(dev, "master set passphrase: wrong passphrase\n");
1148*4882a593Smuzhiyun 	} else {
1149*4882a593Smuzhiyun 		memcpy(sec->master_passphrase, nd_cmd->new_pass,
1150*4882a593Smuzhiyun 				ND_INTEL_PASSPHRASE_SIZE);
1151*4882a593Smuzhiyun 		sec->ext_state = ND_INTEL_SEC_ESTATE_ENABLED;
1152*4882a593Smuzhiyun 		dev_dbg(dev, "master passphrase: updated\n");
1153*4882a593Smuzhiyun 	}
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	return 0;
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun 
nd_intel_test_cmd_master_secure_erase(struct nfit_test * t,struct nd_intel_master_secure_erase * nd_cmd,unsigned int buf_len,int dimm)1158*4882a593Smuzhiyun static int nd_intel_test_cmd_master_secure_erase(struct nfit_test *t,
1159*4882a593Smuzhiyun 		struct nd_intel_master_secure_erase *nd_cmd,
1160*4882a593Smuzhiyun 		unsigned int buf_len, int dimm)
1161*4882a593Smuzhiyun {
1162*4882a593Smuzhiyun 	struct device *dev = &t->pdev.dev;
1163*4882a593Smuzhiyun 	struct nfit_test_sec *sec = &dimm_sec_info[dimm];
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	if (!(sec->ext_state & ND_INTEL_SEC_ESTATE_ENABLED)) {
1166*4882a593Smuzhiyun 		nd_cmd->status = ND_INTEL_STATUS_NOT_SUPPORTED;
1167*4882a593Smuzhiyun 		dev_dbg(dev, "master secure erase: in wrong state\n");
1168*4882a593Smuzhiyun 	} else if (sec->ext_state & ND_INTEL_SEC_ESTATE_PLIMIT) {
1169*4882a593Smuzhiyun 		nd_cmd->status = ND_INTEL_STATUS_INVALID_STATE;
1170*4882a593Smuzhiyun 		dev_dbg(dev, "master secure erase: in wrong security state\n");
1171*4882a593Smuzhiyun 	} else if (memcmp(nd_cmd->passphrase, sec->master_passphrase,
1172*4882a593Smuzhiyun 				ND_INTEL_PASSPHRASE_SIZE) != 0) {
1173*4882a593Smuzhiyun 		nd_cmd->status = ND_INTEL_STATUS_INVALID_PASS;
1174*4882a593Smuzhiyun 		dev_dbg(dev, "master secure erase: wrong passphrase\n");
1175*4882a593Smuzhiyun 	} else {
1176*4882a593Smuzhiyun 		/* we do not erase master state passphrase ever */
1177*4882a593Smuzhiyun 		sec->ext_state = ND_INTEL_SEC_ESTATE_ENABLED;
1178*4882a593Smuzhiyun 		memset(sec->passphrase, 0, ND_INTEL_PASSPHRASE_SIZE);
1179*4882a593Smuzhiyun 		sec->state = 0;
1180*4882a593Smuzhiyun 		dev_dbg(dev, "master secure erase: done\n");
1181*4882a593Smuzhiyun 	}
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	return 0;
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun static unsigned long last_activate;
1187*4882a593Smuzhiyun 
nvdimm_bus_intel_fw_activate_businfo(struct nfit_test * t,struct nd_intel_bus_fw_activate_businfo * nd_cmd,unsigned int buf_len)1188*4882a593Smuzhiyun static int nvdimm_bus_intel_fw_activate_businfo(struct nfit_test *t,
1189*4882a593Smuzhiyun 		struct nd_intel_bus_fw_activate_businfo *nd_cmd,
1190*4882a593Smuzhiyun 		unsigned int buf_len)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun 	int i, armed = 0;
1193*4882a593Smuzhiyun 	int state;
1194*4882a593Smuzhiyun 	u64 tmo;
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	for (i = 0; i < NUM_DCR; i++) {
1197*4882a593Smuzhiyun 		struct nfit_test_fw *fw = &t->fw[i];
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 		if (fw->armed)
1200*4882a593Smuzhiyun 			armed++;
1201*4882a593Smuzhiyun 	}
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	/*
1204*4882a593Smuzhiyun 	 * Emulate 3 second activation max, and 1 second incremental
1205*4882a593Smuzhiyun 	 * quiesce time per dimm requiring multiple activates to get all
1206*4882a593Smuzhiyun 	 * DIMMs updated.
1207*4882a593Smuzhiyun 	 */
1208*4882a593Smuzhiyun 	if (armed)
1209*4882a593Smuzhiyun 		state = ND_INTEL_FWA_ARMED;
1210*4882a593Smuzhiyun 	else if (!last_activate || time_after(jiffies, last_activate + 3 * HZ))
1211*4882a593Smuzhiyun 		state = ND_INTEL_FWA_IDLE;
1212*4882a593Smuzhiyun 	else
1213*4882a593Smuzhiyun 		state = ND_INTEL_FWA_BUSY;
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	tmo = armed * USEC_PER_SEC;
1216*4882a593Smuzhiyun 	*nd_cmd = (struct nd_intel_bus_fw_activate_businfo) {
1217*4882a593Smuzhiyun 		.capability = ND_INTEL_BUS_FWA_CAP_FWQUIESCE
1218*4882a593Smuzhiyun 			| ND_INTEL_BUS_FWA_CAP_OSQUIESCE
1219*4882a593Smuzhiyun 			| ND_INTEL_BUS_FWA_CAP_RESET,
1220*4882a593Smuzhiyun 		.state = state,
1221*4882a593Smuzhiyun 		.activate_tmo = tmo,
1222*4882a593Smuzhiyun 		.cpu_quiesce_tmo = tmo,
1223*4882a593Smuzhiyun 		.io_quiesce_tmo = tmo,
1224*4882a593Smuzhiyun 		.max_quiesce_tmo = 3 * USEC_PER_SEC,
1225*4882a593Smuzhiyun 	};
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	return 0;
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun 
nvdimm_bus_intel_fw_activate(struct nfit_test * t,struct nd_intel_bus_fw_activate * nd_cmd,unsigned int buf_len)1230*4882a593Smuzhiyun static int nvdimm_bus_intel_fw_activate(struct nfit_test *t,
1231*4882a593Smuzhiyun 		struct nd_intel_bus_fw_activate *nd_cmd,
1232*4882a593Smuzhiyun 		unsigned int buf_len)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun 	struct nd_intel_bus_fw_activate_businfo info;
1235*4882a593Smuzhiyun 	u32 status = 0;
1236*4882a593Smuzhiyun 	int i;
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	nvdimm_bus_intel_fw_activate_businfo(t, &info, sizeof(info));
1239*4882a593Smuzhiyun 	if (info.state == ND_INTEL_FWA_BUSY)
1240*4882a593Smuzhiyun 		status = ND_INTEL_BUS_FWA_STATUS_BUSY;
1241*4882a593Smuzhiyun 	else if (info.activate_tmo > info.max_quiesce_tmo)
1242*4882a593Smuzhiyun 		status = ND_INTEL_BUS_FWA_STATUS_TMO;
1243*4882a593Smuzhiyun 	else if (info.state == ND_INTEL_FWA_IDLE)
1244*4882a593Smuzhiyun 		status = ND_INTEL_BUS_FWA_STATUS_NOARM;
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	dev_dbg(&t->pdev.dev, "status: %d\n", status);
1247*4882a593Smuzhiyun 	nd_cmd->status = status;
1248*4882a593Smuzhiyun 	if (status && status != ND_INTEL_BUS_FWA_STATUS_TMO)
1249*4882a593Smuzhiyun 		return 0;
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	last_activate = jiffies;
1252*4882a593Smuzhiyun 	for (i = 0; i < NUM_DCR; i++) {
1253*4882a593Smuzhiyun 		struct nfit_test_fw *fw = &t->fw[i];
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 		if (!fw->armed)
1256*4882a593Smuzhiyun 			continue;
1257*4882a593Smuzhiyun 		if (fw->state != FW_STATE_UPDATED)
1258*4882a593Smuzhiyun 			fw->missed_activate = true;
1259*4882a593Smuzhiyun 		else
1260*4882a593Smuzhiyun 			fw->state = FW_STATE_NEW;
1261*4882a593Smuzhiyun 		fw->armed = false;
1262*4882a593Smuzhiyun 		fw->last_activate = last_activate;
1263*4882a593Smuzhiyun 	}
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	return 0;
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun 
nd_intel_test_cmd_fw_activate_dimminfo(struct nfit_test * t,struct nd_intel_fw_activate_dimminfo * nd_cmd,unsigned int buf_len,int dimm)1268*4882a593Smuzhiyun static int nd_intel_test_cmd_fw_activate_dimminfo(struct nfit_test *t,
1269*4882a593Smuzhiyun 		struct nd_intel_fw_activate_dimminfo *nd_cmd,
1270*4882a593Smuzhiyun 		unsigned int buf_len, int dimm)
1271*4882a593Smuzhiyun {
1272*4882a593Smuzhiyun 	struct nd_intel_bus_fw_activate_businfo info;
1273*4882a593Smuzhiyun 	struct nfit_test_fw *fw = &t->fw[dimm];
1274*4882a593Smuzhiyun 	u32 result, state;
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	nvdimm_bus_intel_fw_activate_businfo(t, &info, sizeof(info));
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	if (info.state == ND_INTEL_FWA_BUSY)
1279*4882a593Smuzhiyun 		state = ND_INTEL_FWA_BUSY;
1280*4882a593Smuzhiyun 	else if (info.state == ND_INTEL_FWA_IDLE)
1281*4882a593Smuzhiyun 		state = ND_INTEL_FWA_IDLE;
1282*4882a593Smuzhiyun 	else if (fw->armed)
1283*4882a593Smuzhiyun 		state = ND_INTEL_FWA_ARMED;
1284*4882a593Smuzhiyun 	else
1285*4882a593Smuzhiyun 		state = ND_INTEL_FWA_IDLE;
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	result = ND_INTEL_DIMM_FWA_NONE;
1288*4882a593Smuzhiyun 	if (last_activate && fw->last_activate == last_activate &&
1289*4882a593Smuzhiyun 			state == ND_INTEL_FWA_IDLE) {
1290*4882a593Smuzhiyun 		if (fw->missed_activate)
1291*4882a593Smuzhiyun 			result = ND_INTEL_DIMM_FWA_NOTSTAGED;
1292*4882a593Smuzhiyun 		else
1293*4882a593Smuzhiyun 			result = ND_INTEL_DIMM_FWA_SUCCESS;
1294*4882a593Smuzhiyun 	}
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	*nd_cmd = (struct nd_intel_fw_activate_dimminfo) {
1297*4882a593Smuzhiyun 		.result = result,
1298*4882a593Smuzhiyun 		.state = state,
1299*4882a593Smuzhiyun 	};
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	return 0;
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun 
nd_intel_test_cmd_fw_activate_arm(struct nfit_test * t,struct nd_intel_fw_activate_arm * nd_cmd,unsigned int buf_len,int dimm)1304*4882a593Smuzhiyun static int nd_intel_test_cmd_fw_activate_arm(struct nfit_test *t,
1305*4882a593Smuzhiyun 		struct nd_intel_fw_activate_arm *nd_cmd,
1306*4882a593Smuzhiyun 		unsigned int buf_len, int dimm)
1307*4882a593Smuzhiyun {
1308*4882a593Smuzhiyun 	struct nfit_test_fw *fw = &t->fw[dimm];
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	fw->armed = nd_cmd->activate_arm == ND_INTEL_DIMM_FWA_ARM;
1311*4882a593Smuzhiyun 	nd_cmd->status = 0;
1312*4882a593Smuzhiyun 	return 0;
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun 
get_dimm(struct nfit_mem * nfit_mem,unsigned int func)1315*4882a593Smuzhiyun static int get_dimm(struct nfit_mem *nfit_mem, unsigned int func)
1316*4882a593Smuzhiyun {
1317*4882a593Smuzhiyun 	int i;
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	/* lookup per-dimm data */
1320*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(handle); i++)
1321*4882a593Smuzhiyun 		if (__to_nfit_memdev(nfit_mem)->device_handle == handle[i])
1322*4882a593Smuzhiyun 			break;
1323*4882a593Smuzhiyun 	if (i >= ARRAY_SIZE(handle))
1324*4882a593Smuzhiyun 		return -ENXIO;
1325*4882a593Smuzhiyun 	return i;
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun 
nfit_ctl_dbg(struct acpi_nfit_desc * acpi_desc,struct nvdimm * nvdimm,unsigned int cmd,void * buf,unsigned int len)1328*4882a593Smuzhiyun static void nfit_ctl_dbg(struct acpi_nfit_desc *acpi_desc,
1329*4882a593Smuzhiyun 		struct nvdimm *nvdimm, unsigned int cmd, void *buf,
1330*4882a593Smuzhiyun 		unsigned int len)
1331*4882a593Smuzhiyun {
1332*4882a593Smuzhiyun 	struct nfit_test *t = container_of(acpi_desc, typeof(*t), acpi_desc);
1333*4882a593Smuzhiyun 	unsigned int func = cmd;
1334*4882a593Smuzhiyun 	unsigned int family = 0;
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	if (cmd == ND_CMD_CALL) {
1337*4882a593Smuzhiyun 		struct nd_cmd_pkg *pkg = buf;
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 		len = pkg->nd_size_in;
1340*4882a593Smuzhiyun 		family = pkg->nd_family;
1341*4882a593Smuzhiyun 		buf = pkg->nd_payload;
1342*4882a593Smuzhiyun 		func = pkg->nd_command;
1343*4882a593Smuzhiyun 	}
1344*4882a593Smuzhiyun 	dev_dbg(&t->pdev.dev, "%s family: %d cmd: %d: func: %d input length: %d\n",
1345*4882a593Smuzhiyun 			nvdimm ? nvdimm_name(nvdimm) : "bus", family, cmd, func,
1346*4882a593Smuzhiyun 			len);
1347*4882a593Smuzhiyun 	print_hex_dump_debug("nvdimm in  ", DUMP_PREFIX_OFFSET, 16, 4,
1348*4882a593Smuzhiyun 			buf, min(len, 256u), true);
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun 
nfit_test_ctl(struct nvdimm_bus_descriptor * nd_desc,struct nvdimm * nvdimm,unsigned int cmd,void * buf,unsigned int buf_len,int * cmd_rc)1351*4882a593Smuzhiyun static int nfit_test_ctl(struct nvdimm_bus_descriptor *nd_desc,
1352*4882a593Smuzhiyun 		struct nvdimm *nvdimm, unsigned int cmd, void *buf,
1353*4882a593Smuzhiyun 		unsigned int buf_len, int *cmd_rc)
1354*4882a593Smuzhiyun {
1355*4882a593Smuzhiyun 	struct acpi_nfit_desc *acpi_desc = to_acpi_desc(nd_desc);
1356*4882a593Smuzhiyun 	struct nfit_test *t = container_of(acpi_desc, typeof(*t), acpi_desc);
1357*4882a593Smuzhiyun 	unsigned int func = cmd;
1358*4882a593Smuzhiyun 	int i, rc = 0, __cmd_rc;
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	if (!cmd_rc)
1361*4882a593Smuzhiyun 		cmd_rc = &__cmd_rc;
1362*4882a593Smuzhiyun 	*cmd_rc = 0;
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	nfit_ctl_dbg(acpi_desc, nvdimm, cmd, buf, buf_len);
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	if (nvdimm) {
1367*4882a593Smuzhiyun 		struct nfit_mem *nfit_mem = nvdimm_provider_data(nvdimm);
1368*4882a593Smuzhiyun 		unsigned long cmd_mask = nvdimm_cmd_mask(nvdimm);
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 		if (!nfit_mem)
1371*4882a593Smuzhiyun 			return -ENOTTY;
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 		if (cmd == ND_CMD_CALL) {
1374*4882a593Smuzhiyun 			struct nd_cmd_pkg *call_pkg = buf;
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 			buf_len = call_pkg->nd_size_in + call_pkg->nd_size_out;
1377*4882a593Smuzhiyun 			buf = (void *) call_pkg->nd_payload;
1378*4882a593Smuzhiyun 			func = call_pkg->nd_command;
1379*4882a593Smuzhiyun 			if (call_pkg->nd_family != nfit_mem->family)
1380*4882a593Smuzhiyun 				return -ENOTTY;
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 			i = get_dimm(nfit_mem, func);
1383*4882a593Smuzhiyun 			if (i < 0)
1384*4882a593Smuzhiyun 				return i;
1385*4882a593Smuzhiyun 			if (i >= NUM_DCR) {
1386*4882a593Smuzhiyun 				dev_WARN_ONCE(&t->pdev.dev, 1,
1387*4882a593Smuzhiyun 						"ND_CMD_CALL only valid for nfit_test0\n");
1388*4882a593Smuzhiyun 				return -EINVAL;
1389*4882a593Smuzhiyun 			}
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 			switch (func) {
1392*4882a593Smuzhiyun 			case NVDIMM_INTEL_GET_SECURITY_STATE:
1393*4882a593Smuzhiyun 				rc = nd_intel_test_cmd_security_status(t,
1394*4882a593Smuzhiyun 						buf, buf_len, i);
1395*4882a593Smuzhiyun 				break;
1396*4882a593Smuzhiyun 			case NVDIMM_INTEL_UNLOCK_UNIT:
1397*4882a593Smuzhiyun 				rc = nd_intel_test_cmd_unlock_unit(t,
1398*4882a593Smuzhiyun 						buf, buf_len, i);
1399*4882a593Smuzhiyun 				break;
1400*4882a593Smuzhiyun 			case NVDIMM_INTEL_SET_PASSPHRASE:
1401*4882a593Smuzhiyun 				rc = nd_intel_test_cmd_set_pass(t,
1402*4882a593Smuzhiyun 						buf, buf_len, i);
1403*4882a593Smuzhiyun 				break;
1404*4882a593Smuzhiyun 			case NVDIMM_INTEL_DISABLE_PASSPHRASE:
1405*4882a593Smuzhiyun 				rc = nd_intel_test_cmd_disable_pass(t,
1406*4882a593Smuzhiyun 						buf, buf_len, i);
1407*4882a593Smuzhiyun 				break;
1408*4882a593Smuzhiyun 			case NVDIMM_INTEL_FREEZE_LOCK:
1409*4882a593Smuzhiyun 				rc = nd_intel_test_cmd_freeze_lock(t,
1410*4882a593Smuzhiyun 						buf, buf_len, i);
1411*4882a593Smuzhiyun 				break;
1412*4882a593Smuzhiyun 			case NVDIMM_INTEL_SECURE_ERASE:
1413*4882a593Smuzhiyun 				rc = nd_intel_test_cmd_secure_erase(t,
1414*4882a593Smuzhiyun 						buf, buf_len, i);
1415*4882a593Smuzhiyun 				break;
1416*4882a593Smuzhiyun 			case NVDIMM_INTEL_OVERWRITE:
1417*4882a593Smuzhiyun 				rc = nd_intel_test_cmd_overwrite(t,
1418*4882a593Smuzhiyun 						buf, buf_len, i);
1419*4882a593Smuzhiyun 				break;
1420*4882a593Smuzhiyun 			case NVDIMM_INTEL_QUERY_OVERWRITE:
1421*4882a593Smuzhiyun 				rc = nd_intel_test_cmd_query_overwrite(t,
1422*4882a593Smuzhiyun 						buf, buf_len, i);
1423*4882a593Smuzhiyun 				break;
1424*4882a593Smuzhiyun 			case NVDIMM_INTEL_SET_MASTER_PASSPHRASE:
1425*4882a593Smuzhiyun 				rc = nd_intel_test_cmd_master_set_pass(t,
1426*4882a593Smuzhiyun 						buf, buf_len, i);
1427*4882a593Smuzhiyun 				break;
1428*4882a593Smuzhiyun 			case NVDIMM_INTEL_MASTER_SECURE_ERASE:
1429*4882a593Smuzhiyun 				rc = nd_intel_test_cmd_master_secure_erase(t,
1430*4882a593Smuzhiyun 						buf, buf_len, i);
1431*4882a593Smuzhiyun 				break;
1432*4882a593Smuzhiyun 			case NVDIMM_INTEL_FW_ACTIVATE_DIMMINFO:
1433*4882a593Smuzhiyun 				rc = nd_intel_test_cmd_fw_activate_dimminfo(
1434*4882a593Smuzhiyun 					t, buf, buf_len, i);
1435*4882a593Smuzhiyun 				break;
1436*4882a593Smuzhiyun 			case NVDIMM_INTEL_FW_ACTIVATE_ARM:
1437*4882a593Smuzhiyun 				rc = nd_intel_test_cmd_fw_activate_arm(
1438*4882a593Smuzhiyun 					t, buf, buf_len, i);
1439*4882a593Smuzhiyun 				break;
1440*4882a593Smuzhiyun 			case ND_INTEL_ENABLE_LSS_STATUS:
1441*4882a593Smuzhiyun 				rc = nd_intel_test_cmd_set_lss_status(t,
1442*4882a593Smuzhiyun 						buf, buf_len);
1443*4882a593Smuzhiyun 				break;
1444*4882a593Smuzhiyun 			case ND_INTEL_FW_GET_INFO:
1445*4882a593Smuzhiyun 				rc = nd_intel_test_get_fw_info(t, buf,
1446*4882a593Smuzhiyun 						buf_len, i);
1447*4882a593Smuzhiyun 				break;
1448*4882a593Smuzhiyun 			case ND_INTEL_FW_START_UPDATE:
1449*4882a593Smuzhiyun 				rc = nd_intel_test_start_update(t, buf,
1450*4882a593Smuzhiyun 						buf_len, i);
1451*4882a593Smuzhiyun 				break;
1452*4882a593Smuzhiyun 			case ND_INTEL_FW_SEND_DATA:
1453*4882a593Smuzhiyun 				rc = nd_intel_test_send_data(t, buf,
1454*4882a593Smuzhiyun 						buf_len, i);
1455*4882a593Smuzhiyun 				break;
1456*4882a593Smuzhiyun 			case ND_INTEL_FW_FINISH_UPDATE:
1457*4882a593Smuzhiyun 				rc = nd_intel_test_finish_fw(t, buf,
1458*4882a593Smuzhiyun 						buf_len, i);
1459*4882a593Smuzhiyun 				break;
1460*4882a593Smuzhiyun 			case ND_INTEL_FW_FINISH_QUERY:
1461*4882a593Smuzhiyun 				rc = nd_intel_test_finish_query(t, buf,
1462*4882a593Smuzhiyun 						buf_len, i);
1463*4882a593Smuzhiyun 				break;
1464*4882a593Smuzhiyun 			case ND_INTEL_SMART:
1465*4882a593Smuzhiyun 				rc = nfit_test_cmd_smart(buf, buf_len,
1466*4882a593Smuzhiyun 						&t->smart[i]);
1467*4882a593Smuzhiyun 				break;
1468*4882a593Smuzhiyun 			case ND_INTEL_SMART_THRESHOLD:
1469*4882a593Smuzhiyun 				rc = nfit_test_cmd_smart_threshold(buf,
1470*4882a593Smuzhiyun 						buf_len,
1471*4882a593Smuzhiyun 						&t->smart_threshold[i]);
1472*4882a593Smuzhiyun 				break;
1473*4882a593Smuzhiyun 			case ND_INTEL_SMART_SET_THRESHOLD:
1474*4882a593Smuzhiyun 				rc = nfit_test_cmd_smart_set_threshold(buf,
1475*4882a593Smuzhiyun 						buf_len,
1476*4882a593Smuzhiyun 						&t->smart_threshold[i],
1477*4882a593Smuzhiyun 						&t->smart[i],
1478*4882a593Smuzhiyun 						&t->pdev.dev, t->dimm_dev[i]);
1479*4882a593Smuzhiyun 				break;
1480*4882a593Smuzhiyun 			case ND_INTEL_SMART_INJECT:
1481*4882a593Smuzhiyun 				rc = nfit_test_cmd_smart_inject(buf,
1482*4882a593Smuzhiyun 						buf_len,
1483*4882a593Smuzhiyun 						&t->smart_threshold[i],
1484*4882a593Smuzhiyun 						&t->smart[i],
1485*4882a593Smuzhiyun 						&t->pdev.dev, t->dimm_dev[i]);
1486*4882a593Smuzhiyun 				break;
1487*4882a593Smuzhiyun 			default:
1488*4882a593Smuzhiyun 				return -ENOTTY;
1489*4882a593Smuzhiyun 			}
1490*4882a593Smuzhiyun 			return override_return_code(i, func, rc);
1491*4882a593Smuzhiyun 		}
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 		if (!test_bit(cmd, &cmd_mask)
1494*4882a593Smuzhiyun 				|| !test_bit(func, &nfit_mem->dsm_mask))
1495*4882a593Smuzhiyun 			return -ENOTTY;
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun 		i = get_dimm(nfit_mem, func);
1498*4882a593Smuzhiyun 		if (i < 0)
1499*4882a593Smuzhiyun 			return i;
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 		switch (func) {
1502*4882a593Smuzhiyun 		case ND_CMD_GET_CONFIG_SIZE:
1503*4882a593Smuzhiyun 			rc = nfit_test_cmd_get_config_size(buf, buf_len);
1504*4882a593Smuzhiyun 			break;
1505*4882a593Smuzhiyun 		case ND_CMD_GET_CONFIG_DATA:
1506*4882a593Smuzhiyun 			rc = nfit_test_cmd_get_config_data(buf, buf_len,
1507*4882a593Smuzhiyun 				t->label[i - t->dcr_idx]);
1508*4882a593Smuzhiyun 			break;
1509*4882a593Smuzhiyun 		case ND_CMD_SET_CONFIG_DATA:
1510*4882a593Smuzhiyun 			rc = nfit_test_cmd_set_config_data(buf, buf_len,
1511*4882a593Smuzhiyun 				t->label[i - t->dcr_idx]);
1512*4882a593Smuzhiyun 			break;
1513*4882a593Smuzhiyun 		default:
1514*4882a593Smuzhiyun 			return -ENOTTY;
1515*4882a593Smuzhiyun 		}
1516*4882a593Smuzhiyun 		return override_return_code(i, func, rc);
1517*4882a593Smuzhiyun 	} else {
1518*4882a593Smuzhiyun 		struct ars_state *ars_state = &t->ars_state;
1519*4882a593Smuzhiyun 		struct nd_cmd_pkg *call_pkg = buf;
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 		if (!nd_desc)
1522*4882a593Smuzhiyun 			return -ENOTTY;
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 		if (cmd == ND_CMD_CALL && call_pkg->nd_family
1525*4882a593Smuzhiyun 				== NVDIMM_BUS_FAMILY_NFIT) {
1526*4882a593Smuzhiyun 			func = call_pkg->nd_command;
1527*4882a593Smuzhiyun 			buf_len = call_pkg->nd_size_in + call_pkg->nd_size_out;
1528*4882a593Smuzhiyun 			buf = (void *) call_pkg->nd_payload;
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 			switch (func) {
1531*4882a593Smuzhiyun 			case NFIT_CMD_TRANSLATE_SPA:
1532*4882a593Smuzhiyun 				rc = nfit_test_cmd_translate_spa(
1533*4882a593Smuzhiyun 					acpi_desc->nvdimm_bus, buf, buf_len);
1534*4882a593Smuzhiyun 				return rc;
1535*4882a593Smuzhiyun 			case NFIT_CMD_ARS_INJECT_SET:
1536*4882a593Smuzhiyun 				rc = nfit_test_cmd_ars_error_inject(t, buf,
1537*4882a593Smuzhiyun 					buf_len);
1538*4882a593Smuzhiyun 				return rc;
1539*4882a593Smuzhiyun 			case NFIT_CMD_ARS_INJECT_CLEAR:
1540*4882a593Smuzhiyun 				rc = nfit_test_cmd_ars_inject_clear(t, buf,
1541*4882a593Smuzhiyun 					buf_len);
1542*4882a593Smuzhiyun 				return rc;
1543*4882a593Smuzhiyun 			case NFIT_CMD_ARS_INJECT_GET:
1544*4882a593Smuzhiyun 				rc = nfit_test_cmd_ars_inject_status(t, buf,
1545*4882a593Smuzhiyun 					buf_len);
1546*4882a593Smuzhiyun 				return rc;
1547*4882a593Smuzhiyun 			default:
1548*4882a593Smuzhiyun 				return -ENOTTY;
1549*4882a593Smuzhiyun 			}
1550*4882a593Smuzhiyun 		} else if (cmd == ND_CMD_CALL && call_pkg->nd_family
1551*4882a593Smuzhiyun 				== NVDIMM_BUS_FAMILY_INTEL) {
1552*4882a593Smuzhiyun 			func = call_pkg->nd_command;
1553*4882a593Smuzhiyun 			buf_len = call_pkg->nd_size_in + call_pkg->nd_size_out;
1554*4882a593Smuzhiyun 			buf = (void *) call_pkg->nd_payload;
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 			switch (func) {
1557*4882a593Smuzhiyun 			case NVDIMM_BUS_INTEL_FW_ACTIVATE_BUSINFO:
1558*4882a593Smuzhiyun 				rc = nvdimm_bus_intel_fw_activate_businfo(t,
1559*4882a593Smuzhiyun 						buf, buf_len);
1560*4882a593Smuzhiyun 				return rc;
1561*4882a593Smuzhiyun 			case NVDIMM_BUS_INTEL_FW_ACTIVATE:
1562*4882a593Smuzhiyun 				rc = nvdimm_bus_intel_fw_activate(t, buf,
1563*4882a593Smuzhiyun 						buf_len);
1564*4882a593Smuzhiyun 				return rc;
1565*4882a593Smuzhiyun 			default:
1566*4882a593Smuzhiyun 				return -ENOTTY;
1567*4882a593Smuzhiyun 			}
1568*4882a593Smuzhiyun 		} else if (cmd == ND_CMD_CALL)
1569*4882a593Smuzhiyun 			return -ENOTTY;
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 		if (!nd_desc || !test_bit(cmd, &nd_desc->cmd_mask))
1572*4882a593Smuzhiyun 			return -ENOTTY;
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 		switch (func) {
1575*4882a593Smuzhiyun 		case ND_CMD_ARS_CAP:
1576*4882a593Smuzhiyun 			rc = nfit_test_cmd_ars_cap(buf, buf_len);
1577*4882a593Smuzhiyun 			break;
1578*4882a593Smuzhiyun 		case ND_CMD_ARS_START:
1579*4882a593Smuzhiyun 			rc = nfit_test_cmd_ars_start(t, ars_state, buf,
1580*4882a593Smuzhiyun 					buf_len, cmd_rc);
1581*4882a593Smuzhiyun 			break;
1582*4882a593Smuzhiyun 		case ND_CMD_ARS_STATUS:
1583*4882a593Smuzhiyun 			rc = nfit_test_cmd_ars_status(ars_state, buf, buf_len,
1584*4882a593Smuzhiyun 					cmd_rc);
1585*4882a593Smuzhiyun 			break;
1586*4882a593Smuzhiyun 		case ND_CMD_CLEAR_ERROR:
1587*4882a593Smuzhiyun 			rc = nfit_test_cmd_clear_error(t, buf, buf_len, cmd_rc);
1588*4882a593Smuzhiyun 			break;
1589*4882a593Smuzhiyun 		default:
1590*4882a593Smuzhiyun 			return -ENOTTY;
1591*4882a593Smuzhiyun 		}
1592*4882a593Smuzhiyun 	}
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun 	return rc;
1595*4882a593Smuzhiyun }
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun static DEFINE_SPINLOCK(nfit_test_lock);
1598*4882a593Smuzhiyun static struct nfit_test *instances[NUM_NFITS];
1599*4882a593Smuzhiyun 
release_nfit_res(void * data)1600*4882a593Smuzhiyun static void release_nfit_res(void *data)
1601*4882a593Smuzhiyun {
1602*4882a593Smuzhiyun 	struct nfit_test_resource *nfit_res = data;
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 	spin_lock(&nfit_test_lock);
1605*4882a593Smuzhiyun 	list_del(&nfit_res->list);
1606*4882a593Smuzhiyun 	spin_unlock(&nfit_test_lock);
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	if (resource_size(&nfit_res->res) >= DIMM_SIZE)
1609*4882a593Smuzhiyun 		gen_pool_free(nfit_pool, nfit_res->res.start,
1610*4882a593Smuzhiyun 				resource_size(&nfit_res->res));
1611*4882a593Smuzhiyun 	vfree(nfit_res->buf);
1612*4882a593Smuzhiyun 	kfree(nfit_res);
1613*4882a593Smuzhiyun }
1614*4882a593Smuzhiyun 
__test_alloc(struct nfit_test * t,size_t size,dma_addr_t * dma,void * buf)1615*4882a593Smuzhiyun static void *__test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma,
1616*4882a593Smuzhiyun 		void *buf)
1617*4882a593Smuzhiyun {
1618*4882a593Smuzhiyun 	struct device *dev = &t->pdev.dev;
1619*4882a593Smuzhiyun 	struct nfit_test_resource *nfit_res = kzalloc(sizeof(*nfit_res),
1620*4882a593Smuzhiyun 			GFP_KERNEL);
1621*4882a593Smuzhiyun 	int rc;
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 	if (!buf || !nfit_res || !*dma)
1624*4882a593Smuzhiyun 		goto err;
1625*4882a593Smuzhiyun 	rc = devm_add_action(dev, release_nfit_res, nfit_res);
1626*4882a593Smuzhiyun 	if (rc)
1627*4882a593Smuzhiyun 		goto err;
1628*4882a593Smuzhiyun 	INIT_LIST_HEAD(&nfit_res->list);
1629*4882a593Smuzhiyun 	memset(buf, 0, size);
1630*4882a593Smuzhiyun 	nfit_res->dev = dev;
1631*4882a593Smuzhiyun 	nfit_res->buf = buf;
1632*4882a593Smuzhiyun 	nfit_res->res.start = *dma;
1633*4882a593Smuzhiyun 	nfit_res->res.end = *dma + size - 1;
1634*4882a593Smuzhiyun 	nfit_res->res.name = "NFIT";
1635*4882a593Smuzhiyun 	spin_lock_init(&nfit_res->lock);
1636*4882a593Smuzhiyun 	INIT_LIST_HEAD(&nfit_res->requests);
1637*4882a593Smuzhiyun 	spin_lock(&nfit_test_lock);
1638*4882a593Smuzhiyun 	list_add(&nfit_res->list, &t->resources);
1639*4882a593Smuzhiyun 	spin_unlock(&nfit_test_lock);
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 	return nfit_res->buf;
1642*4882a593Smuzhiyun  err:
1643*4882a593Smuzhiyun 	if (*dma && size >= DIMM_SIZE)
1644*4882a593Smuzhiyun 		gen_pool_free(nfit_pool, *dma, size);
1645*4882a593Smuzhiyun 	if (buf)
1646*4882a593Smuzhiyun 		vfree(buf);
1647*4882a593Smuzhiyun 	kfree(nfit_res);
1648*4882a593Smuzhiyun 	return NULL;
1649*4882a593Smuzhiyun }
1650*4882a593Smuzhiyun 
test_alloc(struct nfit_test * t,size_t size,dma_addr_t * dma)1651*4882a593Smuzhiyun static void *test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma)
1652*4882a593Smuzhiyun {
1653*4882a593Smuzhiyun 	struct genpool_data_align data = {
1654*4882a593Smuzhiyun 		.align = SZ_128M,
1655*4882a593Smuzhiyun 	};
1656*4882a593Smuzhiyun 	void *buf = vmalloc(size);
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 	if (size >= DIMM_SIZE)
1659*4882a593Smuzhiyun 		*dma = gen_pool_alloc_algo(nfit_pool, size,
1660*4882a593Smuzhiyun 				gen_pool_first_fit_align, &data);
1661*4882a593Smuzhiyun 	else
1662*4882a593Smuzhiyun 		*dma = (unsigned long) buf;
1663*4882a593Smuzhiyun 	return __test_alloc(t, size, dma, buf);
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun 
nfit_test_lookup(resource_size_t addr)1666*4882a593Smuzhiyun static struct nfit_test_resource *nfit_test_lookup(resource_size_t addr)
1667*4882a593Smuzhiyun {
1668*4882a593Smuzhiyun 	int i;
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(instances); i++) {
1671*4882a593Smuzhiyun 		struct nfit_test_resource *n, *nfit_res = NULL;
1672*4882a593Smuzhiyun 		struct nfit_test *t = instances[i];
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 		if (!t)
1675*4882a593Smuzhiyun 			continue;
1676*4882a593Smuzhiyun 		spin_lock(&nfit_test_lock);
1677*4882a593Smuzhiyun 		list_for_each_entry(n, &t->resources, list) {
1678*4882a593Smuzhiyun 			if (addr >= n->res.start && (addr < n->res.start
1679*4882a593Smuzhiyun 						+ resource_size(&n->res))) {
1680*4882a593Smuzhiyun 				nfit_res = n;
1681*4882a593Smuzhiyun 				break;
1682*4882a593Smuzhiyun 			} else if (addr >= (unsigned long) n->buf
1683*4882a593Smuzhiyun 					&& (addr < (unsigned long) n->buf
1684*4882a593Smuzhiyun 						+ resource_size(&n->res))) {
1685*4882a593Smuzhiyun 				nfit_res = n;
1686*4882a593Smuzhiyun 				break;
1687*4882a593Smuzhiyun 			}
1688*4882a593Smuzhiyun 		}
1689*4882a593Smuzhiyun 		spin_unlock(&nfit_test_lock);
1690*4882a593Smuzhiyun 		if (nfit_res)
1691*4882a593Smuzhiyun 			return nfit_res;
1692*4882a593Smuzhiyun 	}
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun 	return NULL;
1695*4882a593Smuzhiyun }
1696*4882a593Smuzhiyun 
ars_state_init(struct device * dev,struct ars_state * ars_state)1697*4882a593Smuzhiyun static int ars_state_init(struct device *dev, struct ars_state *ars_state)
1698*4882a593Smuzhiyun {
1699*4882a593Smuzhiyun 	/* for testing, only store up to n records that fit within 4k */
1700*4882a593Smuzhiyun 	ars_state->ars_status = devm_kzalloc(dev,
1701*4882a593Smuzhiyun 			sizeof(struct nd_cmd_ars_status) + SZ_4K, GFP_KERNEL);
1702*4882a593Smuzhiyun 	if (!ars_state->ars_status)
1703*4882a593Smuzhiyun 		return -ENOMEM;
1704*4882a593Smuzhiyun 	spin_lock_init(&ars_state->lock);
1705*4882a593Smuzhiyun 	return 0;
1706*4882a593Smuzhiyun }
1707*4882a593Smuzhiyun 
put_dimms(void * data)1708*4882a593Smuzhiyun static void put_dimms(void *data)
1709*4882a593Smuzhiyun {
1710*4882a593Smuzhiyun 	struct nfit_test *t = data;
1711*4882a593Smuzhiyun 	int i;
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 	for (i = 0; i < t->num_dcr; i++)
1714*4882a593Smuzhiyun 		if (t->dimm_dev[i])
1715*4882a593Smuzhiyun 			device_unregister(t->dimm_dev[i]);
1716*4882a593Smuzhiyun }
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun static struct class *nfit_test_dimm;
1719*4882a593Smuzhiyun 
dimm_name_to_id(struct device * dev)1720*4882a593Smuzhiyun static int dimm_name_to_id(struct device *dev)
1721*4882a593Smuzhiyun {
1722*4882a593Smuzhiyun 	int dimm;
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 	if (sscanf(dev_name(dev), "test_dimm%d", &dimm) != 1)
1725*4882a593Smuzhiyun 		return -ENXIO;
1726*4882a593Smuzhiyun 	return dimm;
1727*4882a593Smuzhiyun }
1728*4882a593Smuzhiyun 
handle_show(struct device * dev,struct device_attribute * attr,char * buf)1729*4882a593Smuzhiyun static ssize_t handle_show(struct device *dev, struct device_attribute *attr,
1730*4882a593Smuzhiyun 		char *buf)
1731*4882a593Smuzhiyun {
1732*4882a593Smuzhiyun 	int dimm = dimm_name_to_id(dev);
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	if (dimm < 0)
1735*4882a593Smuzhiyun 		return dimm;
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun 	return sprintf(buf, "%#x\n", handle[dimm]);
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun DEVICE_ATTR_RO(handle);
1740*4882a593Smuzhiyun 
fail_cmd_show(struct device * dev,struct device_attribute * attr,char * buf)1741*4882a593Smuzhiyun static ssize_t fail_cmd_show(struct device *dev, struct device_attribute *attr,
1742*4882a593Smuzhiyun 		char *buf)
1743*4882a593Smuzhiyun {
1744*4882a593Smuzhiyun 	int dimm = dimm_name_to_id(dev);
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun 	if (dimm < 0)
1747*4882a593Smuzhiyun 		return dimm;
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 	return sprintf(buf, "%#lx\n", dimm_fail_cmd_flags[dimm]);
1750*4882a593Smuzhiyun }
1751*4882a593Smuzhiyun 
fail_cmd_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t size)1752*4882a593Smuzhiyun static ssize_t fail_cmd_store(struct device *dev, struct device_attribute *attr,
1753*4882a593Smuzhiyun 		const char *buf, size_t size)
1754*4882a593Smuzhiyun {
1755*4882a593Smuzhiyun 	int dimm = dimm_name_to_id(dev);
1756*4882a593Smuzhiyun 	unsigned long val;
1757*4882a593Smuzhiyun 	ssize_t rc;
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun 	if (dimm < 0)
1760*4882a593Smuzhiyun 		return dimm;
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	rc = kstrtol(buf, 0, &val);
1763*4882a593Smuzhiyun 	if (rc)
1764*4882a593Smuzhiyun 		return rc;
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 	dimm_fail_cmd_flags[dimm] = val;
1767*4882a593Smuzhiyun 	return size;
1768*4882a593Smuzhiyun }
1769*4882a593Smuzhiyun static DEVICE_ATTR_RW(fail_cmd);
1770*4882a593Smuzhiyun 
fail_cmd_code_show(struct device * dev,struct device_attribute * attr,char * buf)1771*4882a593Smuzhiyun static ssize_t fail_cmd_code_show(struct device *dev, struct device_attribute *attr,
1772*4882a593Smuzhiyun 		char *buf)
1773*4882a593Smuzhiyun {
1774*4882a593Smuzhiyun 	int dimm = dimm_name_to_id(dev);
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 	if (dimm < 0)
1777*4882a593Smuzhiyun 		return dimm;
1778*4882a593Smuzhiyun 
1779*4882a593Smuzhiyun 	return sprintf(buf, "%d\n", dimm_fail_cmd_code[dimm]);
1780*4882a593Smuzhiyun }
1781*4882a593Smuzhiyun 
fail_cmd_code_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t size)1782*4882a593Smuzhiyun static ssize_t fail_cmd_code_store(struct device *dev, struct device_attribute *attr,
1783*4882a593Smuzhiyun 		const char *buf, size_t size)
1784*4882a593Smuzhiyun {
1785*4882a593Smuzhiyun 	int dimm = dimm_name_to_id(dev);
1786*4882a593Smuzhiyun 	unsigned long val;
1787*4882a593Smuzhiyun 	ssize_t rc;
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun 	if (dimm < 0)
1790*4882a593Smuzhiyun 		return dimm;
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun 	rc = kstrtol(buf, 0, &val);
1793*4882a593Smuzhiyun 	if (rc)
1794*4882a593Smuzhiyun 		return rc;
1795*4882a593Smuzhiyun 
1796*4882a593Smuzhiyun 	dimm_fail_cmd_code[dimm] = val;
1797*4882a593Smuzhiyun 	return size;
1798*4882a593Smuzhiyun }
1799*4882a593Smuzhiyun static DEVICE_ATTR_RW(fail_cmd_code);
1800*4882a593Smuzhiyun 
lock_dimm_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t size)1801*4882a593Smuzhiyun static ssize_t lock_dimm_store(struct device *dev,
1802*4882a593Smuzhiyun 		struct device_attribute *attr, const char *buf, size_t size)
1803*4882a593Smuzhiyun {
1804*4882a593Smuzhiyun 	int dimm = dimm_name_to_id(dev);
1805*4882a593Smuzhiyun 	struct nfit_test_sec *sec = &dimm_sec_info[dimm];
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 	sec->state = ND_INTEL_SEC_STATE_ENABLED | ND_INTEL_SEC_STATE_LOCKED;
1808*4882a593Smuzhiyun 	return size;
1809*4882a593Smuzhiyun }
1810*4882a593Smuzhiyun static DEVICE_ATTR_WO(lock_dimm);
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun static struct attribute *nfit_test_dimm_attributes[] = {
1813*4882a593Smuzhiyun 	&dev_attr_fail_cmd.attr,
1814*4882a593Smuzhiyun 	&dev_attr_fail_cmd_code.attr,
1815*4882a593Smuzhiyun 	&dev_attr_handle.attr,
1816*4882a593Smuzhiyun 	&dev_attr_lock_dimm.attr,
1817*4882a593Smuzhiyun 	NULL,
1818*4882a593Smuzhiyun };
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun static struct attribute_group nfit_test_dimm_attribute_group = {
1821*4882a593Smuzhiyun 	.attrs = nfit_test_dimm_attributes,
1822*4882a593Smuzhiyun };
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun static const struct attribute_group *nfit_test_dimm_attribute_groups[] = {
1825*4882a593Smuzhiyun 	&nfit_test_dimm_attribute_group,
1826*4882a593Smuzhiyun 	NULL,
1827*4882a593Smuzhiyun };
1828*4882a593Smuzhiyun 
nfit_test_dimm_init(struct nfit_test * t)1829*4882a593Smuzhiyun static int nfit_test_dimm_init(struct nfit_test *t)
1830*4882a593Smuzhiyun {
1831*4882a593Smuzhiyun 	int i;
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun 	if (devm_add_action_or_reset(&t->pdev.dev, put_dimms, t))
1834*4882a593Smuzhiyun 		return -ENOMEM;
1835*4882a593Smuzhiyun 	for (i = 0; i < t->num_dcr; i++) {
1836*4882a593Smuzhiyun 		t->dimm_dev[i] = device_create_with_groups(nfit_test_dimm,
1837*4882a593Smuzhiyun 				&t->pdev.dev, 0, NULL,
1838*4882a593Smuzhiyun 				nfit_test_dimm_attribute_groups,
1839*4882a593Smuzhiyun 				"test_dimm%d", i + t->dcr_idx);
1840*4882a593Smuzhiyun 		if (!t->dimm_dev[i])
1841*4882a593Smuzhiyun 			return -ENOMEM;
1842*4882a593Smuzhiyun 	}
1843*4882a593Smuzhiyun 	return 0;
1844*4882a593Smuzhiyun }
1845*4882a593Smuzhiyun 
security_init(struct nfit_test * t)1846*4882a593Smuzhiyun static void security_init(struct nfit_test *t)
1847*4882a593Smuzhiyun {
1848*4882a593Smuzhiyun 	int i;
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	for (i = 0; i < t->num_dcr; i++) {
1851*4882a593Smuzhiyun 		struct nfit_test_sec *sec = &dimm_sec_info[i];
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun 		sec->ext_state = ND_INTEL_SEC_ESTATE_ENABLED;
1854*4882a593Smuzhiyun 	}
1855*4882a593Smuzhiyun }
1856*4882a593Smuzhiyun 
smart_init(struct nfit_test * t)1857*4882a593Smuzhiyun static void smart_init(struct nfit_test *t)
1858*4882a593Smuzhiyun {
1859*4882a593Smuzhiyun 	int i;
1860*4882a593Smuzhiyun 	const struct nd_intel_smart_threshold smart_t_data = {
1861*4882a593Smuzhiyun 		.alarm_control = ND_INTEL_SMART_SPARE_TRIP
1862*4882a593Smuzhiyun 			| ND_INTEL_SMART_TEMP_TRIP,
1863*4882a593Smuzhiyun 		.media_temperature = 40 * 16,
1864*4882a593Smuzhiyun 		.ctrl_temperature = 30 * 16,
1865*4882a593Smuzhiyun 		.spares = 5,
1866*4882a593Smuzhiyun 	};
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 	for (i = 0; i < t->num_dcr; i++) {
1869*4882a593Smuzhiyun 		memcpy(&t->smart[i], &smart_def, sizeof(smart_def));
1870*4882a593Smuzhiyun 		memcpy(&t->smart_threshold[i], &smart_t_data,
1871*4882a593Smuzhiyun 				sizeof(smart_t_data));
1872*4882a593Smuzhiyun 	}
1873*4882a593Smuzhiyun }
1874*4882a593Smuzhiyun 
nfit_test0_alloc(struct nfit_test * t)1875*4882a593Smuzhiyun static int nfit_test0_alloc(struct nfit_test *t)
1876*4882a593Smuzhiyun {
1877*4882a593Smuzhiyun 	size_t nfit_size = sizeof(struct acpi_nfit_system_address) * NUM_SPA
1878*4882a593Smuzhiyun 			+ sizeof(struct acpi_nfit_memory_map) * NUM_MEM
1879*4882a593Smuzhiyun 			+ sizeof(struct acpi_nfit_control_region) * NUM_DCR
1880*4882a593Smuzhiyun 			+ offsetof(struct acpi_nfit_control_region,
1881*4882a593Smuzhiyun 					window_size) * NUM_DCR
1882*4882a593Smuzhiyun 			+ sizeof(struct acpi_nfit_data_region) * NUM_BDW
1883*4882a593Smuzhiyun 			+ (sizeof(struct acpi_nfit_flush_address)
1884*4882a593Smuzhiyun 					+ sizeof(u64) * NUM_HINTS) * NUM_DCR
1885*4882a593Smuzhiyun 			+ sizeof(struct acpi_nfit_capabilities);
1886*4882a593Smuzhiyun 	int i;
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun 	t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma);
1889*4882a593Smuzhiyun 	if (!t->nfit_buf)
1890*4882a593Smuzhiyun 		return -ENOMEM;
1891*4882a593Smuzhiyun 	t->nfit_size = nfit_size;
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun 	t->spa_set[0] = test_alloc(t, SPA0_SIZE, &t->spa_set_dma[0]);
1894*4882a593Smuzhiyun 	if (!t->spa_set[0])
1895*4882a593Smuzhiyun 		return -ENOMEM;
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun 	t->spa_set[1] = test_alloc(t, SPA1_SIZE, &t->spa_set_dma[1]);
1898*4882a593Smuzhiyun 	if (!t->spa_set[1])
1899*4882a593Smuzhiyun 		return -ENOMEM;
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 	t->spa_set[2] = test_alloc(t, SPA0_SIZE, &t->spa_set_dma[2]);
1902*4882a593Smuzhiyun 	if (!t->spa_set[2])
1903*4882a593Smuzhiyun 		return -ENOMEM;
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun 	for (i = 0; i < t->num_dcr; i++) {
1906*4882a593Smuzhiyun 		t->dimm[i] = test_alloc(t, DIMM_SIZE, &t->dimm_dma[i]);
1907*4882a593Smuzhiyun 		if (!t->dimm[i])
1908*4882a593Smuzhiyun 			return -ENOMEM;
1909*4882a593Smuzhiyun 
1910*4882a593Smuzhiyun 		t->label[i] = test_alloc(t, LABEL_SIZE, &t->label_dma[i]);
1911*4882a593Smuzhiyun 		if (!t->label[i])
1912*4882a593Smuzhiyun 			return -ENOMEM;
1913*4882a593Smuzhiyun 		sprintf(t->label[i], "label%d", i);
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun 		t->flush[i] = test_alloc(t, max(PAGE_SIZE,
1916*4882a593Smuzhiyun 					sizeof(u64) * NUM_HINTS),
1917*4882a593Smuzhiyun 				&t->flush_dma[i]);
1918*4882a593Smuzhiyun 		if (!t->flush[i])
1919*4882a593Smuzhiyun 			return -ENOMEM;
1920*4882a593Smuzhiyun 	}
1921*4882a593Smuzhiyun 
1922*4882a593Smuzhiyun 	for (i = 0; i < t->num_dcr; i++) {
1923*4882a593Smuzhiyun 		t->dcr[i] = test_alloc(t, LABEL_SIZE, &t->dcr_dma[i]);
1924*4882a593Smuzhiyun 		if (!t->dcr[i])
1925*4882a593Smuzhiyun 			return -ENOMEM;
1926*4882a593Smuzhiyun 	}
1927*4882a593Smuzhiyun 
1928*4882a593Smuzhiyun 	t->_fit = test_alloc(t, sizeof(union acpi_object **), &t->_fit_dma);
1929*4882a593Smuzhiyun 	if (!t->_fit)
1930*4882a593Smuzhiyun 		return -ENOMEM;
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun 	if (nfit_test_dimm_init(t))
1933*4882a593Smuzhiyun 		return -ENOMEM;
1934*4882a593Smuzhiyun 	smart_init(t);
1935*4882a593Smuzhiyun 	security_init(t);
1936*4882a593Smuzhiyun 	return ars_state_init(&t->pdev.dev, &t->ars_state);
1937*4882a593Smuzhiyun }
1938*4882a593Smuzhiyun 
nfit_test1_alloc(struct nfit_test * t)1939*4882a593Smuzhiyun static int nfit_test1_alloc(struct nfit_test *t)
1940*4882a593Smuzhiyun {
1941*4882a593Smuzhiyun 	size_t nfit_size = sizeof(struct acpi_nfit_system_address) * 2
1942*4882a593Smuzhiyun 		+ sizeof(struct acpi_nfit_memory_map) * 2
1943*4882a593Smuzhiyun 		+ offsetof(struct acpi_nfit_control_region, window_size) * 2;
1944*4882a593Smuzhiyun 	int i;
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun 	t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma);
1947*4882a593Smuzhiyun 	if (!t->nfit_buf)
1948*4882a593Smuzhiyun 		return -ENOMEM;
1949*4882a593Smuzhiyun 	t->nfit_size = nfit_size;
1950*4882a593Smuzhiyun 
1951*4882a593Smuzhiyun 	t->spa_set[0] = test_alloc(t, SPA2_SIZE, &t->spa_set_dma[0]);
1952*4882a593Smuzhiyun 	if (!t->spa_set[0])
1953*4882a593Smuzhiyun 		return -ENOMEM;
1954*4882a593Smuzhiyun 
1955*4882a593Smuzhiyun 	for (i = 0; i < t->num_dcr; i++) {
1956*4882a593Smuzhiyun 		t->label[i] = test_alloc(t, LABEL_SIZE, &t->label_dma[i]);
1957*4882a593Smuzhiyun 		if (!t->label[i])
1958*4882a593Smuzhiyun 			return -ENOMEM;
1959*4882a593Smuzhiyun 		sprintf(t->label[i], "label%d", i);
1960*4882a593Smuzhiyun 	}
1961*4882a593Smuzhiyun 
1962*4882a593Smuzhiyun 	t->spa_set[1] = test_alloc(t, SPA_VCD_SIZE, &t->spa_set_dma[1]);
1963*4882a593Smuzhiyun 	if (!t->spa_set[1])
1964*4882a593Smuzhiyun 		return -ENOMEM;
1965*4882a593Smuzhiyun 
1966*4882a593Smuzhiyun 	if (nfit_test_dimm_init(t))
1967*4882a593Smuzhiyun 		return -ENOMEM;
1968*4882a593Smuzhiyun 	smart_init(t);
1969*4882a593Smuzhiyun 	return ars_state_init(&t->pdev.dev, &t->ars_state);
1970*4882a593Smuzhiyun }
1971*4882a593Smuzhiyun 
dcr_common_init(struct acpi_nfit_control_region * dcr)1972*4882a593Smuzhiyun static void dcr_common_init(struct acpi_nfit_control_region *dcr)
1973*4882a593Smuzhiyun {
1974*4882a593Smuzhiyun 	dcr->vendor_id = 0xabcd;
1975*4882a593Smuzhiyun 	dcr->device_id = 0;
1976*4882a593Smuzhiyun 	dcr->revision_id = 1;
1977*4882a593Smuzhiyun 	dcr->valid_fields = 1;
1978*4882a593Smuzhiyun 	dcr->manufacturing_location = 0xa;
1979*4882a593Smuzhiyun 	dcr->manufacturing_date = cpu_to_be16(2016);
1980*4882a593Smuzhiyun }
1981*4882a593Smuzhiyun 
nfit_test0_setup(struct nfit_test * t)1982*4882a593Smuzhiyun static void nfit_test0_setup(struct nfit_test *t)
1983*4882a593Smuzhiyun {
1984*4882a593Smuzhiyun 	const int flush_hint_size = sizeof(struct acpi_nfit_flush_address)
1985*4882a593Smuzhiyun 		+ (sizeof(u64) * NUM_HINTS);
1986*4882a593Smuzhiyun 	struct acpi_nfit_desc *acpi_desc;
1987*4882a593Smuzhiyun 	struct acpi_nfit_memory_map *memdev;
1988*4882a593Smuzhiyun 	void *nfit_buf = t->nfit_buf;
1989*4882a593Smuzhiyun 	struct acpi_nfit_system_address *spa;
1990*4882a593Smuzhiyun 	struct acpi_nfit_control_region *dcr;
1991*4882a593Smuzhiyun 	struct acpi_nfit_data_region *bdw;
1992*4882a593Smuzhiyun 	struct acpi_nfit_flush_address *flush;
1993*4882a593Smuzhiyun 	struct acpi_nfit_capabilities *pcap;
1994*4882a593Smuzhiyun 	unsigned int offset = 0, i;
1995*4882a593Smuzhiyun 	unsigned long *acpi_mask;
1996*4882a593Smuzhiyun 
1997*4882a593Smuzhiyun 	/*
1998*4882a593Smuzhiyun 	 * spa0 (interleave first half of dimm0 and dimm1, note storage
1999*4882a593Smuzhiyun 	 * does not actually alias the related block-data-window
2000*4882a593Smuzhiyun 	 * regions)
2001*4882a593Smuzhiyun 	 */
2002*4882a593Smuzhiyun 	spa = nfit_buf;
2003*4882a593Smuzhiyun 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
2004*4882a593Smuzhiyun 	spa->header.length = sizeof(*spa);
2005*4882a593Smuzhiyun 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
2006*4882a593Smuzhiyun 	spa->range_index = 0+1;
2007*4882a593Smuzhiyun 	spa->address = t->spa_set_dma[0];
2008*4882a593Smuzhiyun 	spa->length = SPA0_SIZE;
2009*4882a593Smuzhiyun 	offset += spa->header.length;
2010*4882a593Smuzhiyun 
2011*4882a593Smuzhiyun 	/*
2012*4882a593Smuzhiyun 	 * spa1 (interleave last half of the 4 DIMMS, note storage
2013*4882a593Smuzhiyun 	 * does not actually alias the related block-data-window
2014*4882a593Smuzhiyun 	 * regions)
2015*4882a593Smuzhiyun 	 */
2016*4882a593Smuzhiyun 	spa = nfit_buf + offset;
2017*4882a593Smuzhiyun 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
2018*4882a593Smuzhiyun 	spa->header.length = sizeof(*spa);
2019*4882a593Smuzhiyun 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
2020*4882a593Smuzhiyun 	spa->range_index = 1+1;
2021*4882a593Smuzhiyun 	spa->address = t->spa_set_dma[1];
2022*4882a593Smuzhiyun 	spa->length = SPA1_SIZE;
2023*4882a593Smuzhiyun 	offset += spa->header.length;
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun 	/* spa2 (dcr0) dimm0 */
2026*4882a593Smuzhiyun 	spa = nfit_buf + offset;
2027*4882a593Smuzhiyun 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
2028*4882a593Smuzhiyun 	spa->header.length = sizeof(*spa);
2029*4882a593Smuzhiyun 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
2030*4882a593Smuzhiyun 	spa->range_index = 2+1;
2031*4882a593Smuzhiyun 	spa->address = t->dcr_dma[0];
2032*4882a593Smuzhiyun 	spa->length = DCR_SIZE;
2033*4882a593Smuzhiyun 	offset += spa->header.length;
2034*4882a593Smuzhiyun 
2035*4882a593Smuzhiyun 	/* spa3 (dcr1) dimm1 */
2036*4882a593Smuzhiyun 	spa = nfit_buf + offset;
2037*4882a593Smuzhiyun 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
2038*4882a593Smuzhiyun 	spa->header.length = sizeof(*spa);
2039*4882a593Smuzhiyun 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
2040*4882a593Smuzhiyun 	spa->range_index = 3+1;
2041*4882a593Smuzhiyun 	spa->address = t->dcr_dma[1];
2042*4882a593Smuzhiyun 	spa->length = DCR_SIZE;
2043*4882a593Smuzhiyun 	offset += spa->header.length;
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun 	/* spa4 (dcr2) dimm2 */
2046*4882a593Smuzhiyun 	spa = nfit_buf + offset;
2047*4882a593Smuzhiyun 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
2048*4882a593Smuzhiyun 	spa->header.length = sizeof(*spa);
2049*4882a593Smuzhiyun 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
2050*4882a593Smuzhiyun 	spa->range_index = 4+1;
2051*4882a593Smuzhiyun 	spa->address = t->dcr_dma[2];
2052*4882a593Smuzhiyun 	spa->length = DCR_SIZE;
2053*4882a593Smuzhiyun 	offset += spa->header.length;
2054*4882a593Smuzhiyun 
2055*4882a593Smuzhiyun 	/* spa5 (dcr3) dimm3 */
2056*4882a593Smuzhiyun 	spa = nfit_buf + offset;
2057*4882a593Smuzhiyun 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
2058*4882a593Smuzhiyun 	spa->header.length = sizeof(*spa);
2059*4882a593Smuzhiyun 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
2060*4882a593Smuzhiyun 	spa->range_index = 5+1;
2061*4882a593Smuzhiyun 	spa->address = t->dcr_dma[3];
2062*4882a593Smuzhiyun 	spa->length = DCR_SIZE;
2063*4882a593Smuzhiyun 	offset += spa->header.length;
2064*4882a593Smuzhiyun 
2065*4882a593Smuzhiyun 	/* spa6 (bdw for dcr0) dimm0 */
2066*4882a593Smuzhiyun 	spa = nfit_buf + offset;
2067*4882a593Smuzhiyun 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
2068*4882a593Smuzhiyun 	spa->header.length = sizeof(*spa);
2069*4882a593Smuzhiyun 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
2070*4882a593Smuzhiyun 	spa->range_index = 6+1;
2071*4882a593Smuzhiyun 	spa->address = t->dimm_dma[0];
2072*4882a593Smuzhiyun 	spa->length = DIMM_SIZE;
2073*4882a593Smuzhiyun 	offset += spa->header.length;
2074*4882a593Smuzhiyun 
2075*4882a593Smuzhiyun 	/* spa7 (bdw for dcr1) dimm1 */
2076*4882a593Smuzhiyun 	spa = nfit_buf + offset;
2077*4882a593Smuzhiyun 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
2078*4882a593Smuzhiyun 	spa->header.length = sizeof(*spa);
2079*4882a593Smuzhiyun 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
2080*4882a593Smuzhiyun 	spa->range_index = 7+1;
2081*4882a593Smuzhiyun 	spa->address = t->dimm_dma[1];
2082*4882a593Smuzhiyun 	spa->length = DIMM_SIZE;
2083*4882a593Smuzhiyun 	offset += spa->header.length;
2084*4882a593Smuzhiyun 
2085*4882a593Smuzhiyun 	/* spa8 (bdw for dcr2) dimm2 */
2086*4882a593Smuzhiyun 	spa = nfit_buf + offset;
2087*4882a593Smuzhiyun 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
2088*4882a593Smuzhiyun 	spa->header.length = sizeof(*spa);
2089*4882a593Smuzhiyun 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
2090*4882a593Smuzhiyun 	spa->range_index = 8+1;
2091*4882a593Smuzhiyun 	spa->address = t->dimm_dma[2];
2092*4882a593Smuzhiyun 	spa->length = DIMM_SIZE;
2093*4882a593Smuzhiyun 	offset += spa->header.length;
2094*4882a593Smuzhiyun 
2095*4882a593Smuzhiyun 	/* spa9 (bdw for dcr3) dimm3 */
2096*4882a593Smuzhiyun 	spa = nfit_buf + offset;
2097*4882a593Smuzhiyun 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
2098*4882a593Smuzhiyun 	spa->header.length = sizeof(*spa);
2099*4882a593Smuzhiyun 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
2100*4882a593Smuzhiyun 	spa->range_index = 9+1;
2101*4882a593Smuzhiyun 	spa->address = t->dimm_dma[3];
2102*4882a593Smuzhiyun 	spa->length = DIMM_SIZE;
2103*4882a593Smuzhiyun 	offset += spa->header.length;
2104*4882a593Smuzhiyun 
2105*4882a593Smuzhiyun 	/* mem-region0 (spa0, dimm0) */
2106*4882a593Smuzhiyun 	memdev = nfit_buf + offset;
2107*4882a593Smuzhiyun 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
2108*4882a593Smuzhiyun 	memdev->header.length = sizeof(*memdev);
2109*4882a593Smuzhiyun 	memdev->device_handle = handle[0];
2110*4882a593Smuzhiyun 	memdev->physical_id = 0;
2111*4882a593Smuzhiyun 	memdev->region_id = 0;
2112*4882a593Smuzhiyun 	memdev->range_index = 0+1;
2113*4882a593Smuzhiyun 	memdev->region_index = 4+1;
2114*4882a593Smuzhiyun 	memdev->region_size = SPA0_SIZE/2;
2115*4882a593Smuzhiyun 	memdev->region_offset = 1;
2116*4882a593Smuzhiyun 	memdev->address = 0;
2117*4882a593Smuzhiyun 	memdev->interleave_index = 0;
2118*4882a593Smuzhiyun 	memdev->interleave_ways = 2;
2119*4882a593Smuzhiyun 	offset += memdev->header.length;
2120*4882a593Smuzhiyun 
2121*4882a593Smuzhiyun 	/* mem-region1 (spa0, dimm1) */
2122*4882a593Smuzhiyun 	memdev = nfit_buf + offset;
2123*4882a593Smuzhiyun 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
2124*4882a593Smuzhiyun 	memdev->header.length = sizeof(*memdev);
2125*4882a593Smuzhiyun 	memdev->device_handle = handle[1];
2126*4882a593Smuzhiyun 	memdev->physical_id = 1;
2127*4882a593Smuzhiyun 	memdev->region_id = 0;
2128*4882a593Smuzhiyun 	memdev->range_index = 0+1;
2129*4882a593Smuzhiyun 	memdev->region_index = 5+1;
2130*4882a593Smuzhiyun 	memdev->region_size = SPA0_SIZE/2;
2131*4882a593Smuzhiyun 	memdev->region_offset = (1 << 8);
2132*4882a593Smuzhiyun 	memdev->address = 0;
2133*4882a593Smuzhiyun 	memdev->interleave_index = 0;
2134*4882a593Smuzhiyun 	memdev->interleave_ways = 2;
2135*4882a593Smuzhiyun 	memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
2136*4882a593Smuzhiyun 	offset += memdev->header.length;
2137*4882a593Smuzhiyun 
2138*4882a593Smuzhiyun 	/* mem-region2 (spa1, dimm0) */
2139*4882a593Smuzhiyun 	memdev = nfit_buf + offset;
2140*4882a593Smuzhiyun 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
2141*4882a593Smuzhiyun 	memdev->header.length = sizeof(*memdev);
2142*4882a593Smuzhiyun 	memdev->device_handle = handle[0];
2143*4882a593Smuzhiyun 	memdev->physical_id = 0;
2144*4882a593Smuzhiyun 	memdev->region_id = 1;
2145*4882a593Smuzhiyun 	memdev->range_index = 1+1;
2146*4882a593Smuzhiyun 	memdev->region_index = 4+1;
2147*4882a593Smuzhiyun 	memdev->region_size = SPA1_SIZE/4;
2148*4882a593Smuzhiyun 	memdev->region_offset = (1 << 16);
2149*4882a593Smuzhiyun 	memdev->address = SPA0_SIZE/2;
2150*4882a593Smuzhiyun 	memdev->interleave_index = 0;
2151*4882a593Smuzhiyun 	memdev->interleave_ways = 4;
2152*4882a593Smuzhiyun 	memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
2153*4882a593Smuzhiyun 	offset += memdev->header.length;
2154*4882a593Smuzhiyun 
2155*4882a593Smuzhiyun 	/* mem-region3 (spa1, dimm1) */
2156*4882a593Smuzhiyun 	memdev = nfit_buf + offset;
2157*4882a593Smuzhiyun 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
2158*4882a593Smuzhiyun 	memdev->header.length = sizeof(*memdev);
2159*4882a593Smuzhiyun 	memdev->device_handle = handle[1];
2160*4882a593Smuzhiyun 	memdev->physical_id = 1;
2161*4882a593Smuzhiyun 	memdev->region_id = 1;
2162*4882a593Smuzhiyun 	memdev->range_index = 1+1;
2163*4882a593Smuzhiyun 	memdev->region_index = 5+1;
2164*4882a593Smuzhiyun 	memdev->region_size = SPA1_SIZE/4;
2165*4882a593Smuzhiyun 	memdev->region_offset = (1 << 24);
2166*4882a593Smuzhiyun 	memdev->address = SPA0_SIZE/2;
2167*4882a593Smuzhiyun 	memdev->interleave_index = 0;
2168*4882a593Smuzhiyun 	memdev->interleave_ways = 4;
2169*4882a593Smuzhiyun 	offset += memdev->header.length;
2170*4882a593Smuzhiyun 
2171*4882a593Smuzhiyun 	/* mem-region4 (spa1, dimm2) */
2172*4882a593Smuzhiyun 	memdev = nfit_buf + offset;
2173*4882a593Smuzhiyun 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
2174*4882a593Smuzhiyun 	memdev->header.length = sizeof(*memdev);
2175*4882a593Smuzhiyun 	memdev->device_handle = handle[2];
2176*4882a593Smuzhiyun 	memdev->physical_id = 2;
2177*4882a593Smuzhiyun 	memdev->region_id = 0;
2178*4882a593Smuzhiyun 	memdev->range_index = 1+1;
2179*4882a593Smuzhiyun 	memdev->region_index = 6+1;
2180*4882a593Smuzhiyun 	memdev->region_size = SPA1_SIZE/4;
2181*4882a593Smuzhiyun 	memdev->region_offset = (1ULL << 32);
2182*4882a593Smuzhiyun 	memdev->address = SPA0_SIZE/2;
2183*4882a593Smuzhiyun 	memdev->interleave_index = 0;
2184*4882a593Smuzhiyun 	memdev->interleave_ways = 4;
2185*4882a593Smuzhiyun 	memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
2186*4882a593Smuzhiyun 	offset += memdev->header.length;
2187*4882a593Smuzhiyun 
2188*4882a593Smuzhiyun 	/* mem-region5 (spa1, dimm3) */
2189*4882a593Smuzhiyun 	memdev = nfit_buf + offset;
2190*4882a593Smuzhiyun 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
2191*4882a593Smuzhiyun 	memdev->header.length = sizeof(*memdev);
2192*4882a593Smuzhiyun 	memdev->device_handle = handle[3];
2193*4882a593Smuzhiyun 	memdev->physical_id = 3;
2194*4882a593Smuzhiyun 	memdev->region_id = 0;
2195*4882a593Smuzhiyun 	memdev->range_index = 1+1;
2196*4882a593Smuzhiyun 	memdev->region_index = 7+1;
2197*4882a593Smuzhiyun 	memdev->region_size = SPA1_SIZE/4;
2198*4882a593Smuzhiyun 	memdev->region_offset = (1ULL << 40);
2199*4882a593Smuzhiyun 	memdev->address = SPA0_SIZE/2;
2200*4882a593Smuzhiyun 	memdev->interleave_index = 0;
2201*4882a593Smuzhiyun 	memdev->interleave_ways = 4;
2202*4882a593Smuzhiyun 	offset += memdev->header.length;
2203*4882a593Smuzhiyun 
2204*4882a593Smuzhiyun 	/* mem-region6 (spa/dcr0, dimm0) */
2205*4882a593Smuzhiyun 	memdev = nfit_buf + offset;
2206*4882a593Smuzhiyun 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
2207*4882a593Smuzhiyun 	memdev->header.length = sizeof(*memdev);
2208*4882a593Smuzhiyun 	memdev->device_handle = handle[0];
2209*4882a593Smuzhiyun 	memdev->physical_id = 0;
2210*4882a593Smuzhiyun 	memdev->region_id = 0;
2211*4882a593Smuzhiyun 	memdev->range_index = 2+1;
2212*4882a593Smuzhiyun 	memdev->region_index = 0+1;
2213*4882a593Smuzhiyun 	memdev->region_size = 0;
2214*4882a593Smuzhiyun 	memdev->region_offset = 0;
2215*4882a593Smuzhiyun 	memdev->address = 0;
2216*4882a593Smuzhiyun 	memdev->interleave_index = 0;
2217*4882a593Smuzhiyun 	memdev->interleave_ways = 1;
2218*4882a593Smuzhiyun 	offset += memdev->header.length;
2219*4882a593Smuzhiyun 
2220*4882a593Smuzhiyun 	/* mem-region7 (spa/dcr1, dimm1) */
2221*4882a593Smuzhiyun 	memdev = nfit_buf + offset;
2222*4882a593Smuzhiyun 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
2223*4882a593Smuzhiyun 	memdev->header.length = sizeof(*memdev);
2224*4882a593Smuzhiyun 	memdev->device_handle = handle[1];
2225*4882a593Smuzhiyun 	memdev->physical_id = 1;
2226*4882a593Smuzhiyun 	memdev->region_id = 0;
2227*4882a593Smuzhiyun 	memdev->range_index = 3+1;
2228*4882a593Smuzhiyun 	memdev->region_index = 1+1;
2229*4882a593Smuzhiyun 	memdev->region_size = 0;
2230*4882a593Smuzhiyun 	memdev->region_offset = 0;
2231*4882a593Smuzhiyun 	memdev->address = 0;
2232*4882a593Smuzhiyun 	memdev->interleave_index = 0;
2233*4882a593Smuzhiyun 	memdev->interleave_ways = 1;
2234*4882a593Smuzhiyun 	offset += memdev->header.length;
2235*4882a593Smuzhiyun 
2236*4882a593Smuzhiyun 	/* mem-region8 (spa/dcr2, dimm2) */
2237*4882a593Smuzhiyun 	memdev = nfit_buf + offset;
2238*4882a593Smuzhiyun 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
2239*4882a593Smuzhiyun 	memdev->header.length = sizeof(*memdev);
2240*4882a593Smuzhiyun 	memdev->device_handle = handle[2];
2241*4882a593Smuzhiyun 	memdev->physical_id = 2;
2242*4882a593Smuzhiyun 	memdev->region_id = 0;
2243*4882a593Smuzhiyun 	memdev->range_index = 4+1;
2244*4882a593Smuzhiyun 	memdev->region_index = 2+1;
2245*4882a593Smuzhiyun 	memdev->region_size = 0;
2246*4882a593Smuzhiyun 	memdev->region_offset = 0;
2247*4882a593Smuzhiyun 	memdev->address = 0;
2248*4882a593Smuzhiyun 	memdev->interleave_index = 0;
2249*4882a593Smuzhiyun 	memdev->interleave_ways = 1;
2250*4882a593Smuzhiyun 	offset += memdev->header.length;
2251*4882a593Smuzhiyun 
2252*4882a593Smuzhiyun 	/* mem-region9 (spa/dcr3, dimm3) */
2253*4882a593Smuzhiyun 	memdev = nfit_buf + offset;
2254*4882a593Smuzhiyun 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
2255*4882a593Smuzhiyun 	memdev->header.length = sizeof(*memdev);
2256*4882a593Smuzhiyun 	memdev->device_handle = handle[3];
2257*4882a593Smuzhiyun 	memdev->physical_id = 3;
2258*4882a593Smuzhiyun 	memdev->region_id = 0;
2259*4882a593Smuzhiyun 	memdev->range_index = 5+1;
2260*4882a593Smuzhiyun 	memdev->region_index = 3+1;
2261*4882a593Smuzhiyun 	memdev->region_size = 0;
2262*4882a593Smuzhiyun 	memdev->region_offset = 0;
2263*4882a593Smuzhiyun 	memdev->address = 0;
2264*4882a593Smuzhiyun 	memdev->interleave_index = 0;
2265*4882a593Smuzhiyun 	memdev->interleave_ways = 1;
2266*4882a593Smuzhiyun 	offset += memdev->header.length;
2267*4882a593Smuzhiyun 
2268*4882a593Smuzhiyun 	/* mem-region10 (spa/bdw0, dimm0) */
2269*4882a593Smuzhiyun 	memdev = nfit_buf + offset;
2270*4882a593Smuzhiyun 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
2271*4882a593Smuzhiyun 	memdev->header.length = sizeof(*memdev);
2272*4882a593Smuzhiyun 	memdev->device_handle = handle[0];
2273*4882a593Smuzhiyun 	memdev->physical_id = 0;
2274*4882a593Smuzhiyun 	memdev->region_id = 0;
2275*4882a593Smuzhiyun 	memdev->range_index = 6+1;
2276*4882a593Smuzhiyun 	memdev->region_index = 0+1;
2277*4882a593Smuzhiyun 	memdev->region_size = 0;
2278*4882a593Smuzhiyun 	memdev->region_offset = 0;
2279*4882a593Smuzhiyun 	memdev->address = 0;
2280*4882a593Smuzhiyun 	memdev->interleave_index = 0;
2281*4882a593Smuzhiyun 	memdev->interleave_ways = 1;
2282*4882a593Smuzhiyun 	offset += memdev->header.length;
2283*4882a593Smuzhiyun 
2284*4882a593Smuzhiyun 	/* mem-region11 (spa/bdw1, dimm1) */
2285*4882a593Smuzhiyun 	memdev = nfit_buf + offset;
2286*4882a593Smuzhiyun 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
2287*4882a593Smuzhiyun 	memdev->header.length = sizeof(*memdev);
2288*4882a593Smuzhiyun 	memdev->device_handle = handle[1];
2289*4882a593Smuzhiyun 	memdev->physical_id = 1;
2290*4882a593Smuzhiyun 	memdev->region_id = 0;
2291*4882a593Smuzhiyun 	memdev->range_index = 7+1;
2292*4882a593Smuzhiyun 	memdev->region_index = 1+1;
2293*4882a593Smuzhiyun 	memdev->region_size = 0;
2294*4882a593Smuzhiyun 	memdev->region_offset = 0;
2295*4882a593Smuzhiyun 	memdev->address = 0;
2296*4882a593Smuzhiyun 	memdev->interleave_index = 0;
2297*4882a593Smuzhiyun 	memdev->interleave_ways = 1;
2298*4882a593Smuzhiyun 	offset += memdev->header.length;
2299*4882a593Smuzhiyun 
2300*4882a593Smuzhiyun 	/* mem-region12 (spa/bdw2, dimm2) */
2301*4882a593Smuzhiyun 	memdev = nfit_buf + offset;
2302*4882a593Smuzhiyun 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
2303*4882a593Smuzhiyun 	memdev->header.length = sizeof(*memdev);
2304*4882a593Smuzhiyun 	memdev->device_handle = handle[2];
2305*4882a593Smuzhiyun 	memdev->physical_id = 2;
2306*4882a593Smuzhiyun 	memdev->region_id = 0;
2307*4882a593Smuzhiyun 	memdev->range_index = 8+1;
2308*4882a593Smuzhiyun 	memdev->region_index = 2+1;
2309*4882a593Smuzhiyun 	memdev->region_size = 0;
2310*4882a593Smuzhiyun 	memdev->region_offset = 0;
2311*4882a593Smuzhiyun 	memdev->address = 0;
2312*4882a593Smuzhiyun 	memdev->interleave_index = 0;
2313*4882a593Smuzhiyun 	memdev->interleave_ways = 1;
2314*4882a593Smuzhiyun 	offset += memdev->header.length;
2315*4882a593Smuzhiyun 
2316*4882a593Smuzhiyun 	/* mem-region13 (spa/dcr3, dimm3) */
2317*4882a593Smuzhiyun 	memdev = nfit_buf + offset;
2318*4882a593Smuzhiyun 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
2319*4882a593Smuzhiyun 	memdev->header.length = sizeof(*memdev);
2320*4882a593Smuzhiyun 	memdev->device_handle = handle[3];
2321*4882a593Smuzhiyun 	memdev->physical_id = 3;
2322*4882a593Smuzhiyun 	memdev->region_id = 0;
2323*4882a593Smuzhiyun 	memdev->range_index = 9+1;
2324*4882a593Smuzhiyun 	memdev->region_index = 3+1;
2325*4882a593Smuzhiyun 	memdev->region_size = 0;
2326*4882a593Smuzhiyun 	memdev->region_offset = 0;
2327*4882a593Smuzhiyun 	memdev->address = 0;
2328*4882a593Smuzhiyun 	memdev->interleave_index = 0;
2329*4882a593Smuzhiyun 	memdev->interleave_ways = 1;
2330*4882a593Smuzhiyun 	memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
2331*4882a593Smuzhiyun 	offset += memdev->header.length;
2332*4882a593Smuzhiyun 
2333*4882a593Smuzhiyun 	/* dcr-descriptor0: blk */
2334*4882a593Smuzhiyun 	dcr = nfit_buf + offset;
2335*4882a593Smuzhiyun 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
2336*4882a593Smuzhiyun 	dcr->header.length = sizeof(*dcr);
2337*4882a593Smuzhiyun 	dcr->region_index = 0+1;
2338*4882a593Smuzhiyun 	dcr_common_init(dcr);
2339*4882a593Smuzhiyun 	dcr->serial_number = ~handle[0];
2340*4882a593Smuzhiyun 	dcr->code = NFIT_FIC_BLK;
2341*4882a593Smuzhiyun 	dcr->windows = 1;
2342*4882a593Smuzhiyun 	dcr->window_size = DCR_SIZE;
2343*4882a593Smuzhiyun 	dcr->command_offset = 0;
2344*4882a593Smuzhiyun 	dcr->command_size = 8;
2345*4882a593Smuzhiyun 	dcr->status_offset = 8;
2346*4882a593Smuzhiyun 	dcr->status_size = 4;
2347*4882a593Smuzhiyun 	offset += dcr->header.length;
2348*4882a593Smuzhiyun 
2349*4882a593Smuzhiyun 	/* dcr-descriptor1: blk */
2350*4882a593Smuzhiyun 	dcr = nfit_buf + offset;
2351*4882a593Smuzhiyun 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
2352*4882a593Smuzhiyun 	dcr->header.length = sizeof(*dcr);
2353*4882a593Smuzhiyun 	dcr->region_index = 1+1;
2354*4882a593Smuzhiyun 	dcr_common_init(dcr);
2355*4882a593Smuzhiyun 	dcr->serial_number = ~handle[1];
2356*4882a593Smuzhiyun 	dcr->code = NFIT_FIC_BLK;
2357*4882a593Smuzhiyun 	dcr->windows = 1;
2358*4882a593Smuzhiyun 	dcr->window_size = DCR_SIZE;
2359*4882a593Smuzhiyun 	dcr->command_offset = 0;
2360*4882a593Smuzhiyun 	dcr->command_size = 8;
2361*4882a593Smuzhiyun 	dcr->status_offset = 8;
2362*4882a593Smuzhiyun 	dcr->status_size = 4;
2363*4882a593Smuzhiyun 	offset += dcr->header.length;
2364*4882a593Smuzhiyun 
2365*4882a593Smuzhiyun 	/* dcr-descriptor2: blk */
2366*4882a593Smuzhiyun 	dcr = nfit_buf + offset;
2367*4882a593Smuzhiyun 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
2368*4882a593Smuzhiyun 	dcr->header.length = sizeof(*dcr);
2369*4882a593Smuzhiyun 	dcr->region_index = 2+1;
2370*4882a593Smuzhiyun 	dcr_common_init(dcr);
2371*4882a593Smuzhiyun 	dcr->serial_number = ~handle[2];
2372*4882a593Smuzhiyun 	dcr->code = NFIT_FIC_BLK;
2373*4882a593Smuzhiyun 	dcr->windows = 1;
2374*4882a593Smuzhiyun 	dcr->window_size = DCR_SIZE;
2375*4882a593Smuzhiyun 	dcr->command_offset = 0;
2376*4882a593Smuzhiyun 	dcr->command_size = 8;
2377*4882a593Smuzhiyun 	dcr->status_offset = 8;
2378*4882a593Smuzhiyun 	dcr->status_size = 4;
2379*4882a593Smuzhiyun 	offset += dcr->header.length;
2380*4882a593Smuzhiyun 
2381*4882a593Smuzhiyun 	/* dcr-descriptor3: blk */
2382*4882a593Smuzhiyun 	dcr = nfit_buf + offset;
2383*4882a593Smuzhiyun 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
2384*4882a593Smuzhiyun 	dcr->header.length = sizeof(*dcr);
2385*4882a593Smuzhiyun 	dcr->region_index = 3+1;
2386*4882a593Smuzhiyun 	dcr_common_init(dcr);
2387*4882a593Smuzhiyun 	dcr->serial_number = ~handle[3];
2388*4882a593Smuzhiyun 	dcr->code = NFIT_FIC_BLK;
2389*4882a593Smuzhiyun 	dcr->windows = 1;
2390*4882a593Smuzhiyun 	dcr->window_size = DCR_SIZE;
2391*4882a593Smuzhiyun 	dcr->command_offset = 0;
2392*4882a593Smuzhiyun 	dcr->command_size = 8;
2393*4882a593Smuzhiyun 	dcr->status_offset = 8;
2394*4882a593Smuzhiyun 	dcr->status_size = 4;
2395*4882a593Smuzhiyun 	offset += dcr->header.length;
2396*4882a593Smuzhiyun 
2397*4882a593Smuzhiyun 	/* dcr-descriptor0: pmem */
2398*4882a593Smuzhiyun 	dcr = nfit_buf + offset;
2399*4882a593Smuzhiyun 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
2400*4882a593Smuzhiyun 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
2401*4882a593Smuzhiyun 			window_size);
2402*4882a593Smuzhiyun 	dcr->region_index = 4+1;
2403*4882a593Smuzhiyun 	dcr_common_init(dcr);
2404*4882a593Smuzhiyun 	dcr->serial_number = ~handle[0];
2405*4882a593Smuzhiyun 	dcr->code = NFIT_FIC_BYTEN;
2406*4882a593Smuzhiyun 	dcr->windows = 0;
2407*4882a593Smuzhiyun 	offset += dcr->header.length;
2408*4882a593Smuzhiyun 
2409*4882a593Smuzhiyun 	/* dcr-descriptor1: pmem */
2410*4882a593Smuzhiyun 	dcr = nfit_buf + offset;
2411*4882a593Smuzhiyun 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
2412*4882a593Smuzhiyun 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
2413*4882a593Smuzhiyun 			window_size);
2414*4882a593Smuzhiyun 	dcr->region_index = 5+1;
2415*4882a593Smuzhiyun 	dcr_common_init(dcr);
2416*4882a593Smuzhiyun 	dcr->serial_number = ~handle[1];
2417*4882a593Smuzhiyun 	dcr->code = NFIT_FIC_BYTEN;
2418*4882a593Smuzhiyun 	dcr->windows = 0;
2419*4882a593Smuzhiyun 	offset += dcr->header.length;
2420*4882a593Smuzhiyun 
2421*4882a593Smuzhiyun 	/* dcr-descriptor2: pmem */
2422*4882a593Smuzhiyun 	dcr = nfit_buf + offset;
2423*4882a593Smuzhiyun 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
2424*4882a593Smuzhiyun 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
2425*4882a593Smuzhiyun 			window_size);
2426*4882a593Smuzhiyun 	dcr->region_index = 6+1;
2427*4882a593Smuzhiyun 	dcr_common_init(dcr);
2428*4882a593Smuzhiyun 	dcr->serial_number = ~handle[2];
2429*4882a593Smuzhiyun 	dcr->code = NFIT_FIC_BYTEN;
2430*4882a593Smuzhiyun 	dcr->windows = 0;
2431*4882a593Smuzhiyun 	offset += dcr->header.length;
2432*4882a593Smuzhiyun 
2433*4882a593Smuzhiyun 	/* dcr-descriptor3: pmem */
2434*4882a593Smuzhiyun 	dcr = nfit_buf + offset;
2435*4882a593Smuzhiyun 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
2436*4882a593Smuzhiyun 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
2437*4882a593Smuzhiyun 			window_size);
2438*4882a593Smuzhiyun 	dcr->region_index = 7+1;
2439*4882a593Smuzhiyun 	dcr_common_init(dcr);
2440*4882a593Smuzhiyun 	dcr->serial_number = ~handle[3];
2441*4882a593Smuzhiyun 	dcr->code = NFIT_FIC_BYTEN;
2442*4882a593Smuzhiyun 	dcr->windows = 0;
2443*4882a593Smuzhiyun 	offset += dcr->header.length;
2444*4882a593Smuzhiyun 
2445*4882a593Smuzhiyun 	/* bdw0 (spa/dcr0, dimm0) */
2446*4882a593Smuzhiyun 	bdw = nfit_buf + offset;
2447*4882a593Smuzhiyun 	bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
2448*4882a593Smuzhiyun 	bdw->header.length = sizeof(*bdw);
2449*4882a593Smuzhiyun 	bdw->region_index = 0+1;
2450*4882a593Smuzhiyun 	bdw->windows = 1;
2451*4882a593Smuzhiyun 	bdw->offset = 0;
2452*4882a593Smuzhiyun 	bdw->size = BDW_SIZE;
2453*4882a593Smuzhiyun 	bdw->capacity = DIMM_SIZE;
2454*4882a593Smuzhiyun 	bdw->start_address = 0;
2455*4882a593Smuzhiyun 	offset += bdw->header.length;
2456*4882a593Smuzhiyun 
2457*4882a593Smuzhiyun 	/* bdw1 (spa/dcr1, dimm1) */
2458*4882a593Smuzhiyun 	bdw = nfit_buf + offset;
2459*4882a593Smuzhiyun 	bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
2460*4882a593Smuzhiyun 	bdw->header.length = sizeof(*bdw);
2461*4882a593Smuzhiyun 	bdw->region_index = 1+1;
2462*4882a593Smuzhiyun 	bdw->windows = 1;
2463*4882a593Smuzhiyun 	bdw->offset = 0;
2464*4882a593Smuzhiyun 	bdw->size = BDW_SIZE;
2465*4882a593Smuzhiyun 	bdw->capacity = DIMM_SIZE;
2466*4882a593Smuzhiyun 	bdw->start_address = 0;
2467*4882a593Smuzhiyun 	offset += bdw->header.length;
2468*4882a593Smuzhiyun 
2469*4882a593Smuzhiyun 	/* bdw2 (spa/dcr2, dimm2) */
2470*4882a593Smuzhiyun 	bdw = nfit_buf + offset;
2471*4882a593Smuzhiyun 	bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
2472*4882a593Smuzhiyun 	bdw->header.length = sizeof(*bdw);
2473*4882a593Smuzhiyun 	bdw->region_index = 2+1;
2474*4882a593Smuzhiyun 	bdw->windows = 1;
2475*4882a593Smuzhiyun 	bdw->offset = 0;
2476*4882a593Smuzhiyun 	bdw->size = BDW_SIZE;
2477*4882a593Smuzhiyun 	bdw->capacity = DIMM_SIZE;
2478*4882a593Smuzhiyun 	bdw->start_address = 0;
2479*4882a593Smuzhiyun 	offset += bdw->header.length;
2480*4882a593Smuzhiyun 
2481*4882a593Smuzhiyun 	/* bdw3 (spa/dcr3, dimm3) */
2482*4882a593Smuzhiyun 	bdw = nfit_buf + offset;
2483*4882a593Smuzhiyun 	bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
2484*4882a593Smuzhiyun 	bdw->header.length = sizeof(*bdw);
2485*4882a593Smuzhiyun 	bdw->region_index = 3+1;
2486*4882a593Smuzhiyun 	bdw->windows = 1;
2487*4882a593Smuzhiyun 	bdw->offset = 0;
2488*4882a593Smuzhiyun 	bdw->size = BDW_SIZE;
2489*4882a593Smuzhiyun 	bdw->capacity = DIMM_SIZE;
2490*4882a593Smuzhiyun 	bdw->start_address = 0;
2491*4882a593Smuzhiyun 	offset += bdw->header.length;
2492*4882a593Smuzhiyun 
2493*4882a593Smuzhiyun 	/* flush0 (dimm0) */
2494*4882a593Smuzhiyun 	flush = nfit_buf + offset;
2495*4882a593Smuzhiyun 	flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
2496*4882a593Smuzhiyun 	flush->header.length = flush_hint_size;
2497*4882a593Smuzhiyun 	flush->device_handle = handle[0];
2498*4882a593Smuzhiyun 	flush->hint_count = NUM_HINTS;
2499*4882a593Smuzhiyun 	for (i = 0; i < NUM_HINTS; i++)
2500*4882a593Smuzhiyun 		flush->hint_address[i] = t->flush_dma[0] + i * sizeof(u64);
2501*4882a593Smuzhiyun 	offset += flush->header.length;
2502*4882a593Smuzhiyun 
2503*4882a593Smuzhiyun 	/* flush1 (dimm1) */
2504*4882a593Smuzhiyun 	flush = nfit_buf + offset;
2505*4882a593Smuzhiyun 	flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
2506*4882a593Smuzhiyun 	flush->header.length = flush_hint_size;
2507*4882a593Smuzhiyun 	flush->device_handle = handle[1];
2508*4882a593Smuzhiyun 	flush->hint_count = NUM_HINTS;
2509*4882a593Smuzhiyun 	for (i = 0; i < NUM_HINTS; i++)
2510*4882a593Smuzhiyun 		flush->hint_address[i] = t->flush_dma[1] + i * sizeof(u64);
2511*4882a593Smuzhiyun 	offset += flush->header.length;
2512*4882a593Smuzhiyun 
2513*4882a593Smuzhiyun 	/* flush2 (dimm2) */
2514*4882a593Smuzhiyun 	flush = nfit_buf + offset;
2515*4882a593Smuzhiyun 	flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
2516*4882a593Smuzhiyun 	flush->header.length = flush_hint_size;
2517*4882a593Smuzhiyun 	flush->device_handle = handle[2];
2518*4882a593Smuzhiyun 	flush->hint_count = NUM_HINTS;
2519*4882a593Smuzhiyun 	for (i = 0; i < NUM_HINTS; i++)
2520*4882a593Smuzhiyun 		flush->hint_address[i] = t->flush_dma[2] + i * sizeof(u64);
2521*4882a593Smuzhiyun 	offset += flush->header.length;
2522*4882a593Smuzhiyun 
2523*4882a593Smuzhiyun 	/* flush3 (dimm3) */
2524*4882a593Smuzhiyun 	flush = nfit_buf + offset;
2525*4882a593Smuzhiyun 	flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
2526*4882a593Smuzhiyun 	flush->header.length = flush_hint_size;
2527*4882a593Smuzhiyun 	flush->device_handle = handle[3];
2528*4882a593Smuzhiyun 	flush->hint_count = NUM_HINTS;
2529*4882a593Smuzhiyun 	for (i = 0; i < NUM_HINTS; i++)
2530*4882a593Smuzhiyun 		flush->hint_address[i] = t->flush_dma[3] + i * sizeof(u64);
2531*4882a593Smuzhiyun 	offset += flush->header.length;
2532*4882a593Smuzhiyun 
2533*4882a593Smuzhiyun 	/* platform capabilities */
2534*4882a593Smuzhiyun 	pcap = nfit_buf + offset;
2535*4882a593Smuzhiyun 	pcap->header.type = ACPI_NFIT_TYPE_CAPABILITIES;
2536*4882a593Smuzhiyun 	pcap->header.length = sizeof(*pcap);
2537*4882a593Smuzhiyun 	pcap->highest_capability = 1;
2538*4882a593Smuzhiyun 	pcap->capabilities = ACPI_NFIT_CAPABILITY_MEM_FLUSH;
2539*4882a593Smuzhiyun 	offset += pcap->header.length;
2540*4882a593Smuzhiyun 
2541*4882a593Smuzhiyun 	if (t->setup_hotplug) {
2542*4882a593Smuzhiyun 		/* dcr-descriptor4: blk */
2543*4882a593Smuzhiyun 		dcr = nfit_buf + offset;
2544*4882a593Smuzhiyun 		dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
2545*4882a593Smuzhiyun 		dcr->header.length = sizeof(*dcr);
2546*4882a593Smuzhiyun 		dcr->region_index = 8+1;
2547*4882a593Smuzhiyun 		dcr_common_init(dcr);
2548*4882a593Smuzhiyun 		dcr->serial_number = ~handle[4];
2549*4882a593Smuzhiyun 		dcr->code = NFIT_FIC_BLK;
2550*4882a593Smuzhiyun 		dcr->windows = 1;
2551*4882a593Smuzhiyun 		dcr->window_size = DCR_SIZE;
2552*4882a593Smuzhiyun 		dcr->command_offset = 0;
2553*4882a593Smuzhiyun 		dcr->command_size = 8;
2554*4882a593Smuzhiyun 		dcr->status_offset = 8;
2555*4882a593Smuzhiyun 		dcr->status_size = 4;
2556*4882a593Smuzhiyun 		offset += dcr->header.length;
2557*4882a593Smuzhiyun 
2558*4882a593Smuzhiyun 		/* dcr-descriptor4: pmem */
2559*4882a593Smuzhiyun 		dcr = nfit_buf + offset;
2560*4882a593Smuzhiyun 		dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
2561*4882a593Smuzhiyun 		dcr->header.length = offsetof(struct acpi_nfit_control_region,
2562*4882a593Smuzhiyun 				window_size);
2563*4882a593Smuzhiyun 		dcr->region_index = 9+1;
2564*4882a593Smuzhiyun 		dcr_common_init(dcr);
2565*4882a593Smuzhiyun 		dcr->serial_number = ~handle[4];
2566*4882a593Smuzhiyun 		dcr->code = NFIT_FIC_BYTEN;
2567*4882a593Smuzhiyun 		dcr->windows = 0;
2568*4882a593Smuzhiyun 		offset += dcr->header.length;
2569*4882a593Smuzhiyun 
2570*4882a593Smuzhiyun 		/* bdw4 (spa/dcr4, dimm4) */
2571*4882a593Smuzhiyun 		bdw = nfit_buf + offset;
2572*4882a593Smuzhiyun 		bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
2573*4882a593Smuzhiyun 		bdw->header.length = sizeof(*bdw);
2574*4882a593Smuzhiyun 		bdw->region_index = 8+1;
2575*4882a593Smuzhiyun 		bdw->windows = 1;
2576*4882a593Smuzhiyun 		bdw->offset = 0;
2577*4882a593Smuzhiyun 		bdw->size = BDW_SIZE;
2578*4882a593Smuzhiyun 		bdw->capacity = DIMM_SIZE;
2579*4882a593Smuzhiyun 		bdw->start_address = 0;
2580*4882a593Smuzhiyun 		offset += bdw->header.length;
2581*4882a593Smuzhiyun 
2582*4882a593Smuzhiyun 		/* spa10 (dcr4) dimm4 */
2583*4882a593Smuzhiyun 		spa = nfit_buf + offset;
2584*4882a593Smuzhiyun 		spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
2585*4882a593Smuzhiyun 		spa->header.length = sizeof(*spa);
2586*4882a593Smuzhiyun 		memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
2587*4882a593Smuzhiyun 		spa->range_index = 10+1;
2588*4882a593Smuzhiyun 		spa->address = t->dcr_dma[4];
2589*4882a593Smuzhiyun 		spa->length = DCR_SIZE;
2590*4882a593Smuzhiyun 		offset += spa->header.length;
2591*4882a593Smuzhiyun 
2592*4882a593Smuzhiyun 		/*
2593*4882a593Smuzhiyun 		 * spa11 (single-dimm interleave for hotplug, note storage
2594*4882a593Smuzhiyun 		 * does not actually alias the related block-data-window
2595*4882a593Smuzhiyun 		 * regions)
2596*4882a593Smuzhiyun 		 */
2597*4882a593Smuzhiyun 		spa = nfit_buf + offset;
2598*4882a593Smuzhiyun 		spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
2599*4882a593Smuzhiyun 		spa->header.length = sizeof(*spa);
2600*4882a593Smuzhiyun 		memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
2601*4882a593Smuzhiyun 		spa->range_index = 11+1;
2602*4882a593Smuzhiyun 		spa->address = t->spa_set_dma[2];
2603*4882a593Smuzhiyun 		spa->length = SPA0_SIZE;
2604*4882a593Smuzhiyun 		offset += spa->header.length;
2605*4882a593Smuzhiyun 
2606*4882a593Smuzhiyun 		/* spa12 (bdw for dcr4) dimm4 */
2607*4882a593Smuzhiyun 		spa = nfit_buf + offset;
2608*4882a593Smuzhiyun 		spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
2609*4882a593Smuzhiyun 		spa->header.length = sizeof(*spa);
2610*4882a593Smuzhiyun 		memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
2611*4882a593Smuzhiyun 		spa->range_index = 12+1;
2612*4882a593Smuzhiyun 		spa->address = t->dimm_dma[4];
2613*4882a593Smuzhiyun 		spa->length = DIMM_SIZE;
2614*4882a593Smuzhiyun 		offset += spa->header.length;
2615*4882a593Smuzhiyun 
2616*4882a593Smuzhiyun 		/* mem-region14 (spa/dcr4, dimm4) */
2617*4882a593Smuzhiyun 		memdev = nfit_buf + offset;
2618*4882a593Smuzhiyun 		memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
2619*4882a593Smuzhiyun 		memdev->header.length = sizeof(*memdev);
2620*4882a593Smuzhiyun 		memdev->device_handle = handle[4];
2621*4882a593Smuzhiyun 		memdev->physical_id = 4;
2622*4882a593Smuzhiyun 		memdev->region_id = 0;
2623*4882a593Smuzhiyun 		memdev->range_index = 10+1;
2624*4882a593Smuzhiyun 		memdev->region_index = 8+1;
2625*4882a593Smuzhiyun 		memdev->region_size = 0;
2626*4882a593Smuzhiyun 		memdev->region_offset = 0;
2627*4882a593Smuzhiyun 		memdev->address = 0;
2628*4882a593Smuzhiyun 		memdev->interleave_index = 0;
2629*4882a593Smuzhiyun 		memdev->interleave_ways = 1;
2630*4882a593Smuzhiyun 		offset += memdev->header.length;
2631*4882a593Smuzhiyun 
2632*4882a593Smuzhiyun 		/* mem-region15 (spa11, dimm4) */
2633*4882a593Smuzhiyun 		memdev = nfit_buf + offset;
2634*4882a593Smuzhiyun 		memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
2635*4882a593Smuzhiyun 		memdev->header.length = sizeof(*memdev);
2636*4882a593Smuzhiyun 		memdev->device_handle = handle[4];
2637*4882a593Smuzhiyun 		memdev->physical_id = 4;
2638*4882a593Smuzhiyun 		memdev->region_id = 0;
2639*4882a593Smuzhiyun 		memdev->range_index = 11+1;
2640*4882a593Smuzhiyun 		memdev->region_index = 9+1;
2641*4882a593Smuzhiyun 		memdev->region_size = SPA0_SIZE;
2642*4882a593Smuzhiyun 		memdev->region_offset = (1ULL << 48);
2643*4882a593Smuzhiyun 		memdev->address = 0;
2644*4882a593Smuzhiyun 		memdev->interleave_index = 0;
2645*4882a593Smuzhiyun 		memdev->interleave_ways = 1;
2646*4882a593Smuzhiyun 		memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
2647*4882a593Smuzhiyun 		offset += memdev->header.length;
2648*4882a593Smuzhiyun 
2649*4882a593Smuzhiyun 		/* mem-region16 (spa/bdw4, dimm4) */
2650*4882a593Smuzhiyun 		memdev = nfit_buf + offset;
2651*4882a593Smuzhiyun 		memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
2652*4882a593Smuzhiyun 		memdev->header.length = sizeof(*memdev);
2653*4882a593Smuzhiyun 		memdev->device_handle = handle[4];
2654*4882a593Smuzhiyun 		memdev->physical_id = 4;
2655*4882a593Smuzhiyun 		memdev->region_id = 0;
2656*4882a593Smuzhiyun 		memdev->range_index = 12+1;
2657*4882a593Smuzhiyun 		memdev->region_index = 8+1;
2658*4882a593Smuzhiyun 		memdev->region_size = 0;
2659*4882a593Smuzhiyun 		memdev->region_offset = 0;
2660*4882a593Smuzhiyun 		memdev->address = 0;
2661*4882a593Smuzhiyun 		memdev->interleave_index = 0;
2662*4882a593Smuzhiyun 		memdev->interleave_ways = 1;
2663*4882a593Smuzhiyun 		offset += memdev->header.length;
2664*4882a593Smuzhiyun 
2665*4882a593Smuzhiyun 		/* flush3 (dimm4) */
2666*4882a593Smuzhiyun 		flush = nfit_buf + offset;
2667*4882a593Smuzhiyun 		flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
2668*4882a593Smuzhiyun 		flush->header.length = flush_hint_size;
2669*4882a593Smuzhiyun 		flush->device_handle = handle[4];
2670*4882a593Smuzhiyun 		flush->hint_count = NUM_HINTS;
2671*4882a593Smuzhiyun 		for (i = 0; i < NUM_HINTS; i++)
2672*4882a593Smuzhiyun 			flush->hint_address[i] = t->flush_dma[4]
2673*4882a593Smuzhiyun 				+ i * sizeof(u64);
2674*4882a593Smuzhiyun 		offset += flush->header.length;
2675*4882a593Smuzhiyun 
2676*4882a593Smuzhiyun 		/* sanity check to make sure we've filled the buffer */
2677*4882a593Smuzhiyun 		WARN_ON(offset != t->nfit_size);
2678*4882a593Smuzhiyun 	}
2679*4882a593Smuzhiyun 
2680*4882a593Smuzhiyun 	t->nfit_filled = offset;
2681*4882a593Smuzhiyun 
2682*4882a593Smuzhiyun 	post_ars_status(&t->ars_state, &t->badrange, t->spa_set_dma[0],
2683*4882a593Smuzhiyun 			SPA0_SIZE);
2684*4882a593Smuzhiyun 
2685*4882a593Smuzhiyun 	acpi_desc = &t->acpi_desc;
2686*4882a593Smuzhiyun 	set_bit(ND_CMD_GET_CONFIG_SIZE, &acpi_desc->dimm_cmd_force_en);
2687*4882a593Smuzhiyun 	set_bit(ND_CMD_GET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
2688*4882a593Smuzhiyun 	set_bit(ND_CMD_SET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
2689*4882a593Smuzhiyun 	set_bit(ND_INTEL_SMART, &acpi_desc->dimm_cmd_force_en);
2690*4882a593Smuzhiyun 	set_bit(ND_INTEL_SMART_THRESHOLD, &acpi_desc->dimm_cmd_force_en);
2691*4882a593Smuzhiyun 	set_bit(ND_INTEL_SMART_SET_THRESHOLD, &acpi_desc->dimm_cmd_force_en);
2692*4882a593Smuzhiyun 	set_bit(ND_INTEL_SMART_INJECT, &acpi_desc->dimm_cmd_force_en);
2693*4882a593Smuzhiyun 	set_bit(ND_CMD_ARS_CAP, &acpi_desc->bus_cmd_force_en);
2694*4882a593Smuzhiyun 	set_bit(ND_CMD_ARS_START, &acpi_desc->bus_cmd_force_en);
2695*4882a593Smuzhiyun 	set_bit(ND_CMD_ARS_STATUS, &acpi_desc->bus_cmd_force_en);
2696*4882a593Smuzhiyun 	set_bit(ND_CMD_CLEAR_ERROR, &acpi_desc->bus_cmd_force_en);
2697*4882a593Smuzhiyun 	set_bit(ND_CMD_CALL, &acpi_desc->bus_cmd_force_en);
2698*4882a593Smuzhiyun 	set_bit(NFIT_CMD_TRANSLATE_SPA, &acpi_desc->bus_dsm_mask);
2699*4882a593Smuzhiyun 	set_bit(NFIT_CMD_ARS_INJECT_SET, &acpi_desc->bus_dsm_mask);
2700*4882a593Smuzhiyun 	set_bit(NFIT_CMD_ARS_INJECT_CLEAR, &acpi_desc->bus_dsm_mask);
2701*4882a593Smuzhiyun 	set_bit(NFIT_CMD_ARS_INJECT_GET, &acpi_desc->bus_dsm_mask);
2702*4882a593Smuzhiyun 	set_bit(ND_INTEL_FW_GET_INFO, &acpi_desc->dimm_cmd_force_en);
2703*4882a593Smuzhiyun 	set_bit(ND_INTEL_FW_START_UPDATE, &acpi_desc->dimm_cmd_force_en);
2704*4882a593Smuzhiyun 	set_bit(ND_INTEL_FW_SEND_DATA, &acpi_desc->dimm_cmd_force_en);
2705*4882a593Smuzhiyun 	set_bit(ND_INTEL_FW_FINISH_UPDATE, &acpi_desc->dimm_cmd_force_en);
2706*4882a593Smuzhiyun 	set_bit(ND_INTEL_FW_FINISH_QUERY, &acpi_desc->dimm_cmd_force_en);
2707*4882a593Smuzhiyun 	set_bit(ND_INTEL_ENABLE_LSS_STATUS, &acpi_desc->dimm_cmd_force_en);
2708*4882a593Smuzhiyun 	set_bit(NVDIMM_INTEL_GET_SECURITY_STATE,
2709*4882a593Smuzhiyun 			&acpi_desc->dimm_cmd_force_en);
2710*4882a593Smuzhiyun 	set_bit(NVDIMM_INTEL_SET_PASSPHRASE, &acpi_desc->dimm_cmd_force_en);
2711*4882a593Smuzhiyun 	set_bit(NVDIMM_INTEL_DISABLE_PASSPHRASE,
2712*4882a593Smuzhiyun 			&acpi_desc->dimm_cmd_force_en);
2713*4882a593Smuzhiyun 	set_bit(NVDIMM_INTEL_UNLOCK_UNIT, &acpi_desc->dimm_cmd_force_en);
2714*4882a593Smuzhiyun 	set_bit(NVDIMM_INTEL_FREEZE_LOCK, &acpi_desc->dimm_cmd_force_en);
2715*4882a593Smuzhiyun 	set_bit(NVDIMM_INTEL_SECURE_ERASE, &acpi_desc->dimm_cmd_force_en);
2716*4882a593Smuzhiyun 	set_bit(NVDIMM_INTEL_OVERWRITE, &acpi_desc->dimm_cmd_force_en);
2717*4882a593Smuzhiyun 	set_bit(NVDIMM_INTEL_QUERY_OVERWRITE, &acpi_desc->dimm_cmd_force_en);
2718*4882a593Smuzhiyun 	set_bit(NVDIMM_INTEL_SET_MASTER_PASSPHRASE,
2719*4882a593Smuzhiyun 			&acpi_desc->dimm_cmd_force_en);
2720*4882a593Smuzhiyun 	set_bit(NVDIMM_INTEL_MASTER_SECURE_ERASE,
2721*4882a593Smuzhiyun 			&acpi_desc->dimm_cmd_force_en);
2722*4882a593Smuzhiyun 	set_bit(NVDIMM_INTEL_FW_ACTIVATE_DIMMINFO, &acpi_desc->dimm_cmd_force_en);
2723*4882a593Smuzhiyun 	set_bit(NVDIMM_INTEL_FW_ACTIVATE_ARM, &acpi_desc->dimm_cmd_force_en);
2724*4882a593Smuzhiyun 
2725*4882a593Smuzhiyun 	acpi_mask = &acpi_desc->family_dsm_mask[NVDIMM_BUS_FAMILY_INTEL];
2726*4882a593Smuzhiyun 	set_bit(NVDIMM_BUS_INTEL_FW_ACTIVATE_BUSINFO, acpi_mask);
2727*4882a593Smuzhiyun 	set_bit(NVDIMM_BUS_INTEL_FW_ACTIVATE, acpi_mask);
2728*4882a593Smuzhiyun }
2729*4882a593Smuzhiyun 
nfit_test1_setup(struct nfit_test * t)2730*4882a593Smuzhiyun static void nfit_test1_setup(struct nfit_test *t)
2731*4882a593Smuzhiyun {
2732*4882a593Smuzhiyun 	size_t offset;
2733*4882a593Smuzhiyun 	void *nfit_buf = t->nfit_buf;
2734*4882a593Smuzhiyun 	struct acpi_nfit_memory_map *memdev;
2735*4882a593Smuzhiyun 	struct acpi_nfit_control_region *dcr;
2736*4882a593Smuzhiyun 	struct acpi_nfit_system_address *spa;
2737*4882a593Smuzhiyun 	struct acpi_nfit_desc *acpi_desc;
2738*4882a593Smuzhiyun 
2739*4882a593Smuzhiyun 	offset = 0;
2740*4882a593Smuzhiyun 	/* spa0 (flat range with no bdw aliasing) */
2741*4882a593Smuzhiyun 	spa = nfit_buf + offset;
2742*4882a593Smuzhiyun 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
2743*4882a593Smuzhiyun 	spa->header.length = sizeof(*spa);
2744*4882a593Smuzhiyun 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
2745*4882a593Smuzhiyun 	spa->range_index = 0+1;
2746*4882a593Smuzhiyun 	spa->address = t->spa_set_dma[0];
2747*4882a593Smuzhiyun 	spa->length = SPA2_SIZE;
2748*4882a593Smuzhiyun 	offset += spa->header.length;
2749*4882a593Smuzhiyun 
2750*4882a593Smuzhiyun 	/* virtual cd region */
2751*4882a593Smuzhiyun 	spa = nfit_buf + offset;
2752*4882a593Smuzhiyun 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
2753*4882a593Smuzhiyun 	spa->header.length = sizeof(*spa);
2754*4882a593Smuzhiyun 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_VCD), 16);
2755*4882a593Smuzhiyun 	spa->range_index = 0;
2756*4882a593Smuzhiyun 	spa->address = t->spa_set_dma[1];
2757*4882a593Smuzhiyun 	spa->length = SPA_VCD_SIZE;
2758*4882a593Smuzhiyun 	offset += spa->header.length;
2759*4882a593Smuzhiyun 
2760*4882a593Smuzhiyun 	/* mem-region0 (spa0, dimm0) */
2761*4882a593Smuzhiyun 	memdev = nfit_buf + offset;
2762*4882a593Smuzhiyun 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
2763*4882a593Smuzhiyun 	memdev->header.length = sizeof(*memdev);
2764*4882a593Smuzhiyun 	memdev->device_handle = handle[5];
2765*4882a593Smuzhiyun 	memdev->physical_id = 0;
2766*4882a593Smuzhiyun 	memdev->region_id = 0;
2767*4882a593Smuzhiyun 	memdev->range_index = 0+1;
2768*4882a593Smuzhiyun 	memdev->region_index = 0+1;
2769*4882a593Smuzhiyun 	memdev->region_size = SPA2_SIZE;
2770*4882a593Smuzhiyun 	memdev->region_offset = 0;
2771*4882a593Smuzhiyun 	memdev->address = 0;
2772*4882a593Smuzhiyun 	memdev->interleave_index = 0;
2773*4882a593Smuzhiyun 	memdev->interleave_ways = 1;
2774*4882a593Smuzhiyun 	memdev->flags = ACPI_NFIT_MEM_SAVE_FAILED | ACPI_NFIT_MEM_RESTORE_FAILED
2775*4882a593Smuzhiyun 		| ACPI_NFIT_MEM_FLUSH_FAILED | ACPI_NFIT_MEM_HEALTH_OBSERVED
2776*4882a593Smuzhiyun 		| ACPI_NFIT_MEM_NOT_ARMED;
2777*4882a593Smuzhiyun 	offset += memdev->header.length;
2778*4882a593Smuzhiyun 
2779*4882a593Smuzhiyun 	/* dcr-descriptor0 */
2780*4882a593Smuzhiyun 	dcr = nfit_buf + offset;
2781*4882a593Smuzhiyun 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
2782*4882a593Smuzhiyun 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
2783*4882a593Smuzhiyun 			window_size);
2784*4882a593Smuzhiyun 	dcr->region_index = 0+1;
2785*4882a593Smuzhiyun 	dcr_common_init(dcr);
2786*4882a593Smuzhiyun 	dcr->serial_number = ~handle[5];
2787*4882a593Smuzhiyun 	dcr->code = NFIT_FIC_BYTE;
2788*4882a593Smuzhiyun 	dcr->windows = 0;
2789*4882a593Smuzhiyun 	offset += dcr->header.length;
2790*4882a593Smuzhiyun 
2791*4882a593Smuzhiyun 	memdev = nfit_buf + offset;
2792*4882a593Smuzhiyun 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
2793*4882a593Smuzhiyun 	memdev->header.length = sizeof(*memdev);
2794*4882a593Smuzhiyun 	memdev->device_handle = handle[6];
2795*4882a593Smuzhiyun 	memdev->physical_id = 0;
2796*4882a593Smuzhiyun 	memdev->region_id = 0;
2797*4882a593Smuzhiyun 	memdev->range_index = 0;
2798*4882a593Smuzhiyun 	memdev->region_index = 0+2;
2799*4882a593Smuzhiyun 	memdev->region_size = SPA2_SIZE;
2800*4882a593Smuzhiyun 	memdev->region_offset = 0;
2801*4882a593Smuzhiyun 	memdev->address = 0;
2802*4882a593Smuzhiyun 	memdev->interleave_index = 0;
2803*4882a593Smuzhiyun 	memdev->interleave_ways = 1;
2804*4882a593Smuzhiyun 	memdev->flags = ACPI_NFIT_MEM_MAP_FAILED;
2805*4882a593Smuzhiyun 	offset += memdev->header.length;
2806*4882a593Smuzhiyun 
2807*4882a593Smuzhiyun 	/* dcr-descriptor1 */
2808*4882a593Smuzhiyun 	dcr = nfit_buf + offset;
2809*4882a593Smuzhiyun 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
2810*4882a593Smuzhiyun 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
2811*4882a593Smuzhiyun 			window_size);
2812*4882a593Smuzhiyun 	dcr->region_index = 0+2;
2813*4882a593Smuzhiyun 	dcr_common_init(dcr);
2814*4882a593Smuzhiyun 	dcr->serial_number = ~handle[6];
2815*4882a593Smuzhiyun 	dcr->code = NFIT_FIC_BYTE;
2816*4882a593Smuzhiyun 	dcr->windows = 0;
2817*4882a593Smuzhiyun 	offset += dcr->header.length;
2818*4882a593Smuzhiyun 
2819*4882a593Smuzhiyun 	/* sanity check to make sure we've filled the buffer */
2820*4882a593Smuzhiyun 	WARN_ON(offset != t->nfit_size);
2821*4882a593Smuzhiyun 
2822*4882a593Smuzhiyun 	t->nfit_filled = offset;
2823*4882a593Smuzhiyun 
2824*4882a593Smuzhiyun 	post_ars_status(&t->ars_state, &t->badrange, t->spa_set_dma[0],
2825*4882a593Smuzhiyun 			SPA2_SIZE);
2826*4882a593Smuzhiyun 
2827*4882a593Smuzhiyun 	acpi_desc = &t->acpi_desc;
2828*4882a593Smuzhiyun 	set_bit(ND_CMD_ARS_CAP, &acpi_desc->bus_cmd_force_en);
2829*4882a593Smuzhiyun 	set_bit(ND_CMD_ARS_START, &acpi_desc->bus_cmd_force_en);
2830*4882a593Smuzhiyun 	set_bit(ND_CMD_ARS_STATUS, &acpi_desc->bus_cmd_force_en);
2831*4882a593Smuzhiyun 	set_bit(ND_CMD_CLEAR_ERROR, &acpi_desc->bus_cmd_force_en);
2832*4882a593Smuzhiyun 	set_bit(ND_INTEL_ENABLE_LSS_STATUS, &acpi_desc->dimm_cmd_force_en);
2833*4882a593Smuzhiyun 	set_bit(ND_CMD_GET_CONFIG_SIZE, &acpi_desc->dimm_cmd_force_en);
2834*4882a593Smuzhiyun 	set_bit(ND_CMD_GET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
2835*4882a593Smuzhiyun 	set_bit(ND_CMD_SET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
2836*4882a593Smuzhiyun }
2837*4882a593Smuzhiyun 
nfit_test_blk_do_io(struct nd_blk_region * ndbr,resource_size_t dpa,void * iobuf,u64 len,int rw)2838*4882a593Smuzhiyun static int nfit_test_blk_do_io(struct nd_blk_region *ndbr, resource_size_t dpa,
2839*4882a593Smuzhiyun 		void *iobuf, u64 len, int rw)
2840*4882a593Smuzhiyun {
2841*4882a593Smuzhiyun 	struct nfit_blk *nfit_blk = ndbr->blk_provider_data;
2842*4882a593Smuzhiyun 	struct nfit_blk_mmio *mmio = &nfit_blk->mmio[BDW];
2843*4882a593Smuzhiyun 	struct nd_region *nd_region = &ndbr->nd_region;
2844*4882a593Smuzhiyun 	unsigned int lane;
2845*4882a593Smuzhiyun 
2846*4882a593Smuzhiyun 	lane = nd_region_acquire_lane(nd_region);
2847*4882a593Smuzhiyun 	if (rw)
2848*4882a593Smuzhiyun 		memcpy(mmio->addr.base + dpa, iobuf, len);
2849*4882a593Smuzhiyun 	else {
2850*4882a593Smuzhiyun 		memcpy(iobuf, mmio->addr.base + dpa, len);
2851*4882a593Smuzhiyun 
2852*4882a593Smuzhiyun 		/* give us some some coverage of the arch_invalidate_pmem() API */
2853*4882a593Smuzhiyun 		arch_invalidate_pmem(mmio->addr.base + dpa, len);
2854*4882a593Smuzhiyun 	}
2855*4882a593Smuzhiyun 	nd_region_release_lane(nd_region, lane);
2856*4882a593Smuzhiyun 
2857*4882a593Smuzhiyun 	return 0;
2858*4882a593Smuzhiyun }
2859*4882a593Smuzhiyun 
2860*4882a593Smuzhiyun static unsigned long nfit_ctl_handle;
2861*4882a593Smuzhiyun 
2862*4882a593Smuzhiyun union acpi_object *result;
2863*4882a593Smuzhiyun 
nfit_test_evaluate_dsm(acpi_handle handle,const guid_t * guid,u64 rev,u64 func,union acpi_object * argv4)2864*4882a593Smuzhiyun static union acpi_object *nfit_test_evaluate_dsm(acpi_handle handle,
2865*4882a593Smuzhiyun 		const guid_t *guid, u64 rev, u64 func, union acpi_object *argv4)
2866*4882a593Smuzhiyun {
2867*4882a593Smuzhiyun 	if (handle != &nfit_ctl_handle)
2868*4882a593Smuzhiyun 		return ERR_PTR(-ENXIO);
2869*4882a593Smuzhiyun 
2870*4882a593Smuzhiyun 	return result;
2871*4882a593Smuzhiyun }
2872*4882a593Smuzhiyun 
setup_result(void * buf,size_t size)2873*4882a593Smuzhiyun static int setup_result(void *buf, size_t size)
2874*4882a593Smuzhiyun {
2875*4882a593Smuzhiyun 	result = kmalloc(sizeof(union acpi_object) + size, GFP_KERNEL);
2876*4882a593Smuzhiyun 	if (!result)
2877*4882a593Smuzhiyun 		return -ENOMEM;
2878*4882a593Smuzhiyun 	result->package.type = ACPI_TYPE_BUFFER,
2879*4882a593Smuzhiyun 	result->buffer.pointer = (void *) (result + 1);
2880*4882a593Smuzhiyun 	result->buffer.length = size;
2881*4882a593Smuzhiyun 	memcpy(result->buffer.pointer, buf, size);
2882*4882a593Smuzhiyun 	memset(buf, 0, size);
2883*4882a593Smuzhiyun 	return 0;
2884*4882a593Smuzhiyun }
2885*4882a593Smuzhiyun 
nfit_ctl_test(struct device * dev)2886*4882a593Smuzhiyun static int nfit_ctl_test(struct device *dev)
2887*4882a593Smuzhiyun {
2888*4882a593Smuzhiyun 	int rc, cmd_rc;
2889*4882a593Smuzhiyun 	struct nvdimm *nvdimm;
2890*4882a593Smuzhiyun 	struct acpi_device *adev;
2891*4882a593Smuzhiyun 	struct nfit_mem *nfit_mem;
2892*4882a593Smuzhiyun 	struct nd_ars_record *record;
2893*4882a593Smuzhiyun 	struct acpi_nfit_desc *acpi_desc;
2894*4882a593Smuzhiyun 	const u64 test_val = 0x0123456789abcdefULL;
2895*4882a593Smuzhiyun 	unsigned long mask, cmd_size, offset;
2896*4882a593Smuzhiyun 	struct nfit_ctl_test_cmd {
2897*4882a593Smuzhiyun 		struct nd_cmd_pkg pkg;
2898*4882a593Smuzhiyun 		union {
2899*4882a593Smuzhiyun 			struct nd_cmd_get_config_size cfg_size;
2900*4882a593Smuzhiyun 			struct nd_cmd_clear_error clear_err;
2901*4882a593Smuzhiyun 			struct nd_cmd_ars_status ars_stat;
2902*4882a593Smuzhiyun 			struct nd_cmd_ars_cap ars_cap;
2903*4882a593Smuzhiyun 			struct nd_intel_bus_fw_activate_businfo fwa_info;
2904*4882a593Smuzhiyun 			char buf[sizeof(struct nd_cmd_ars_status)
2905*4882a593Smuzhiyun 				+ sizeof(struct nd_ars_record)];
2906*4882a593Smuzhiyun 		};
2907*4882a593Smuzhiyun 	} cmd;
2908*4882a593Smuzhiyun 
2909*4882a593Smuzhiyun 	adev = devm_kzalloc(dev, sizeof(*adev), GFP_KERNEL);
2910*4882a593Smuzhiyun 	if (!adev)
2911*4882a593Smuzhiyun 		return -ENOMEM;
2912*4882a593Smuzhiyun 	*adev = (struct acpi_device) {
2913*4882a593Smuzhiyun 		.handle = &nfit_ctl_handle,
2914*4882a593Smuzhiyun 		.dev = {
2915*4882a593Smuzhiyun 			.init_name = "test-adev",
2916*4882a593Smuzhiyun 		},
2917*4882a593Smuzhiyun 	};
2918*4882a593Smuzhiyun 
2919*4882a593Smuzhiyun 	acpi_desc = devm_kzalloc(dev, sizeof(*acpi_desc), GFP_KERNEL);
2920*4882a593Smuzhiyun 	if (!acpi_desc)
2921*4882a593Smuzhiyun 		return -ENOMEM;
2922*4882a593Smuzhiyun 	*acpi_desc = (struct acpi_nfit_desc) {
2923*4882a593Smuzhiyun 		.nd_desc = {
2924*4882a593Smuzhiyun 			.cmd_mask = 1UL << ND_CMD_ARS_CAP
2925*4882a593Smuzhiyun 				| 1UL << ND_CMD_ARS_START
2926*4882a593Smuzhiyun 				| 1UL << ND_CMD_ARS_STATUS
2927*4882a593Smuzhiyun 				| 1UL << ND_CMD_CLEAR_ERROR
2928*4882a593Smuzhiyun 				| 1UL << ND_CMD_CALL,
2929*4882a593Smuzhiyun 			.module = THIS_MODULE,
2930*4882a593Smuzhiyun 			.provider_name = "ACPI.NFIT",
2931*4882a593Smuzhiyun 			.ndctl = acpi_nfit_ctl,
2932*4882a593Smuzhiyun 			.bus_family_mask = 1UL << NVDIMM_BUS_FAMILY_NFIT
2933*4882a593Smuzhiyun 				| 1UL << NVDIMM_BUS_FAMILY_INTEL,
2934*4882a593Smuzhiyun 		},
2935*4882a593Smuzhiyun 		.bus_dsm_mask = 1UL << NFIT_CMD_TRANSLATE_SPA
2936*4882a593Smuzhiyun 			| 1UL << NFIT_CMD_ARS_INJECT_SET
2937*4882a593Smuzhiyun 			| 1UL << NFIT_CMD_ARS_INJECT_CLEAR
2938*4882a593Smuzhiyun 			| 1UL << NFIT_CMD_ARS_INJECT_GET,
2939*4882a593Smuzhiyun 		.family_dsm_mask[NVDIMM_BUS_FAMILY_INTEL] =
2940*4882a593Smuzhiyun 			NVDIMM_BUS_INTEL_FW_ACTIVATE_CMDMASK,
2941*4882a593Smuzhiyun 		.dev = &adev->dev,
2942*4882a593Smuzhiyun 	};
2943*4882a593Smuzhiyun 
2944*4882a593Smuzhiyun 	nfit_mem = devm_kzalloc(dev, sizeof(*nfit_mem), GFP_KERNEL);
2945*4882a593Smuzhiyun 	if (!nfit_mem)
2946*4882a593Smuzhiyun 		return -ENOMEM;
2947*4882a593Smuzhiyun 
2948*4882a593Smuzhiyun 	mask = 1UL << ND_CMD_SMART | 1UL << ND_CMD_SMART_THRESHOLD
2949*4882a593Smuzhiyun 		| 1UL << ND_CMD_DIMM_FLAGS | 1UL << ND_CMD_GET_CONFIG_SIZE
2950*4882a593Smuzhiyun 		| 1UL << ND_CMD_GET_CONFIG_DATA | 1UL << ND_CMD_SET_CONFIG_DATA
2951*4882a593Smuzhiyun 		| 1UL << ND_CMD_VENDOR;
2952*4882a593Smuzhiyun 	*nfit_mem = (struct nfit_mem) {
2953*4882a593Smuzhiyun 		.adev = adev,
2954*4882a593Smuzhiyun 		.family = NVDIMM_FAMILY_INTEL,
2955*4882a593Smuzhiyun 		.dsm_mask = mask,
2956*4882a593Smuzhiyun 	};
2957*4882a593Smuzhiyun 
2958*4882a593Smuzhiyun 	nvdimm = devm_kzalloc(dev, sizeof(*nvdimm), GFP_KERNEL);
2959*4882a593Smuzhiyun 	if (!nvdimm)
2960*4882a593Smuzhiyun 		return -ENOMEM;
2961*4882a593Smuzhiyun 	*nvdimm = (struct nvdimm) {
2962*4882a593Smuzhiyun 		.provider_data = nfit_mem,
2963*4882a593Smuzhiyun 		.cmd_mask = mask,
2964*4882a593Smuzhiyun 		.dev = {
2965*4882a593Smuzhiyun 			.init_name = "test-dimm",
2966*4882a593Smuzhiyun 		},
2967*4882a593Smuzhiyun 	};
2968*4882a593Smuzhiyun 
2969*4882a593Smuzhiyun 
2970*4882a593Smuzhiyun 	/* basic checkout of a typical 'get config size' command */
2971*4882a593Smuzhiyun 	cmd_size = sizeof(cmd.cfg_size);
2972*4882a593Smuzhiyun 	cmd.cfg_size = (struct nd_cmd_get_config_size) {
2973*4882a593Smuzhiyun 		.status = 0,
2974*4882a593Smuzhiyun 		.config_size = SZ_128K,
2975*4882a593Smuzhiyun 		.max_xfer = SZ_4K,
2976*4882a593Smuzhiyun 	};
2977*4882a593Smuzhiyun 	rc = setup_result(cmd.buf, cmd_size);
2978*4882a593Smuzhiyun 	if (rc)
2979*4882a593Smuzhiyun 		return rc;
2980*4882a593Smuzhiyun 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, nvdimm, ND_CMD_GET_CONFIG_SIZE,
2981*4882a593Smuzhiyun 			cmd.buf, cmd_size, &cmd_rc);
2982*4882a593Smuzhiyun 
2983*4882a593Smuzhiyun 	if (rc < 0 || cmd_rc || cmd.cfg_size.status != 0
2984*4882a593Smuzhiyun 			|| cmd.cfg_size.config_size != SZ_128K
2985*4882a593Smuzhiyun 			|| cmd.cfg_size.max_xfer != SZ_4K) {
2986*4882a593Smuzhiyun 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2987*4882a593Smuzhiyun 				__func__, __LINE__, rc, cmd_rc);
2988*4882a593Smuzhiyun 		return -EIO;
2989*4882a593Smuzhiyun 	}
2990*4882a593Smuzhiyun 
2991*4882a593Smuzhiyun 
2992*4882a593Smuzhiyun 	/* test ars_status with zero output */
2993*4882a593Smuzhiyun 	cmd_size = offsetof(struct nd_cmd_ars_status, address);
2994*4882a593Smuzhiyun 	cmd.ars_stat = (struct nd_cmd_ars_status) {
2995*4882a593Smuzhiyun 		.out_length = 0,
2996*4882a593Smuzhiyun 	};
2997*4882a593Smuzhiyun 	rc = setup_result(cmd.buf, cmd_size);
2998*4882a593Smuzhiyun 	if (rc)
2999*4882a593Smuzhiyun 		return rc;
3000*4882a593Smuzhiyun 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS,
3001*4882a593Smuzhiyun 			cmd.buf, cmd_size, &cmd_rc);
3002*4882a593Smuzhiyun 
3003*4882a593Smuzhiyun 	if (rc < 0 || cmd_rc) {
3004*4882a593Smuzhiyun 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
3005*4882a593Smuzhiyun 				__func__, __LINE__, rc, cmd_rc);
3006*4882a593Smuzhiyun 		return -EIO;
3007*4882a593Smuzhiyun 	}
3008*4882a593Smuzhiyun 
3009*4882a593Smuzhiyun 
3010*4882a593Smuzhiyun 	/* test ars_cap with benign extended status */
3011*4882a593Smuzhiyun 	cmd_size = sizeof(cmd.ars_cap);
3012*4882a593Smuzhiyun 	cmd.ars_cap = (struct nd_cmd_ars_cap) {
3013*4882a593Smuzhiyun 		.status = ND_ARS_PERSISTENT << 16,
3014*4882a593Smuzhiyun 	};
3015*4882a593Smuzhiyun 	offset = offsetof(struct nd_cmd_ars_cap, status);
3016*4882a593Smuzhiyun 	rc = setup_result(cmd.buf + offset, cmd_size - offset);
3017*4882a593Smuzhiyun 	if (rc)
3018*4882a593Smuzhiyun 		return rc;
3019*4882a593Smuzhiyun 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_CAP,
3020*4882a593Smuzhiyun 			cmd.buf, cmd_size, &cmd_rc);
3021*4882a593Smuzhiyun 
3022*4882a593Smuzhiyun 	if (rc < 0 || cmd_rc) {
3023*4882a593Smuzhiyun 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
3024*4882a593Smuzhiyun 				__func__, __LINE__, rc, cmd_rc);
3025*4882a593Smuzhiyun 		return -EIO;
3026*4882a593Smuzhiyun 	}
3027*4882a593Smuzhiyun 
3028*4882a593Smuzhiyun 
3029*4882a593Smuzhiyun 	/* test ars_status with 'status' trimmed from 'out_length' */
3030*4882a593Smuzhiyun 	cmd_size = sizeof(cmd.ars_stat) + sizeof(struct nd_ars_record);
3031*4882a593Smuzhiyun 	cmd.ars_stat = (struct nd_cmd_ars_status) {
3032*4882a593Smuzhiyun 		.out_length = cmd_size - 4,
3033*4882a593Smuzhiyun 	};
3034*4882a593Smuzhiyun 	record = &cmd.ars_stat.records[0];
3035*4882a593Smuzhiyun 	*record = (struct nd_ars_record) {
3036*4882a593Smuzhiyun 		.length = test_val,
3037*4882a593Smuzhiyun 	};
3038*4882a593Smuzhiyun 	rc = setup_result(cmd.buf, cmd_size);
3039*4882a593Smuzhiyun 	if (rc)
3040*4882a593Smuzhiyun 		return rc;
3041*4882a593Smuzhiyun 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS,
3042*4882a593Smuzhiyun 			cmd.buf, cmd_size, &cmd_rc);
3043*4882a593Smuzhiyun 
3044*4882a593Smuzhiyun 	if (rc < 0 || cmd_rc || record->length != test_val) {
3045*4882a593Smuzhiyun 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
3046*4882a593Smuzhiyun 				__func__, __LINE__, rc, cmd_rc);
3047*4882a593Smuzhiyun 		return -EIO;
3048*4882a593Smuzhiyun 	}
3049*4882a593Smuzhiyun 
3050*4882a593Smuzhiyun 
3051*4882a593Smuzhiyun 	/* test ars_status with 'Output (Size)' including 'status' */
3052*4882a593Smuzhiyun 	cmd_size = sizeof(cmd.ars_stat) + sizeof(struct nd_ars_record);
3053*4882a593Smuzhiyun 	cmd.ars_stat = (struct nd_cmd_ars_status) {
3054*4882a593Smuzhiyun 		.out_length = cmd_size,
3055*4882a593Smuzhiyun 	};
3056*4882a593Smuzhiyun 	record = &cmd.ars_stat.records[0];
3057*4882a593Smuzhiyun 	*record = (struct nd_ars_record) {
3058*4882a593Smuzhiyun 		.length = test_val,
3059*4882a593Smuzhiyun 	};
3060*4882a593Smuzhiyun 	rc = setup_result(cmd.buf, cmd_size);
3061*4882a593Smuzhiyun 	if (rc)
3062*4882a593Smuzhiyun 		return rc;
3063*4882a593Smuzhiyun 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS,
3064*4882a593Smuzhiyun 			cmd.buf, cmd_size, &cmd_rc);
3065*4882a593Smuzhiyun 
3066*4882a593Smuzhiyun 	if (rc < 0 || cmd_rc || record->length != test_val) {
3067*4882a593Smuzhiyun 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
3068*4882a593Smuzhiyun 				__func__, __LINE__, rc, cmd_rc);
3069*4882a593Smuzhiyun 		return -EIO;
3070*4882a593Smuzhiyun 	}
3071*4882a593Smuzhiyun 
3072*4882a593Smuzhiyun 
3073*4882a593Smuzhiyun 	/* test extended status for get_config_size results in failure */
3074*4882a593Smuzhiyun 	cmd_size = sizeof(cmd.cfg_size);
3075*4882a593Smuzhiyun 	cmd.cfg_size = (struct nd_cmd_get_config_size) {
3076*4882a593Smuzhiyun 		.status = 1 << 16,
3077*4882a593Smuzhiyun 	};
3078*4882a593Smuzhiyun 	rc = setup_result(cmd.buf, cmd_size);
3079*4882a593Smuzhiyun 	if (rc)
3080*4882a593Smuzhiyun 		return rc;
3081*4882a593Smuzhiyun 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, nvdimm, ND_CMD_GET_CONFIG_SIZE,
3082*4882a593Smuzhiyun 			cmd.buf, cmd_size, &cmd_rc);
3083*4882a593Smuzhiyun 
3084*4882a593Smuzhiyun 	if (rc < 0 || cmd_rc >= 0) {
3085*4882a593Smuzhiyun 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
3086*4882a593Smuzhiyun 				__func__, __LINE__, rc, cmd_rc);
3087*4882a593Smuzhiyun 		return -EIO;
3088*4882a593Smuzhiyun 	}
3089*4882a593Smuzhiyun 
3090*4882a593Smuzhiyun 	/* test clear error */
3091*4882a593Smuzhiyun 	cmd_size = sizeof(cmd.clear_err);
3092*4882a593Smuzhiyun 	cmd.clear_err = (struct nd_cmd_clear_error) {
3093*4882a593Smuzhiyun 		.length = 512,
3094*4882a593Smuzhiyun 		.cleared = 512,
3095*4882a593Smuzhiyun 	};
3096*4882a593Smuzhiyun 	rc = setup_result(cmd.buf, cmd_size);
3097*4882a593Smuzhiyun 	if (rc)
3098*4882a593Smuzhiyun 		return rc;
3099*4882a593Smuzhiyun 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_CLEAR_ERROR,
3100*4882a593Smuzhiyun 			cmd.buf, cmd_size, &cmd_rc);
3101*4882a593Smuzhiyun 	if (rc < 0 || cmd_rc) {
3102*4882a593Smuzhiyun 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
3103*4882a593Smuzhiyun 				__func__, __LINE__, rc, cmd_rc);
3104*4882a593Smuzhiyun 		return -EIO;
3105*4882a593Smuzhiyun 	}
3106*4882a593Smuzhiyun 
3107*4882a593Smuzhiyun 	/* test firmware activate bus info */
3108*4882a593Smuzhiyun 	cmd_size = sizeof(cmd.fwa_info);
3109*4882a593Smuzhiyun 	cmd = (struct nfit_ctl_test_cmd) {
3110*4882a593Smuzhiyun 		.pkg = {
3111*4882a593Smuzhiyun 			.nd_command = NVDIMM_BUS_INTEL_FW_ACTIVATE_BUSINFO,
3112*4882a593Smuzhiyun 			.nd_family = NVDIMM_BUS_FAMILY_INTEL,
3113*4882a593Smuzhiyun 			.nd_size_out = cmd_size,
3114*4882a593Smuzhiyun 			.nd_fw_size = cmd_size,
3115*4882a593Smuzhiyun 		},
3116*4882a593Smuzhiyun 		.fwa_info = {
3117*4882a593Smuzhiyun 			.state = ND_INTEL_FWA_IDLE,
3118*4882a593Smuzhiyun 			.capability = ND_INTEL_BUS_FWA_CAP_FWQUIESCE
3119*4882a593Smuzhiyun 				| ND_INTEL_BUS_FWA_CAP_OSQUIESCE,
3120*4882a593Smuzhiyun 			.activate_tmo = 1,
3121*4882a593Smuzhiyun 			.cpu_quiesce_tmo = 1,
3122*4882a593Smuzhiyun 			.io_quiesce_tmo = 1,
3123*4882a593Smuzhiyun 			.max_quiesce_tmo = 1,
3124*4882a593Smuzhiyun 		},
3125*4882a593Smuzhiyun 	};
3126*4882a593Smuzhiyun 	rc = setup_result(cmd.buf, cmd_size);
3127*4882a593Smuzhiyun 	if (rc)
3128*4882a593Smuzhiyun 		return rc;
3129*4882a593Smuzhiyun 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_CALL,
3130*4882a593Smuzhiyun 			&cmd, sizeof(cmd.pkg) + cmd_size, &cmd_rc);
3131*4882a593Smuzhiyun 	if (rc < 0 || cmd_rc) {
3132*4882a593Smuzhiyun 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
3133*4882a593Smuzhiyun 				__func__, __LINE__, rc, cmd_rc);
3134*4882a593Smuzhiyun 		return -EIO;
3135*4882a593Smuzhiyun 	}
3136*4882a593Smuzhiyun 
3137*4882a593Smuzhiyun 	return 0;
3138*4882a593Smuzhiyun }
3139*4882a593Smuzhiyun 
nfit_test_probe(struct platform_device * pdev)3140*4882a593Smuzhiyun static int nfit_test_probe(struct platform_device *pdev)
3141*4882a593Smuzhiyun {
3142*4882a593Smuzhiyun 	struct nvdimm_bus_descriptor *nd_desc;
3143*4882a593Smuzhiyun 	struct acpi_nfit_desc *acpi_desc;
3144*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
3145*4882a593Smuzhiyun 	struct nfit_test *nfit_test;
3146*4882a593Smuzhiyun 	struct nfit_mem *nfit_mem;
3147*4882a593Smuzhiyun 	union acpi_object *obj;
3148*4882a593Smuzhiyun 	int rc;
3149*4882a593Smuzhiyun 
3150*4882a593Smuzhiyun 	if (strcmp(dev_name(&pdev->dev), "nfit_test.0") == 0) {
3151*4882a593Smuzhiyun 		rc = nfit_ctl_test(&pdev->dev);
3152*4882a593Smuzhiyun 		if (rc)
3153*4882a593Smuzhiyun 			return rc;
3154*4882a593Smuzhiyun 	}
3155*4882a593Smuzhiyun 
3156*4882a593Smuzhiyun 	nfit_test = to_nfit_test(&pdev->dev);
3157*4882a593Smuzhiyun 
3158*4882a593Smuzhiyun 	/* common alloc */
3159*4882a593Smuzhiyun 	if (nfit_test->num_dcr) {
3160*4882a593Smuzhiyun 		int num = nfit_test->num_dcr;
3161*4882a593Smuzhiyun 
3162*4882a593Smuzhiyun 		nfit_test->dimm = devm_kcalloc(dev, num, sizeof(void *),
3163*4882a593Smuzhiyun 				GFP_KERNEL);
3164*4882a593Smuzhiyun 		nfit_test->dimm_dma = devm_kcalloc(dev, num, sizeof(dma_addr_t),
3165*4882a593Smuzhiyun 				GFP_KERNEL);
3166*4882a593Smuzhiyun 		nfit_test->flush = devm_kcalloc(dev, num, sizeof(void *),
3167*4882a593Smuzhiyun 				GFP_KERNEL);
3168*4882a593Smuzhiyun 		nfit_test->flush_dma = devm_kcalloc(dev, num, sizeof(dma_addr_t),
3169*4882a593Smuzhiyun 				GFP_KERNEL);
3170*4882a593Smuzhiyun 		nfit_test->label = devm_kcalloc(dev, num, sizeof(void *),
3171*4882a593Smuzhiyun 				GFP_KERNEL);
3172*4882a593Smuzhiyun 		nfit_test->label_dma = devm_kcalloc(dev, num,
3173*4882a593Smuzhiyun 				sizeof(dma_addr_t), GFP_KERNEL);
3174*4882a593Smuzhiyun 		nfit_test->dcr = devm_kcalloc(dev, num,
3175*4882a593Smuzhiyun 				sizeof(struct nfit_test_dcr *), GFP_KERNEL);
3176*4882a593Smuzhiyun 		nfit_test->dcr_dma = devm_kcalloc(dev, num,
3177*4882a593Smuzhiyun 				sizeof(dma_addr_t), GFP_KERNEL);
3178*4882a593Smuzhiyun 		nfit_test->smart = devm_kcalloc(dev, num,
3179*4882a593Smuzhiyun 				sizeof(struct nd_intel_smart), GFP_KERNEL);
3180*4882a593Smuzhiyun 		nfit_test->smart_threshold = devm_kcalloc(dev, num,
3181*4882a593Smuzhiyun 				sizeof(struct nd_intel_smart_threshold),
3182*4882a593Smuzhiyun 				GFP_KERNEL);
3183*4882a593Smuzhiyun 		nfit_test->fw = devm_kcalloc(dev, num,
3184*4882a593Smuzhiyun 				sizeof(struct nfit_test_fw), GFP_KERNEL);
3185*4882a593Smuzhiyun 		if (nfit_test->dimm && nfit_test->dimm_dma && nfit_test->label
3186*4882a593Smuzhiyun 				&& nfit_test->label_dma && nfit_test->dcr
3187*4882a593Smuzhiyun 				&& nfit_test->dcr_dma && nfit_test->flush
3188*4882a593Smuzhiyun 				&& nfit_test->flush_dma
3189*4882a593Smuzhiyun 				&& nfit_test->fw)
3190*4882a593Smuzhiyun 			/* pass */;
3191*4882a593Smuzhiyun 		else
3192*4882a593Smuzhiyun 			return -ENOMEM;
3193*4882a593Smuzhiyun 	}
3194*4882a593Smuzhiyun 
3195*4882a593Smuzhiyun 	if (nfit_test->num_pm) {
3196*4882a593Smuzhiyun 		int num = nfit_test->num_pm;
3197*4882a593Smuzhiyun 
3198*4882a593Smuzhiyun 		nfit_test->spa_set = devm_kcalloc(dev, num, sizeof(void *),
3199*4882a593Smuzhiyun 				GFP_KERNEL);
3200*4882a593Smuzhiyun 		nfit_test->spa_set_dma = devm_kcalloc(dev, num,
3201*4882a593Smuzhiyun 				sizeof(dma_addr_t), GFP_KERNEL);
3202*4882a593Smuzhiyun 		if (nfit_test->spa_set && nfit_test->spa_set_dma)
3203*4882a593Smuzhiyun 			/* pass */;
3204*4882a593Smuzhiyun 		else
3205*4882a593Smuzhiyun 			return -ENOMEM;
3206*4882a593Smuzhiyun 	}
3207*4882a593Smuzhiyun 
3208*4882a593Smuzhiyun 	/* per-nfit specific alloc */
3209*4882a593Smuzhiyun 	if (nfit_test->alloc(nfit_test))
3210*4882a593Smuzhiyun 		return -ENOMEM;
3211*4882a593Smuzhiyun 
3212*4882a593Smuzhiyun 	nfit_test->setup(nfit_test);
3213*4882a593Smuzhiyun 	acpi_desc = &nfit_test->acpi_desc;
3214*4882a593Smuzhiyun 	acpi_nfit_desc_init(acpi_desc, &pdev->dev);
3215*4882a593Smuzhiyun 	acpi_desc->blk_do_io = nfit_test_blk_do_io;
3216*4882a593Smuzhiyun 	nd_desc = &acpi_desc->nd_desc;
3217*4882a593Smuzhiyun 	nd_desc->provider_name = NULL;
3218*4882a593Smuzhiyun 	nd_desc->module = THIS_MODULE;
3219*4882a593Smuzhiyun 	nd_desc->ndctl = nfit_test_ctl;
3220*4882a593Smuzhiyun 
3221*4882a593Smuzhiyun 	rc = acpi_nfit_init(acpi_desc, nfit_test->nfit_buf,
3222*4882a593Smuzhiyun 			nfit_test->nfit_filled);
3223*4882a593Smuzhiyun 	if (rc)
3224*4882a593Smuzhiyun 		return rc;
3225*4882a593Smuzhiyun 
3226*4882a593Smuzhiyun 	rc = devm_add_action_or_reset(&pdev->dev, acpi_nfit_shutdown, acpi_desc);
3227*4882a593Smuzhiyun 	if (rc)
3228*4882a593Smuzhiyun 		return rc;
3229*4882a593Smuzhiyun 
3230*4882a593Smuzhiyun 	if (nfit_test->setup != nfit_test0_setup)
3231*4882a593Smuzhiyun 		return 0;
3232*4882a593Smuzhiyun 
3233*4882a593Smuzhiyun 	nfit_test->setup_hotplug = 1;
3234*4882a593Smuzhiyun 	nfit_test->setup(nfit_test);
3235*4882a593Smuzhiyun 
3236*4882a593Smuzhiyun 	obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3237*4882a593Smuzhiyun 	if (!obj)
3238*4882a593Smuzhiyun 		return -ENOMEM;
3239*4882a593Smuzhiyun 	obj->type = ACPI_TYPE_BUFFER;
3240*4882a593Smuzhiyun 	obj->buffer.length = nfit_test->nfit_size;
3241*4882a593Smuzhiyun 	obj->buffer.pointer = nfit_test->nfit_buf;
3242*4882a593Smuzhiyun 	*(nfit_test->_fit) = obj;
3243*4882a593Smuzhiyun 	__acpi_nfit_notify(&pdev->dev, nfit_test, 0x80);
3244*4882a593Smuzhiyun 
3245*4882a593Smuzhiyun 	/* associate dimm devices with nfit_mem data for notification testing */
3246*4882a593Smuzhiyun 	mutex_lock(&acpi_desc->init_mutex);
3247*4882a593Smuzhiyun 	list_for_each_entry(nfit_mem, &acpi_desc->dimms, list) {
3248*4882a593Smuzhiyun 		u32 nfit_handle = __to_nfit_memdev(nfit_mem)->device_handle;
3249*4882a593Smuzhiyun 		int i;
3250*4882a593Smuzhiyun 
3251*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(handle); i++)
3252*4882a593Smuzhiyun 			if (nfit_handle == handle[i])
3253*4882a593Smuzhiyun 				dev_set_drvdata(nfit_test->dimm_dev[i],
3254*4882a593Smuzhiyun 						nfit_mem);
3255*4882a593Smuzhiyun 	}
3256*4882a593Smuzhiyun 	mutex_unlock(&acpi_desc->init_mutex);
3257*4882a593Smuzhiyun 
3258*4882a593Smuzhiyun 	return 0;
3259*4882a593Smuzhiyun }
3260*4882a593Smuzhiyun 
nfit_test_remove(struct platform_device * pdev)3261*4882a593Smuzhiyun static int nfit_test_remove(struct platform_device *pdev)
3262*4882a593Smuzhiyun {
3263*4882a593Smuzhiyun 	return 0;
3264*4882a593Smuzhiyun }
3265*4882a593Smuzhiyun 
nfit_test_release(struct device * dev)3266*4882a593Smuzhiyun static void nfit_test_release(struct device *dev)
3267*4882a593Smuzhiyun {
3268*4882a593Smuzhiyun 	struct nfit_test *nfit_test = to_nfit_test(dev);
3269*4882a593Smuzhiyun 
3270*4882a593Smuzhiyun 	kfree(nfit_test);
3271*4882a593Smuzhiyun }
3272*4882a593Smuzhiyun 
3273*4882a593Smuzhiyun static const struct platform_device_id nfit_test_id[] = {
3274*4882a593Smuzhiyun 	{ KBUILD_MODNAME },
3275*4882a593Smuzhiyun 	{ },
3276*4882a593Smuzhiyun };
3277*4882a593Smuzhiyun 
3278*4882a593Smuzhiyun static struct platform_driver nfit_test_driver = {
3279*4882a593Smuzhiyun 	.probe = nfit_test_probe,
3280*4882a593Smuzhiyun 	.remove = nfit_test_remove,
3281*4882a593Smuzhiyun 	.driver = {
3282*4882a593Smuzhiyun 		.name = KBUILD_MODNAME,
3283*4882a593Smuzhiyun 	},
3284*4882a593Smuzhiyun 	.id_table = nfit_test_id,
3285*4882a593Smuzhiyun };
3286*4882a593Smuzhiyun 
3287*4882a593Smuzhiyun static char copy_mc_buf[PAGE_SIZE] __attribute__((__aligned__(PAGE_SIZE)));
3288*4882a593Smuzhiyun 
3289*4882a593Smuzhiyun enum INJECT {
3290*4882a593Smuzhiyun 	INJECT_NONE,
3291*4882a593Smuzhiyun 	INJECT_SRC,
3292*4882a593Smuzhiyun 	INJECT_DST,
3293*4882a593Smuzhiyun };
3294*4882a593Smuzhiyun 
copy_mc_test_init(char * dst,char * src,size_t size)3295*4882a593Smuzhiyun static void copy_mc_test_init(char *dst, char *src, size_t size)
3296*4882a593Smuzhiyun {
3297*4882a593Smuzhiyun 	size_t i;
3298*4882a593Smuzhiyun 
3299*4882a593Smuzhiyun 	memset(dst, 0xff, size);
3300*4882a593Smuzhiyun 	for (i = 0; i < size; i++)
3301*4882a593Smuzhiyun 		src[i] = (char) i;
3302*4882a593Smuzhiyun }
3303*4882a593Smuzhiyun 
copy_mc_test_validate(unsigned char * dst,unsigned char * src,size_t size,unsigned long rem)3304*4882a593Smuzhiyun static bool copy_mc_test_validate(unsigned char *dst, unsigned char *src,
3305*4882a593Smuzhiyun 		size_t size, unsigned long rem)
3306*4882a593Smuzhiyun {
3307*4882a593Smuzhiyun 	size_t i;
3308*4882a593Smuzhiyun 
3309*4882a593Smuzhiyun 	for (i = 0; i < size - rem; i++)
3310*4882a593Smuzhiyun 		if (dst[i] != (unsigned char) i) {
3311*4882a593Smuzhiyun 			pr_info_once("%s:%d: offset: %zd got: %#x expect: %#x\n",
3312*4882a593Smuzhiyun 					__func__, __LINE__, i, dst[i],
3313*4882a593Smuzhiyun 					(unsigned char) i);
3314*4882a593Smuzhiyun 			return false;
3315*4882a593Smuzhiyun 		}
3316*4882a593Smuzhiyun 	for (i = size - rem; i < size; i++)
3317*4882a593Smuzhiyun 		if (dst[i] != 0xffU) {
3318*4882a593Smuzhiyun 			pr_info_once("%s:%d: offset: %zd got: %#x expect: 0xff\n",
3319*4882a593Smuzhiyun 					__func__, __LINE__, i, dst[i]);
3320*4882a593Smuzhiyun 			return false;
3321*4882a593Smuzhiyun 		}
3322*4882a593Smuzhiyun 	return true;
3323*4882a593Smuzhiyun }
3324*4882a593Smuzhiyun 
copy_mc_test(void)3325*4882a593Smuzhiyun void copy_mc_test(void)
3326*4882a593Smuzhiyun {
3327*4882a593Smuzhiyun 	char *inject_desc[] = { "none", "source", "destination" };
3328*4882a593Smuzhiyun 	enum INJECT inj;
3329*4882a593Smuzhiyun 
3330*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_COPY_MC_TEST)) {
3331*4882a593Smuzhiyun 		pr_info("%s: run...\n", __func__);
3332*4882a593Smuzhiyun 	} else {
3333*4882a593Smuzhiyun 		pr_info("%s: disabled, skip.\n", __func__);
3334*4882a593Smuzhiyun 		return;
3335*4882a593Smuzhiyun 	}
3336*4882a593Smuzhiyun 
3337*4882a593Smuzhiyun 	for (inj = INJECT_NONE; inj <= INJECT_DST; inj++) {
3338*4882a593Smuzhiyun 		int i;
3339*4882a593Smuzhiyun 
3340*4882a593Smuzhiyun 		pr_info("%s: inject: %s\n", __func__, inject_desc[inj]);
3341*4882a593Smuzhiyun 		for (i = 0; i < 512; i++) {
3342*4882a593Smuzhiyun 			unsigned long expect, rem;
3343*4882a593Smuzhiyun 			void *src, *dst;
3344*4882a593Smuzhiyun 			bool valid;
3345*4882a593Smuzhiyun 
3346*4882a593Smuzhiyun 			switch (inj) {
3347*4882a593Smuzhiyun 			case INJECT_NONE:
3348*4882a593Smuzhiyun 				copy_mc_inject_src(NULL);
3349*4882a593Smuzhiyun 				copy_mc_inject_dst(NULL);
3350*4882a593Smuzhiyun 				dst = &copy_mc_buf[2048];
3351*4882a593Smuzhiyun 				src = &copy_mc_buf[1024 - i];
3352*4882a593Smuzhiyun 				expect = 0;
3353*4882a593Smuzhiyun 				break;
3354*4882a593Smuzhiyun 			case INJECT_SRC:
3355*4882a593Smuzhiyun 				copy_mc_inject_src(&copy_mc_buf[1024]);
3356*4882a593Smuzhiyun 				copy_mc_inject_dst(NULL);
3357*4882a593Smuzhiyun 				dst = &copy_mc_buf[2048];
3358*4882a593Smuzhiyun 				src = &copy_mc_buf[1024 - i];
3359*4882a593Smuzhiyun 				expect = 512 - i;
3360*4882a593Smuzhiyun 				break;
3361*4882a593Smuzhiyun 			case INJECT_DST:
3362*4882a593Smuzhiyun 				copy_mc_inject_src(NULL);
3363*4882a593Smuzhiyun 				copy_mc_inject_dst(&copy_mc_buf[2048]);
3364*4882a593Smuzhiyun 				dst = &copy_mc_buf[2048 - i];
3365*4882a593Smuzhiyun 				src = &copy_mc_buf[1024];
3366*4882a593Smuzhiyun 				expect = 512 - i;
3367*4882a593Smuzhiyun 				break;
3368*4882a593Smuzhiyun 			}
3369*4882a593Smuzhiyun 
3370*4882a593Smuzhiyun 			copy_mc_test_init(dst, src, 512);
3371*4882a593Smuzhiyun 			rem = copy_mc_fragile(dst, src, 512);
3372*4882a593Smuzhiyun 			valid = copy_mc_test_validate(dst, src, 512, expect);
3373*4882a593Smuzhiyun 			if (rem == expect && valid)
3374*4882a593Smuzhiyun 				continue;
3375*4882a593Smuzhiyun 			pr_info("%s: copy(%#lx, %#lx, %d) off: %d rem: %ld %s expect: %ld\n",
3376*4882a593Smuzhiyun 					__func__,
3377*4882a593Smuzhiyun 					((unsigned long) dst) & ~PAGE_MASK,
3378*4882a593Smuzhiyun 					((unsigned long ) src) & ~PAGE_MASK,
3379*4882a593Smuzhiyun 					512, i, rem, valid ? "valid" : "bad",
3380*4882a593Smuzhiyun 					expect);
3381*4882a593Smuzhiyun 		}
3382*4882a593Smuzhiyun 	}
3383*4882a593Smuzhiyun 
3384*4882a593Smuzhiyun 	copy_mc_inject_src(NULL);
3385*4882a593Smuzhiyun 	copy_mc_inject_dst(NULL);
3386*4882a593Smuzhiyun }
3387*4882a593Smuzhiyun 
nfit_test_init(void)3388*4882a593Smuzhiyun static __init int nfit_test_init(void)
3389*4882a593Smuzhiyun {
3390*4882a593Smuzhiyun 	int rc, i;
3391*4882a593Smuzhiyun 
3392*4882a593Smuzhiyun 	pmem_test();
3393*4882a593Smuzhiyun 	libnvdimm_test();
3394*4882a593Smuzhiyun 	acpi_nfit_test();
3395*4882a593Smuzhiyun 	device_dax_test();
3396*4882a593Smuzhiyun 	copy_mc_test();
3397*4882a593Smuzhiyun 	dax_pmem_test();
3398*4882a593Smuzhiyun 	dax_pmem_core_test();
3399*4882a593Smuzhiyun #ifdef CONFIG_DEV_DAX_PMEM_COMPAT
3400*4882a593Smuzhiyun 	dax_pmem_compat_test();
3401*4882a593Smuzhiyun #endif
3402*4882a593Smuzhiyun 
3403*4882a593Smuzhiyun 	nfit_test_setup(nfit_test_lookup, nfit_test_evaluate_dsm);
3404*4882a593Smuzhiyun 
3405*4882a593Smuzhiyun 	nfit_wq = create_singlethread_workqueue("nfit");
3406*4882a593Smuzhiyun 	if (!nfit_wq)
3407*4882a593Smuzhiyun 		return -ENOMEM;
3408*4882a593Smuzhiyun 
3409*4882a593Smuzhiyun 	nfit_test_dimm = class_create(THIS_MODULE, "nfit_test_dimm");
3410*4882a593Smuzhiyun 	if (IS_ERR(nfit_test_dimm)) {
3411*4882a593Smuzhiyun 		rc = PTR_ERR(nfit_test_dimm);
3412*4882a593Smuzhiyun 		goto err_register;
3413*4882a593Smuzhiyun 	}
3414*4882a593Smuzhiyun 
3415*4882a593Smuzhiyun 	nfit_pool = gen_pool_create(ilog2(SZ_4M), NUMA_NO_NODE);
3416*4882a593Smuzhiyun 	if (!nfit_pool) {
3417*4882a593Smuzhiyun 		rc = -ENOMEM;
3418*4882a593Smuzhiyun 		goto err_register;
3419*4882a593Smuzhiyun 	}
3420*4882a593Smuzhiyun 
3421*4882a593Smuzhiyun 	if (gen_pool_add(nfit_pool, SZ_4G, SZ_4G, NUMA_NO_NODE)) {
3422*4882a593Smuzhiyun 		rc = -ENOMEM;
3423*4882a593Smuzhiyun 		goto err_register;
3424*4882a593Smuzhiyun 	}
3425*4882a593Smuzhiyun 
3426*4882a593Smuzhiyun 	for (i = 0; i < NUM_NFITS; i++) {
3427*4882a593Smuzhiyun 		struct nfit_test *nfit_test;
3428*4882a593Smuzhiyun 		struct platform_device *pdev;
3429*4882a593Smuzhiyun 
3430*4882a593Smuzhiyun 		nfit_test = kzalloc(sizeof(*nfit_test), GFP_KERNEL);
3431*4882a593Smuzhiyun 		if (!nfit_test) {
3432*4882a593Smuzhiyun 			rc = -ENOMEM;
3433*4882a593Smuzhiyun 			goto err_register;
3434*4882a593Smuzhiyun 		}
3435*4882a593Smuzhiyun 		INIT_LIST_HEAD(&nfit_test->resources);
3436*4882a593Smuzhiyun 		badrange_init(&nfit_test->badrange);
3437*4882a593Smuzhiyun 		switch (i) {
3438*4882a593Smuzhiyun 		case 0:
3439*4882a593Smuzhiyun 			nfit_test->num_pm = NUM_PM;
3440*4882a593Smuzhiyun 			nfit_test->dcr_idx = 0;
3441*4882a593Smuzhiyun 			nfit_test->num_dcr = NUM_DCR;
3442*4882a593Smuzhiyun 			nfit_test->alloc = nfit_test0_alloc;
3443*4882a593Smuzhiyun 			nfit_test->setup = nfit_test0_setup;
3444*4882a593Smuzhiyun 			break;
3445*4882a593Smuzhiyun 		case 1:
3446*4882a593Smuzhiyun 			nfit_test->num_pm = 2;
3447*4882a593Smuzhiyun 			nfit_test->dcr_idx = NUM_DCR;
3448*4882a593Smuzhiyun 			nfit_test->num_dcr = 2;
3449*4882a593Smuzhiyun 			nfit_test->alloc = nfit_test1_alloc;
3450*4882a593Smuzhiyun 			nfit_test->setup = nfit_test1_setup;
3451*4882a593Smuzhiyun 			break;
3452*4882a593Smuzhiyun 		default:
3453*4882a593Smuzhiyun 			rc = -EINVAL;
3454*4882a593Smuzhiyun 			goto err_register;
3455*4882a593Smuzhiyun 		}
3456*4882a593Smuzhiyun 		pdev = &nfit_test->pdev;
3457*4882a593Smuzhiyun 		pdev->name = KBUILD_MODNAME;
3458*4882a593Smuzhiyun 		pdev->id = i;
3459*4882a593Smuzhiyun 		pdev->dev.release = nfit_test_release;
3460*4882a593Smuzhiyun 		rc = platform_device_register(pdev);
3461*4882a593Smuzhiyun 		if (rc) {
3462*4882a593Smuzhiyun 			put_device(&pdev->dev);
3463*4882a593Smuzhiyun 			goto err_register;
3464*4882a593Smuzhiyun 		}
3465*4882a593Smuzhiyun 		get_device(&pdev->dev);
3466*4882a593Smuzhiyun 
3467*4882a593Smuzhiyun 		rc = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
3468*4882a593Smuzhiyun 		if (rc)
3469*4882a593Smuzhiyun 			goto err_register;
3470*4882a593Smuzhiyun 
3471*4882a593Smuzhiyun 		instances[i] = nfit_test;
3472*4882a593Smuzhiyun 		INIT_WORK(&nfit_test->work, uc_error_notify);
3473*4882a593Smuzhiyun 	}
3474*4882a593Smuzhiyun 
3475*4882a593Smuzhiyun 	rc = platform_driver_register(&nfit_test_driver);
3476*4882a593Smuzhiyun 	if (rc)
3477*4882a593Smuzhiyun 		goto err_register;
3478*4882a593Smuzhiyun 	return 0;
3479*4882a593Smuzhiyun 
3480*4882a593Smuzhiyun  err_register:
3481*4882a593Smuzhiyun 	if (nfit_pool)
3482*4882a593Smuzhiyun 		gen_pool_destroy(nfit_pool);
3483*4882a593Smuzhiyun 
3484*4882a593Smuzhiyun 	destroy_workqueue(nfit_wq);
3485*4882a593Smuzhiyun 	for (i = 0; i < NUM_NFITS; i++)
3486*4882a593Smuzhiyun 		if (instances[i])
3487*4882a593Smuzhiyun 			platform_device_unregister(&instances[i]->pdev);
3488*4882a593Smuzhiyun 	nfit_test_teardown();
3489*4882a593Smuzhiyun 	for (i = 0; i < NUM_NFITS; i++)
3490*4882a593Smuzhiyun 		if (instances[i])
3491*4882a593Smuzhiyun 			put_device(&instances[i]->pdev.dev);
3492*4882a593Smuzhiyun 
3493*4882a593Smuzhiyun 	return rc;
3494*4882a593Smuzhiyun }
3495*4882a593Smuzhiyun 
nfit_test_exit(void)3496*4882a593Smuzhiyun static __exit void nfit_test_exit(void)
3497*4882a593Smuzhiyun {
3498*4882a593Smuzhiyun 	int i;
3499*4882a593Smuzhiyun 
3500*4882a593Smuzhiyun 	flush_workqueue(nfit_wq);
3501*4882a593Smuzhiyun 	destroy_workqueue(nfit_wq);
3502*4882a593Smuzhiyun 	for (i = 0; i < NUM_NFITS; i++)
3503*4882a593Smuzhiyun 		platform_device_unregister(&instances[i]->pdev);
3504*4882a593Smuzhiyun 	platform_driver_unregister(&nfit_test_driver);
3505*4882a593Smuzhiyun 	nfit_test_teardown();
3506*4882a593Smuzhiyun 
3507*4882a593Smuzhiyun 	gen_pool_destroy(nfit_pool);
3508*4882a593Smuzhiyun 
3509*4882a593Smuzhiyun 	for (i = 0; i < NUM_NFITS; i++)
3510*4882a593Smuzhiyun 		put_device(&instances[i]->pdev.dev);
3511*4882a593Smuzhiyun 	class_destroy(nfit_test_dimm);
3512*4882a593Smuzhiyun }
3513*4882a593Smuzhiyun 
3514*4882a593Smuzhiyun module_init(nfit_test_init);
3515*4882a593Smuzhiyun module_exit(nfit_test_exit);
3516*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
3517*4882a593Smuzhiyun MODULE_AUTHOR("Intel Corporation");
3518