1*4882a593Smuzhiyun[ 2*4882a593Smuzhiyun { 3*4882a593Smuzhiyun "BriefDescription": "Core cycles the core was throttled due to a pending power level request.", 4*4882a593Smuzhiyun "Counter": "0,1,2,3", 5*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7", 6*4882a593Smuzhiyun "EventCode": "0x28", 7*4882a593Smuzhiyun "EventName": "CORE_POWER.THROTTLE", 8*4882a593Smuzhiyun "PublicDescription": "Core cycles the out-of-order engine was throttled due to a pending power level request.", 9*4882a593Smuzhiyun "SampleAfterValue": "200003", 10*4882a593Smuzhiyun "UMask": "0x40" 11*4882a593Smuzhiyun }, 12*4882a593Smuzhiyun { 13*4882a593Smuzhiyun "BriefDescription": "Counts number of cache lines that are dropped and not written back to L3 as they are deemed to be less likely to be reused shortly", 14*4882a593Smuzhiyun "Counter": "0,1,2,3", 15*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7", 16*4882a593Smuzhiyun "EventCode": "0xFE", 17*4882a593Smuzhiyun "EventName": "IDI_MISC.WB_DOWNGRADE", 18*4882a593Smuzhiyun "PublicDescription": "Counts number of cache lines that are dropped and not written back to L3 as they are deemed to be less likely to be reused shortly.", 19*4882a593Smuzhiyun "SampleAfterValue": "100003", 20*4882a593Smuzhiyun "UMask": "0x4" 21*4882a593Smuzhiyun }, 22*4882a593Smuzhiyun { 23*4882a593Smuzhiyun "BriefDescription": "Number of PREFETCHW instructions executed.", 24*4882a593Smuzhiyun "Counter": "0,1,2,3", 25*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7", 26*4882a593Smuzhiyun "EventCode": "0x32", 27*4882a593Smuzhiyun "EventName": "SW_PREFETCH_ACCESS.PREFETCHW", 28*4882a593Smuzhiyun "SampleAfterValue": "2000003", 29*4882a593Smuzhiyun "UMask": "0x8" 30*4882a593Smuzhiyun }, 31*4882a593Smuzhiyun { 32*4882a593Smuzhiyun "BriefDescription": "Core cycles where the core was running in a manner where Turbo may be clipped to the Non-AVX turbo schedule.", 33*4882a593Smuzhiyun "Counter": "0,1,2,3", 34*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7", 35*4882a593Smuzhiyun "EventCode": "0x28", 36*4882a593Smuzhiyun "EventName": "CORE_POWER.LVL0_TURBO_LICENSE", 37*4882a593Smuzhiyun "PublicDescription": "Core cycles where the core was running with power-delivery for baseline license level 0. This includes non-AVX codes, SSE, AVX 128-bit, and low-current AVX 256-bit codes.", 38*4882a593Smuzhiyun "SampleAfterValue": "200003", 39*4882a593Smuzhiyun "UMask": "0x7" 40*4882a593Smuzhiyun }, 41*4882a593Smuzhiyun { 42*4882a593Smuzhiyun "BriefDescription": "Core cycles where the core was running in a manner where Turbo may be clipped to the AVX2 turbo schedule.", 43*4882a593Smuzhiyun "Counter": "0,1,2,3", 44*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7", 45*4882a593Smuzhiyun "EventCode": "0x28", 46*4882a593Smuzhiyun "EventName": "CORE_POWER.LVL1_TURBO_LICENSE", 47*4882a593Smuzhiyun "PublicDescription": "Core cycles where the core was running with power-delivery for license level 1. This includes high current AVX 256-bit instructions as well as low current AVX 512-bit instructions.", 48*4882a593Smuzhiyun "SampleAfterValue": "200003", 49*4882a593Smuzhiyun "UMask": "0x18" 50*4882a593Smuzhiyun }, 51*4882a593Smuzhiyun { 52*4882a593Smuzhiyun "BriefDescription": "Number of PREFETCHT0 instructions executed.", 53*4882a593Smuzhiyun "Counter": "0,1,2,3", 54*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7", 55*4882a593Smuzhiyun "EventCode": "0x32", 56*4882a593Smuzhiyun "EventName": "SW_PREFETCH_ACCESS.T0", 57*4882a593Smuzhiyun "SampleAfterValue": "2000003", 58*4882a593Smuzhiyun "UMask": "0x2" 59*4882a593Smuzhiyun }, 60*4882a593Smuzhiyun { 61*4882a593Smuzhiyun "BriefDescription": "Number of hardware interrupts received by the processor.", 62*4882a593Smuzhiyun "Counter": "0,1,2,3", 63*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7", 64*4882a593Smuzhiyun "EventCode": "0xCB", 65*4882a593Smuzhiyun "EventName": "HW_INTERRUPTS.RECEIVED", 66*4882a593Smuzhiyun "PublicDescription": "Counts the number of hardware interruptions received by the processor.", 67*4882a593Smuzhiyun "SampleAfterValue": "203", 68*4882a593Smuzhiyun "UMask": "0x1" 69*4882a593Smuzhiyun }, 70*4882a593Smuzhiyun { 71*4882a593Smuzhiyun "BriefDescription": "Core cycles where the core was running in a manner where Turbo may be clipped to the AVX512 turbo schedule.", 72*4882a593Smuzhiyun "Counter": "0,1,2,3", 73*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7", 74*4882a593Smuzhiyun "EventCode": "0x28", 75*4882a593Smuzhiyun "EventName": "CORE_POWER.LVL2_TURBO_LICENSE", 76*4882a593Smuzhiyun "PublicDescription": "Core cycles where the core was running with power-delivery for license level 2 (introduced in Skylake Server michroarchtecture). This includes high current AVX 512-bit instructions.", 77*4882a593Smuzhiyun "SampleAfterValue": "200003", 78*4882a593Smuzhiyun "UMask": "0x20" 79*4882a593Smuzhiyun }, 80*4882a593Smuzhiyun { 81*4882a593Smuzhiyun "BriefDescription": "Number of PREFETCHNTA instructions executed.", 82*4882a593Smuzhiyun "Counter": "0,1,2,3", 83*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7", 84*4882a593Smuzhiyun "EventCode": "0x32", 85*4882a593Smuzhiyun "EventName": "SW_PREFETCH_ACCESS.NTA", 86*4882a593Smuzhiyun "SampleAfterValue": "2000003", 87*4882a593Smuzhiyun "UMask": "0x1" 88*4882a593Smuzhiyun }, 89*4882a593Smuzhiyun { 90*4882a593Smuzhiyun "BriefDescription": "Number of PREFETCHT1 or PREFETCHT2 instructions executed.", 91*4882a593Smuzhiyun "Counter": "0,1,2,3", 92*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7", 93*4882a593Smuzhiyun "EventCode": "0x32", 94*4882a593Smuzhiyun "EventName": "SW_PREFETCH_ACCESS.T1_T2", 95*4882a593Smuzhiyun "SampleAfterValue": "2000003", 96*4882a593Smuzhiyun "UMask": "0x4" 97*4882a593Smuzhiyun }, 98*4882a593Smuzhiyun { 99*4882a593Smuzhiyun "Counter": "0,1,2,3", 100*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7", 101*4882a593Smuzhiyun "EventCode": "0x09", 102*4882a593Smuzhiyun "EventName": "MEMORY_DISAMBIGUATION.HISTORY_RESET", 103*4882a593Smuzhiyun "SampleAfterValue": "2000003", 104*4882a593Smuzhiyun "UMask": "0x1" 105*4882a593Smuzhiyun }, 106*4882a593Smuzhiyun { 107*4882a593Smuzhiyun "BriefDescription": "Counts number of cache lines that are allocated and written back to L3 with the intention that they are more likely to be reused shortly", 108*4882a593Smuzhiyun "Counter": "0,1,2,3", 109*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7", 110*4882a593Smuzhiyun "EventCode": "0xFE", 111*4882a593Smuzhiyun "EventName": "IDI_MISC.WB_UPGRADE", 112*4882a593Smuzhiyun "PublicDescription": "Counts number of cache lines that are allocated and written back to L3 with the intention that they are more likely to be reused shortly.", 113*4882a593Smuzhiyun "SampleAfterValue": "100003", 114*4882a593Smuzhiyun "UMask": "0x2" 115*4882a593Smuzhiyun } 116*4882a593Smuzhiyun]