1*4882a593Smuzhiyun[ 2*4882a593Smuzhiyun { 3*4882a593Smuzhiyun "PublicDescription": "Demand Data Read requests that hit L2 cache.", 4*4882a593Smuzhiyun "EventCode": "0x24", 5*4882a593Smuzhiyun "Counter": "0,1,2,3", 6*4882a593Smuzhiyun "UMask": "0x1", 7*4882a593Smuzhiyun "EventName": "L2_RQSTS.DEMAND_DATA_RD_HIT", 8*4882a593Smuzhiyun "SampleAfterValue": "200003", 9*4882a593Smuzhiyun "BriefDescription": "Demand Data Read requests that hit L2 cache", 10*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 11*4882a593Smuzhiyun }, 12*4882a593Smuzhiyun { 13*4882a593Smuzhiyun "PublicDescription": "Counts any demand and L1 HW prefetch data load requests to L2.", 14*4882a593Smuzhiyun "EventCode": "0x24", 15*4882a593Smuzhiyun "Counter": "0,1,2,3", 16*4882a593Smuzhiyun "UMask": "0x3", 17*4882a593Smuzhiyun "EventName": "L2_RQSTS.ALL_DEMAND_DATA_RD", 18*4882a593Smuzhiyun "SampleAfterValue": "200003", 19*4882a593Smuzhiyun "BriefDescription": "Demand Data Read requests", 20*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 21*4882a593Smuzhiyun }, 22*4882a593Smuzhiyun { 23*4882a593Smuzhiyun "PublicDescription": "RFO requests that hit L2 cache.", 24*4882a593Smuzhiyun "EventCode": "0x24", 25*4882a593Smuzhiyun "Counter": "0,1,2,3", 26*4882a593Smuzhiyun "UMask": "0x4", 27*4882a593Smuzhiyun "EventName": "L2_RQSTS.RFO_HIT", 28*4882a593Smuzhiyun "SampleAfterValue": "200003", 29*4882a593Smuzhiyun "BriefDescription": "RFO requests that hit L2 cache", 30*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 31*4882a593Smuzhiyun }, 32*4882a593Smuzhiyun { 33*4882a593Smuzhiyun "PublicDescription": "Counts the number of store RFO requests that miss the L2 cache.", 34*4882a593Smuzhiyun "EventCode": "0x24", 35*4882a593Smuzhiyun "Counter": "0,1,2,3", 36*4882a593Smuzhiyun "UMask": "0x8", 37*4882a593Smuzhiyun "EventName": "L2_RQSTS.RFO_MISS", 38*4882a593Smuzhiyun "SampleAfterValue": "200003", 39*4882a593Smuzhiyun "BriefDescription": "RFO requests that miss L2 cache", 40*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 41*4882a593Smuzhiyun }, 42*4882a593Smuzhiyun { 43*4882a593Smuzhiyun "PublicDescription": "Counts all L2 store RFO requests.", 44*4882a593Smuzhiyun "EventCode": "0x24", 45*4882a593Smuzhiyun "Counter": "0,1,2,3", 46*4882a593Smuzhiyun "UMask": "0xc", 47*4882a593Smuzhiyun "EventName": "L2_RQSTS.ALL_RFO", 48*4882a593Smuzhiyun "SampleAfterValue": "200003", 49*4882a593Smuzhiyun "BriefDescription": "RFO requests to L2 cache", 50*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 51*4882a593Smuzhiyun }, 52*4882a593Smuzhiyun { 53*4882a593Smuzhiyun "PublicDescription": "Number of instruction fetches that hit the L2 cache.", 54*4882a593Smuzhiyun "EventCode": "0x24", 55*4882a593Smuzhiyun "Counter": "0,1,2,3", 56*4882a593Smuzhiyun "UMask": "0x10", 57*4882a593Smuzhiyun "EventName": "L2_RQSTS.CODE_RD_HIT", 58*4882a593Smuzhiyun "SampleAfterValue": "200003", 59*4882a593Smuzhiyun "BriefDescription": "L2 cache hits when fetching instructions, code reads.", 60*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 61*4882a593Smuzhiyun }, 62*4882a593Smuzhiyun { 63*4882a593Smuzhiyun "PublicDescription": "Number of instruction fetches that missed the L2 cache.", 64*4882a593Smuzhiyun "EventCode": "0x24", 65*4882a593Smuzhiyun "Counter": "0,1,2,3", 66*4882a593Smuzhiyun "UMask": "0x20", 67*4882a593Smuzhiyun "EventName": "L2_RQSTS.CODE_RD_MISS", 68*4882a593Smuzhiyun "SampleAfterValue": "200003", 69*4882a593Smuzhiyun "BriefDescription": "L2 cache misses when fetching instructions", 70*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 71*4882a593Smuzhiyun }, 72*4882a593Smuzhiyun { 73*4882a593Smuzhiyun "PublicDescription": "Counts all L2 code requests.", 74*4882a593Smuzhiyun "EventCode": "0x24", 75*4882a593Smuzhiyun "Counter": "0,1,2,3", 76*4882a593Smuzhiyun "UMask": "0x30", 77*4882a593Smuzhiyun "EventName": "L2_RQSTS.ALL_CODE_RD", 78*4882a593Smuzhiyun "SampleAfterValue": "200003", 79*4882a593Smuzhiyun "BriefDescription": "L2 code requests", 80*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 81*4882a593Smuzhiyun }, 82*4882a593Smuzhiyun { 83*4882a593Smuzhiyun "PublicDescription": "Counts all L2 HW prefetcher requests that hit L2.", 84*4882a593Smuzhiyun "EventCode": "0x24", 85*4882a593Smuzhiyun "Counter": "0,1,2,3", 86*4882a593Smuzhiyun "UMask": "0x40", 87*4882a593Smuzhiyun "EventName": "L2_RQSTS.PF_HIT", 88*4882a593Smuzhiyun "SampleAfterValue": "200003", 89*4882a593Smuzhiyun "BriefDescription": "Requests from the L2 hardware prefetchers that hit L2 cache", 90*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 91*4882a593Smuzhiyun }, 92*4882a593Smuzhiyun { 93*4882a593Smuzhiyun "PublicDescription": "Counts all L2 HW prefetcher requests that missed L2.", 94*4882a593Smuzhiyun "EventCode": "0x24", 95*4882a593Smuzhiyun "Counter": "0,1,2,3", 96*4882a593Smuzhiyun "UMask": "0x80", 97*4882a593Smuzhiyun "EventName": "L2_RQSTS.PF_MISS", 98*4882a593Smuzhiyun "SampleAfterValue": "200003", 99*4882a593Smuzhiyun "BriefDescription": "Requests from the L2 hardware prefetchers that miss L2 cache", 100*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 101*4882a593Smuzhiyun }, 102*4882a593Smuzhiyun { 103*4882a593Smuzhiyun "PublicDescription": "Counts all L2 HW prefetcher requests.", 104*4882a593Smuzhiyun "EventCode": "0x24", 105*4882a593Smuzhiyun "Counter": "0,1,2,3", 106*4882a593Smuzhiyun "UMask": "0xc0", 107*4882a593Smuzhiyun "EventName": "L2_RQSTS.ALL_PF", 108*4882a593Smuzhiyun "SampleAfterValue": "200003", 109*4882a593Smuzhiyun "BriefDescription": "Requests from L2 hardware prefetchers", 110*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 111*4882a593Smuzhiyun }, 112*4882a593Smuzhiyun { 113*4882a593Smuzhiyun "PublicDescription": "RFOs that miss cache lines.", 114*4882a593Smuzhiyun "EventCode": "0x27", 115*4882a593Smuzhiyun "Counter": "0,1,2,3", 116*4882a593Smuzhiyun "UMask": "0x1", 117*4882a593Smuzhiyun "EventName": "L2_STORE_LOCK_RQSTS.MISS", 118*4882a593Smuzhiyun "SampleAfterValue": "200003", 119*4882a593Smuzhiyun "BriefDescription": "RFOs that miss cache lines", 120*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 121*4882a593Smuzhiyun }, 122*4882a593Smuzhiyun { 123*4882a593Smuzhiyun "PublicDescription": "RFOs that hit cache lines in M state.", 124*4882a593Smuzhiyun "EventCode": "0x27", 125*4882a593Smuzhiyun "Counter": "0,1,2,3", 126*4882a593Smuzhiyun "UMask": "0x8", 127*4882a593Smuzhiyun "EventName": "L2_STORE_LOCK_RQSTS.HIT_M", 128*4882a593Smuzhiyun "SampleAfterValue": "200003", 129*4882a593Smuzhiyun "BriefDescription": "RFOs that hit cache lines in M state", 130*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 131*4882a593Smuzhiyun }, 132*4882a593Smuzhiyun { 133*4882a593Smuzhiyun "PublicDescription": "RFOs that access cache lines in any state.", 134*4882a593Smuzhiyun "EventCode": "0x27", 135*4882a593Smuzhiyun "Counter": "0,1,2,3", 136*4882a593Smuzhiyun "UMask": "0xf", 137*4882a593Smuzhiyun "EventName": "L2_STORE_LOCK_RQSTS.ALL", 138*4882a593Smuzhiyun "SampleAfterValue": "200003", 139*4882a593Smuzhiyun "BriefDescription": "RFOs that access cache lines in any state", 140*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 141*4882a593Smuzhiyun }, 142*4882a593Smuzhiyun { 143*4882a593Smuzhiyun "PublicDescription": "Not rejected writebacks that missed LLC.", 144*4882a593Smuzhiyun "EventCode": "0x28", 145*4882a593Smuzhiyun "Counter": "0,1,2,3", 146*4882a593Smuzhiyun "UMask": "0x1", 147*4882a593Smuzhiyun "EventName": "L2_L1D_WB_RQSTS.MISS", 148*4882a593Smuzhiyun "SampleAfterValue": "200003", 149*4882a593Smuzhiyun "BriefDescription": "Count the number of modified Lines evicted from L1 and missed L2. (Non-rejected WBs from the DCU.)", 150*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 151*4882a593Smuzhiyun }, 152*4882a593Smuzhiyun { 153*4882a593Smuzhiyun "PublicDescription": "Not rejected writebacks from L1D to L2 cache lines in E state.", 154*4882a593Smuzhiyun "EventCode": "0x28", 155*4882a593Smuzhiyun "Counter": "0,1,2,3", 156*4882a593Smuzhiyun "UMask": "0x4", 157*4882a593Smuzhiyun "EventName": "L2_L1D_WB_RQSTS.HIT_E", 158*4882a593Smuzhiyun "SampleAfterValue": "200003", 159*4882a593Smuzhiyun "BriefDescription": "Not rejected writebacks from L1D to L2 cache lines in E state", 160*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 161*4882a593Smuzhiyun }, 162*4882a593Smuzhiyun { 163*4882a593Smuzhiyun "PublicDescription": "Not rejected writebacks from L1D to L2 cache lines in M state.", 164*4882a593Smuzhiyun "EventCode": "0x28", 165*4882a593Smuzhiyun "Counter": "0,1,2,3", 166*4882a593Smuzhiyun "UMask": "0x8", 167*4882a593Smuzhiyun "EventName": "L2_L1D_WB_RQSTS.HIT_M", 168*4882a593Smuzhiyun "SampleAfterValue": "200003", 169*4882a593Smuzhiyun "BriefDescription": "Not rejected writebacks from L1D to L2 cache lines in M state", 170*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 171*4882a593Smuzhiyun }, 172*4882a593Smuzhiyun { 173*4882a593Smuzhiyun "EventCode": "0x28", 174*4882a593Smuzhiyun "Counter": "0,1,2,3", 175*4882a593Smuzhiyun "UMask": "0xf", 176*4882a593Smuzhiyun "EventName": "L2_L1D_WB_RQSTS.ALL", 177*4882a593Smuzhiyun "SampleAfterValue": "200003", 178*4882a593Smuzhiyun "BriefDescription": "Not rejected writebacks from L1D to L2 cache lines in any state.", 179*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 180*4882a593Smuzhiyun }, 181*4882a593Smuzhiyun { 182*4882a593Smuzhiyun "PublicDescription": "This event counts each cache miss condition for references to the last level cache.", 183*4882a593Smuzhiyun "EventCode": "0x2E", 184*4882a593Smuzhiyun "Counter": "0,1,2,3", 185*4882a593Smuzhiyun "UMask": "0x41", 186*4882a593Smuzhiyun "EventName": "LONGEST_LAT_CACHE.MISS", 187*4882a593Smuzhiyun "SampleAfterValue": "100003", 188*4882a593Smuzhiyun "BriefDescription": "Core-originated cacheable demand requests missed LLC", 189*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 190*4882a593Smuzhiyun }, 191*4882a593Smuzhiyun { 192*4882a593Smuzhiyun "PublicDescription": "This event counts requests originating from the core that reference a cache line in the last level cache.", 193*4882a593Smuzhiyun "EventCode": "0x2E", 194*4882a593Smuzhiyun "Counter": "0,1,2,3", 195*4882a593Smuzhiyun "UMask": "0x4f", 196*4882a593Smuzhiyun "EventName": "LONGEST_LAT_CACHE.REFERENCE", 197*4882a593Smuzhiyun "SampleAfterValue": "100003", 198*4882a593Smuzhiyun "BriefDescription": "Core-originated cacheable demand requests that refer to LLC", 199*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 200*4882a593Smuzhiyun }, 201*4882a593Smuzhiyun { 202*4882a593Smuzhiyun "PublicDescription": "Increments the number of outstanding L1D misses every cycle. Set Cmask = 1 and Edge =1 to count occurrences.", 203*4882a593Smuzhiyun "EventCode": "0x48", 204*4882a593Smuzhiyun "Counter": "2", 205*4882a593Smuzhiyun "UMask": "0x1", 206*4882a593Smuzhiyun "EventName": "L1D_PEND_MISS.PENDING", 207*4882a593Smuzhiyun "SampleAfterValue": "2000003", 208*4882a593Smuzhiyun "BriefDescription": "L1D miss oustandings duration in cycles", 209*4882a593Smuzhiyun "CounterHTOff": "2" 210*4882a593Smuzhiyun }, 211*4882a593Smuzhiyun { 212*4882a593Smuzhiyun "EventCode": "0x48", 213*4882a593Smuzhiyun "Counter": "2", 214*4882a593Smuzhiyun "UMask": "0x1", 215*4882a593Smuzhiyun "EventName": "L1D_PEND_MISS.PENDING_CYCLES", 216*4882a593Smuzhiyun "SampleAfterValue": "2000003", 217*4882a593Smuzhiyun "BriefDescription": "Cycles with L1D load Misses outstanding.", 218*4882a593Smuzhiyun "CounterMask": "1", 219*4882a593Smuzhiyun "CounterHTOff": "2" 220*4882a593Smuzhiyun }, 221*4882a593Smuzhiyun { 222*4882a593Smuzhiyun "PublicDescription": "Cycles with L1D load Misses outstanding from any thread on physical core.", 223*4882a593Smuzhiyun "EventCode": "0x48", 224*4882a593Smuzhiyun "Counter": "2", 225*4882a593Smuzhiyun "UMask": "0x1", 226*4882a593Smuzhiyun "AnyThread": "1", 227*4882a593Smuzhiyun "EventName": "L1D_PEND_MISS.PENDING_CYCLES_ANY", 228*4882a593Smuzhiyun "SampleAfterValue": "2000003", 229*4882a593Smuzhiyun "BriefDescription": "Cycles with L1D load Misses outstanding from any thread on physical core", 230*4882a593Smuzhiyun "CounterMask": "1", 231*4882a593Smuzhiyun "CounterHTOff": "2" 232*4882a593Smuzhiyun }, 233*4882a593Smuzhiyun { 234*4882a593Smuzhiyun "PublicDescription": "Cycles a demand request was blocked due to Fill Buffers inavailability.", 235*4882a593Smuzhiyun "EventCode": "0x48", 236*4882a593Smuzhiyun "Counter": "0,1,2,3", 237*4882a593Smuzhiyun "UMask": "0x2", 238*4882a593Smuzhiyun "EventName": "L1D_PEND_MISS.FB_FULL", 239*4882a593Smuzhiyun "SampleAfterValue": "2000003", 240*4882a593Smuzhiyun "BriefDescription": "Cycles a demand request was blocked due to Fill Buffers inavailability", 241*4882a593Smuzhiyun "CounterMask": "1", 242*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 243*4882a593Smuzhiyun }, 244*4882a593Smuzhiyun { 245*4882a593Smuzhiyun "PublicDescription": "Counts the number of lines brought into the L1 data cache.", 246*4882a593Smuzhiyun "EventCode": "0x51", 247*4882a593Smuzhiyun "Counter": "0,1,2,3", 248*4882a593Smuzhiyun "UMask": "0x1", 249*4882a593Smuzhiyun "EventName": "L1D.REPLACEMENT", 250*4882a593Smuzhiyun "SampleAfterValue": "2000003", 251*4882a593Smuzhiyun "BriefDescription": "L1D data line replacements", 252*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 253*4882a593Smuzhiyun }, 254*4882a593Smuzhiyun { 255*4882a593Smuzhiyun "PublicDescription": "Offcore outstanding Demand Data Read transactions in SQ to uncore. Set Cmask=1 to count cycles.", 256*4882a593Smuzhiyun "EventCode": "0x60", 257*4882a593Smuzhiyun "Counter": "0,1,2,3", 258*4882a593Smuzhiyun "UMask": "0x1", 259*4882a593Smuzhiyun "EventName": "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_DATA_RD", 260*4882a593Smuzhiyun "SampleAfterValue": "2000003", 261*4882a593Smuzhiyun "BriefDescription": "Offcore outstanding Demand Data Read transactions in uncore queue.", 262*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 263*4882a593Smuzhiyun }, 264*4882a593Smuzhiyun { 265*4882a593Smuzhiyun "PublicDescription": "Cycles when offcore outstanding Demand Data Read transactions are present in SuperQueue (SQ), queue to uncore.", 266*4882a593Smuzhiyun "EventCode": "0x60", 267*4882a593Smuzhiyun "Counter": "0,1,2,3", 268*4882a593Smuzhiyun "UMask": "0x1", 269*4882a593Smuzhiyun "EventName": "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DEMAND_DATA_RD", 270*4882a593Smuzhiyun "SampleAfterValue": "2000003", 271*4882a593Smuzhiyun "BriefDescription": "Cycles when offcore outstanding Demand Data Read transactions are present in SuperQueue (SQ), queue to uncore", 272*4882a593Smuzhiyun "CounterMask": "1", 273*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 274*4882a593Smuzhiyun }, 275*4882a593Smuzhiyun { 276*4882a593Smuzhiyun "PublicDescription": "Cycles with at least 6 offcore outstanding Demand Data Read transactions in uncore queue.", 277*4882a593Smuzhiyun "EventCode": "0x60", 278*4882a593Smuzhiyun "Counter": "0,1,2,3", 279*4882a593Smuzhiyun "UMask": "0x1", 280*4882a593Smuzhiyun "EventName": "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_DATA_RD_GE_6", 281*4882a593Smuzhiyun "SampleAfterValue": "2000003", 282*4882a593Smuzhiyun "BriefDescription": "Cycles with at least 6 offcore outstanding Demand Data Read transactions in uncore queue", 283*4882a593Smuzhiyun "CounterMask": "6", 284*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 285*4882a593Smuzhiyun }, 286*4882a593Smuzhiyun { 287*4882a593Smuzhiyun "PublicDescription": "Offcore outstanding Demand Code Read transactions in SQ to uncore. Set Cmask=1 to count cycles.", 288*4882a593Smuzhiyun "EventCode": "0x60", 289*4882a593Smuzhiyun "Counter": "0,1,2,3", 290*4882a593Smuzhiyun "UMask": "0x2", 291*4882a593Smuzhiyun "EventName": "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_CODE_RD", 292*4882a593Smuzhiyun "SampleAfterValue": "2000003", 293*4882a593Smuzhiyun "BriefDescription": "Offcore outstanding code reads transactions in SuperQueue (SQ), queue to uncore, every cycle", 294*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 295*4882a593Smuzhiyun }, 296*4882a593Smuzhiyun { 297*4882a593Smuzhiyun "PublicDescription": "Offcore outstanding code reads transactions in SuperQueue (SQ), queue to uncore, every cycle.", 298*4882a593Smuzhiyun "EventCode": "0x60", 299*4882a593Smuzhiyun "Counter": "0,1,2,3", 300*4882a593Smuzhiyun "UMask": "0x2", 301*4882a593Smuzhiyun "EventName": "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DEMAND_CODE_RD", 302*4882a593Smuzhiyun "SampleAfterValue": "2000003", 303*4882a593Smuzhiyun "BriefDescription": "Offcore outstanding code reads transactions in SuperQueue (SQ), queue to uncore, every cycle", 304*4882a593Smuzhiyun "CounterMask": "1", 305*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 306*4882a593Smuzhiyun }, 307*4882a593Smuzhiyun { 308*4882a593Smuzhiyun "PublicDescription": "Offcore outstanding RFO store transactions in SQ to uncore. Set Cmask=1 to count cycles.", 309*4882a593Smuzhiyun "EventCode": "0x60", 310*4882a593Smuzhiyun "Counter": "0,1,2,3", 311*4882a593Smuzhiyun "UMask": "0x4", 312*4882a593Smuzhiyun "EventName": "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_RFO", 313*4882a593Smuzhiyun "SampleAfterValue": "2000003", 314*4882a593Smuzhiyun "BriefDescription": "Offcore outstanding RFO store transactions in SuperQueue (SQ), queue to uncore", 315*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 316*4882a593Smuzhiyun }, 317*4882a593Smuzhiyun { 318*4882a593Smuzhiyun "PublicDescription": "Offcore outstanding demand rfo reads transactions in SuperQueue (SQ), queue to uncore, every cycle.", 319*4882a593Smuzhiyun "EventCode": "0x60", 320*4882a593Smuzhiyun "Counter": "0,1,2,3", 321*4882a593Smuzhiyun "UMask": "0x4", 322*4882a593Smuzhiyun "EventName": "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DEMAND_RFO", 323*4882a593Smuzhiyun "SampleAfterValue": "2000003", 324*4882a593Smuzhiyun "BriefDescription": "Offcore outstanding demand rfo reads transactions in SuperQueue (SQ), queue to uncore, every cycle", 325*4882a593Smuzhiyun "CounterMask": "1", 326*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 327*4882a593Smuzhiyun }, 328*4882a593Smuzhiyun { 329*4882a593Smuzhiyun "PublicDescription": "Offcore outstanding cacheable data read transactions in SQ to uncore. Set Cmask=1 to count cycles.", 330*4882a593Smuzhiyun "EventCode": "0x60", 331*4882a593Smuzhiyun "Counter": "0,1,2,3", 332*4882a593Smuzhiyun "UMask": "0x8", 333*4882a593Smuzhiyun "EventName": "OFFCORE_REQUESTS_OUTSTANDING.ALL_DATA_RD", 334*4882a593Smuzhiyun "SampleAfterValue": "2000003", 335*4882a593Smuzhiyun "BriefDescription": "Offcore outstanding cacheable Core Data Read transactions in SuperQueue (SQ), queue to uncore", 336*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 337*4882a593Smuzhiyun }, 338*4882a593Smuzhiyun { 339*4882a593Smuzhiyun "PublicDescription": "Cycles when offcore outstanding cacheable Core Data Read transactions are present in SuperQueue (SQ), queue to uncore.", 340*4882a593Smuzhiyun "EventCode": "0x60", 341*4882a593Smuzhiyun "Counter": "0,1,2,3", 342*4882a593Smuzhiyun "UMask": "0x8", 343*4882a593Smuzhiyun "EventName": "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DATA_RD", 344*4882a593Smuzhiyun "SampleAfterValue": "2000003", 345*4882a593Smuzhiyun "BriefDescription": "Cycles when offcore outstanding cacheable Core Data Read transactions are present in SuperQueue (SQ), queue to uncore", 346*4882a593Smuzhiyun "CounterMask": "1", 347*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 348*4882a593Smuzhiyun }, 349*4882a593Smuzhiyun { 350*4882a593Smuzhiyun "PublicDescription": "Cycles in which the L1D is locked.", 351*4882a593Smuzhiyun "EventCode": "0x63", 352*4882a593Smuzhiyun "Counter": "0,1,2,3", 353*4882a593Smuzhiyun "UMask": "0x2", 354*4882a593Smuzhiyun "EventName": "LOCK_CYCLES.CACHE_LOCK_DURATION", 355*4882a593Smuzhiyun "SampleAfterValue": "2000003", 356*4882a593Smuzhiyun "BriefDescription": "Cycles when L1D is locked", 357*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 358*4882a593Smuzhiyun }, 359*4882a593Smuzhiyun { 360*4882a593Smuzhiyun "PublicDescription": "Demand data read requests sent to uncore.", 361*4882a593Smuzhiyun "EventCode": "0xB0", 362*4882a593Smuzhiyun "Counter": "0,1,2,3", 363*4882a593Smuzhiyun "UMask": "0x1", 364*4882a593Smuzhiyun "EventName": "OFFCORE_REQUESTS.DEMAND_DATA_RD", 365*4882a593Smuzhiyun "SampleAfterValue": "100003", 366*4882a593Smuzhiyun "BriefDescription": "Demand Data Read requests sent to uncore", 367*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 368*4882a593Smuzhiyun }, 369*4882a593Smuzhiyun { 370*4882a593Smuzhiyun "PublicDescription": "Demand code read requests sent to uncore.", 371*4882a593Smuzhiyun "EventCode": "0xB0", 372*4882a593Smuzhiyun "Counter": "0,1,2,3", 373*4882a593Smuzhiyun "UMask": "0x2", 374*4882a593Smuzhiyun "EventName": "OFFCORE_REQUESTS.DEMAND_CODE_RD", 375*4882a593Smuzhiyun "SampleAfterValue": "100003", 376*4882a593Smuzhiyun "BriefDescription": "Cacheable and noncachaeble code read requests", 377*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 378*4882a593Smuzhiyun }, 379*4882a593Smuzhiyun { 380*4882a593Smuzhiyun "PublicDescription": "Demand RFO read requests sent to uncore, including regular RFOs, locks, ItoM.", 381*4882a593Smuzhiyun "EventCode": "0xB0", 382*4882a593Smuzhiyun "Counter": "0,1,2,3", 383*4882a593Smuzhiyun "UMask": "0x4", 384*4882a593Smuzhiyun "EventName": "OFFCORE_REQUESTS.DEMAND_RFO", 385*4882a593Smuzhiyun "SampleAfterValue": "100003", 386*4882a593Smuzhiyun "BriefDescription": "Demand RFO requests including regular RFOs, locks, ItoM", 387*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 388*4882a593Smuzhiyun }, 389*4882a593Smuzhiyun { 390*4882a593Smuzhiyun "PublicDescription": "Data read requests sent to uncore (demand and prefetch).", 391*4882a593Smuzhiyun "EventCode": "0xB0", 392*4882a593Smuzhiyun "Counter": "0,1,2,3", 393*4882a593Smuzhiyun "UMask": "0x8", 394*4882a593Smuzhiyun "EventName": "OFFCORE_REQUESTS.ALL_DATA_RD", 395*4882a593Smuzhiyun "SampleAfterValue": "100003", 396*4882a593Smuzhiyun "BriefDescription": "Demand and prefetch data reads", 397*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 398*4882a593Smuzhiyun }, 399*4882a593Smuzhiyun { 400*4882a593Smuzhiyun "PublicDescription": "Cases when offcore requests buffer cannot take more entries for core.", 401*4882a593Smuzhiyun "EventCode": "0xB2", 402*4882a593Smuzhiyun "Counter": "0,1,2,3", 403*4882a593Smuzhiyun "UMask": "0x1", 404*4882a593Smuzhiyun "EventName": "OFFCORE_REQUESTS_BUFFER.SQ_FULL", 405*4882a593Smuzhiyun "SampleAfterValue": "2000003", 406*4882a593Smuzhiyun "BriefDescription": "Cases when offcore requests buffer cannot take more entries for core", 407*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 408*4882a593Smuzhiyun }, 409*4882a593Smuzhiyun { 410*4882a593Smuzhiyun "PEBS": "1", 411*4882a593Smuzhiyun "EventCode": "0xD0", 412*4882a593Smuzhiyun "Counter": "0,1,2,3", 413*4882a593Smuzhiyun "UMask": "0x11", 414*4882a593Smuzhiyun "EventName": "MEM_UOPS_RETIRED.STLB_MISS_LOADS", 415*4882a593Smuzhiyun "SampleAfterValue": "100003", 416*4882a593Smuzhiyun "BriefDescription": "Retired load uops that miss the STLB. (Precise Event)", 417*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 418*4882a593Smuzhiyun }, 419*4882a593Smuzhiyun { 420*4882a593Smuzhiyun "PEBS": "1", 421*4882a593Smuzhiyun "EventCode": "0xD0", 422*4882a593Smuzhiyun "Counter": "0,1,2,3", 423*4882a593Smuzhiyun "UMask": "0x12", 424*4882a593Smuzhiyun "EventName": "MEM_UOPS_RETIRED.STLB_MISS_STORES", 425*4882a593Smuzhiyun "SampleAfterValue": "100003", 426*4882a593Smuzhiyun "BriefDescription": "Retired store uops that miss the STLB. (Precise Event)", 427*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 428*4882a593Smuzhiyun }, 429*4882a593Smuzhiyun { 430*4882a593Smuzhiyun "PEBS": "1", 431*4882a593Smuzhiyun "EventCode": "0xD0", 432*4882a593Smuzhiyun "Counter": "0,1,2,3", 433*4882a593Smuzhiyun "UMask": "0x21", 434*4882a593Smuzhiyun "EventName": "MEM_UOPS_RETIRED.LOCK_LOADS", 435*4882a593Smuzhiyun "SampleAfterValue": "100007", 436*4882a593Smuzhiyun "BriefDescription": "Retired load uops with locked access. (Precise Event)", 437*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 438*4882a593Smuzhiyun }, 439*4882a593Smuzhiyun { 440*4882a593Smuzhiyun "PEBS": "1", 441*4882a593Smuzhiyun "EventCode": "0xD0", 442*4882a593Smuzhiyun "Counter": "0,1,2,3", 443*4882a593Smuzhiyun "UMask": "0x41", 444*4882a593Smuzhiyun "EventName": "MEM_UOPS_RETIRED.SPLIT_LOADS", 445*4882a593Smuzhiyun "SampleAfterValue": "100003", 446*4882a593Smuzhiyun "BriefDescription": "Retired load uops that split across a cacheline boundary. (Precise Event)", 447*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 448*4882a593Smuzhiyun }, 449*4882a593Smuzhiyun { 450*4882a593Smuzhiyun "PEBS": "1", 451*4882a593Smuzhiyun "EventCode": "0xD0", 452*4882a593Smuzhiyun "Counter": "0,1,2,3", 453*4882a593Smuzhiyun "UMask": "0x42", 454*4882a593Smuzhiyun "EventName": "MEM_UOPS_RETIRED.SPLIT_STORES", 455*4882a593Smuzhiyun "SampleAfterValue": "100003", 456*4882a593Smuzhiyun "BriefDescription": "Retired store uops that split across a cacheline boundary. (Precise Event)", 457*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 458*4882a593Smuzhiyun }, 459*4882a593Smuzhiyun { 460*4882a593Smuzhiyun "PEBS": "1", 461*4882a593Smuzhiyun "EventCode": "0xD0", 462*4882a593Smuzhiyun "Counter": "0,1,2,3", 463*4882a593Smuzhiyun "UMask": "0x81", 464*4882a593Smuzhiyun "EventName": "MEM_UOPS_RETIRED.ALL_LOADS", 465*4882a593Smuzhiyun "SampleAfterValue": "2000003", 466*4882a593Smuzhiyun "BriefDescription": "All retired load uops. (Precise Event)", 467*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 468*4882a593Smuzhiyun }, 469*4882a593Smuzhiyun { 470*4882a593Smuzhiyun "PEBS": "1", 471*4882a593Smuzhiyun "EventCode": "0xD0", 472*4882a593Smuzhiyun "Counter": "0,1,2,3", 473*4882a593Smuzhiyun "UMask": "0x82", 474*4882a593Smuzhiyun "EventName": "MEM_UOPS_RETIRED.ALL_STORES", 475*4882a593Smuzhiyun "SampleAfterValue": "2000003", 476*4882a593Smuzhiyun "BriefDescription": "All retired store uops. (Precise Event)", 477*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 478*4882a593Smuzhiyun }, 479*4882a593Smuzhiyun { 480*4882a593Smuzhiyun "PEBS": "1", 481*4882a593Smuzhiyun "EventCode": "0xD1", 482*4882a593Smuzhiyun "Counter": "0,1,2,3", 483*4882a593Smuzhiyun "UMask": "0x1", 484*4882a593Smuzhiyun "EventName": "MEM_LOAD_UOPS_RETIRED.L1_HIT", 485*4882a593Smuzhiyun "SampleAfterValue": "2000003", 486*4882a593Smuzhiyun "BriefDescription": "Retired load uops with L1 cache hits as data sources.", 487*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 488*4882a593Smuzhiyun }, 489*4882a593Smuzhiyun { 490*4882a593Smuzhiyun "PEBS": "1", 491*4882a593Smuzhiyun "EventCode": "0xD1", 492*4882a593Smuzhiyun "Counter": "0,1,2,3", 493*4882a593Smuzhiyun "UMask": "0x2", 494*4882a593Smuzhiyun "EventName": "MEM_LOAD_UOPS_RETIRED.L2_HIT", 495*4882a593Smuzhiyun "SampleAfterValue": "100003", 496*4882a593Smuzhiyun "BriefDescription": "Retired load uops with L2 cache hits as data sources.", 497*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 498*4882a593Smuzhiyun }, 499*4882a593Smuzhiyun { 500*4882a593Smuzhiyun "PEBS": "1", 501*4882a593Smuzhiyun "EventCode": "0xD1", 502*4882a593Smuzhiyun "Counter": "0,1,2,3", 503*4882a593Smuzhiyun "UMask": "0x4", 504*4882a593Smuzhiyun "EventName": "MEM_LOAD_UOPS_RETIRED.LLC_HIT", 505*4882a593Smuzhiyun "SampleAfterValue": "50021", 506*4882a593Smuzhiyun "BriefDescription": "Retired load uops which data sources were data hits in LLC without snoops required.", 507*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 508*4882a593Smuzhiyun }, 509*4882a593Smuzhiyun { 510*4882a593Smuzhiyun "PEBS": "1", 511*4882a593Smuzhiyun "EventCode": "0xD1", 512*4882a593Smuzhiyun "Counter": "0,1,2,3", 513*4882a593Smuzhiyun "UMask": "0x8", 514*4882a593Smuzhiyun "EventName": "MEM_LOAD_UOPS_RETIRED.L1_MISS", 515*4882a593Smuzhiyun "SampleAfterValue": "100003", 516*4882a593Smuzhiyun "BriefDescription": "Retired load uops which data sources following L1 data-cache miss.", 517*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 518*4882a593Smuzhiyun }, 519*4882a593Smuzhiyun { 520*4882a593Smuzhiyun "PEBS": "1", 521*4882a593Smuzhiyun "EventCode": "0xD1", 522*4882a593Smuzhiyun "Counter": "0,1,2,3", 523*4882a593Smuzhiyun "UMask": "0x10", 524*4882a593Smuzhiyun "EventName": "MEM_LOAD_UOPS_RETIRED.L2_MISS", 525*4882a593Smuzhiyun "SampleAfterValue": "50021", 526*4882a593Smuzhiyun "BriefDescription": "Retired load uops with L2 cache misses as data sources.", 527*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 528*4882a593Smuzhiyun }, 529*4882a593Smuzhiyun { 530*4882a593Smuzhiyun "PEBS": "1", 531*4882a593Smuzhiyun "EventCode": "0xD1", 532*4882a593Smuzhiyun "Counter": "0,1,2,3", 533*4882a593Smuzhiyun "UMask": "0x20", 534*4882a593Smuzhiyun "EventName": "MEM_LOAD_UOPS_RETIRED.LLC_MISS", 535*4882a593Smuzhiyun "SampleAfterValue": "100007", 536*4882a593Smuzhiyun "BriefDescription": "Miss in last-level (L3) cache. Excludes Unknown data-source.", 537*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 538*4882a593Smuzhiyun }, 539*4882a593Smuzhiyun { 540*4882a593Smuzhiyun "PEBS": "1", 541*4882a593Smuzhiyun "EventCode": "0xD1", 542*4882a593Smuzhiyun "Counter": "0,1,2,3", 543*4882a593Smuzhiyun "UMask": "0x40", 544*4882a593Smuzhiyun "EventName": "MEM_LOAD_UOPS_RETIRED.HIT_LFB", 545*4882a593Smuzhiyun "SampleAfterValue": "100003", 546*4882a593Smuzhiyun "BriefDescription": "Retired load uops which data sources were load uops missed L1 but hit FB due to preceding miss to the same cache line with data not ready.", 547*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 548*4882a593Smuzhiyun }, 549*4882a593Smuzhiyun { 550*4882a593Smuzhiyun "PEBS": "1", 551*4882a593Smuzhiyun "EventCode": "0xD2", 552*4882a593Smuzhiyun "Counter": "0,1,2,3", 553*4882a593Smuzhiyun "UMask": "0x1", 554*4882a593Smuzhiyun "EventName": "MEM_LOAD_UOPS_LLC_HIT_RETIRED.XSNP_MISS", 555*4882a593Smuzhiyun "SampleAfterValue": "20011", 556*4882a593Smuzhiyun "BriefDescription": "Retired load uops which data sources were LLC hit and cross-core snoop missed in on-pkg core cache.", 557*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 558*4882a593Smuzhiyun }, 559*4882a593Smuzhiyun { 560*4882a593Smuzhiyun "PEBS": "1", 561*4882a593Smuzhiyun "EventCode": "0xD2", 562*4882a593Smuzhiyun "Counter": "0,1,2,3", 563*4882a593Smuzhiyun "UMask": "0x2", 564*4882a593Smuzhiyun "EventName": "MEM_LOAD_UOPS_LLC_HIT_RETIRED.XSNP_HIT", 565*4882a593Smuzhiyun "SampleAfterValue": "20011", 566*4882a593Smuzhiyun "BriefDescription": "Retired load uops which data sources were LLC and cross-core snoop hits in on-pkg core cache.", 567*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 568*4882a593Smuzhiyun }, 569*4882a593Smuzhiyun { 570*4882a593Smuzhiyun "PEBS": "1", 571*4882a593Smuzhiyun "EventCode": "0xD2", 572*4882a593Smuzhiyun "Counter": "0,1,2,3", 573*4882a593Smuzhiyun "UMask": "0x4", 574*4882a593Smuzhiyun "EventName": "MEM_LOAD_UOPS_LLC_HIT_RETIRED.XSNP_HITM", 575*4882a593Smuzhiyun "SampleAfterValue": "20011", 576*4882a593Smuzhiyun "BriefDescription": "Retired load uops which data sources were HitM responses from shared LLC.", 577*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 578*4882a593Smuzhiyun }, 579*4882a593Smuzhiyun { 580*4882a593Smuzhiyun "PEBS": "1", 581*4882a593Smuzhiyun "EventCode": "0xD2", 582*4882a593Smuzhiyun "Counter": "0,1,2,3", 583*4882a593Smuzhiyun "UMask": "0x8", 584*4882a593Smuzhiyun "EventName": "MEM_LOAD_UOPS_LLC_HIT_RETIRED.XSNP_NONE", 585*4882a593Smuzhiyun "SampleAfterValue": "100003", 586*4882a593Smuzhiyun "BriefDescription": "Retired load uops which data sources were hits in LLC without snoops required.", 587*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 588*4882a593Smuzhiyun }, 589*4882a593Smuzhiyun { 590*4882a593Smuzhiyun "PublicDescription": "Retired load uops whose data source was local memory (cross-socket snoop not needed or missed).", 591*4882a593Smuzhiyun "EventCode": "0xD3", 592*4882a593Smuzhiyun "Counter": "0,1,2,3", 593*4882a593Smuzhiyun "UMask": "0x1", 594*4882a593Smuzhiyun "EventName": "MEM_LOAD_UOPS_LLC_MISS_RETIRED.LOCAL_DRAM", 595*4882a593Smuzhiyun "SampleAfterValue": "100007", 596*4882a593Smuzhiyun "BriefDescription": "Retired load uops which data sources missed LLC but serviced from local dram.", 597*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 598*4882a593Smuzhiyun }, 599*4882a593Smuzhiyun { 600*4882a593Smuzhiyun "PublicDescription": "Demand Data Read requests that access L2 cache.", 601*4882a593Smuzhiyun "EventCode": "0xF0", 602*4882a593Smuzhiyun "Counter": "0,1,2,3", 603*4882a593Smuzhiyun "UMask": "0x1", 604*4882a593Smuzhiyun "EventName": "L2_TRANS.DEMAND_DATA_RD", 605*4882a593Smuzhiyun "SampleAfterValue": "200003", 606*4882a593Smuzhiyun "BriefDescription": "Demand Data Read requests that access L2 cache", 607*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 608*4882a593Smuzhiyun }, 609*4882a593Smuzhiyun { 610*4882a593Smuzhiyun "PublicDescription": "RFO requests that access L2 cache.", 611*4882a593Smuzhiyun "EventCode": "0xF0", 612*4882a593Smuzhiyun "Counter": "0,1,2,3", 613*4882a593Smuzhiyun "UMask": "0x2", 614*4882a593Smuzhiyun "EventName": "L2_TRANS.RFO", 615*4882a593Smuzhiyun "SampleAfterValue": "200003", 616*4882a593Smuzhiyun "BriefDescription": "RFO requests that access L2 cache", 617*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 618*4882a593Smuzhiyun }, 619*4882a593Smuzhiyun { 620*4882a593Smuzhiyun "PublicDescription": "L2 cache accesses when fetching instructions.", 621*4882a593Smuzhiyun "EventCode": "0xF0", 622*4882a593Smuzhiyun "Counter": "0,1,2,3", 623*4882a593Smuzhiyun "UMask": "0x4", 624*4882a593Smuzhiyun "EventName": "L2_TRANS.CODE_RD", 625*4882a593Smuzhiyun "SampleAfterValue": "200003", 626*4882a593Smuzhiyun "BriefDescription": "L2 cache accesses when fetching instructions", 627*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 628*4882a593Smuzhiyun }, 629*4882a593Smuzhiyun { 630*4882a593Smuzhiyun "PublicDescription": "Any MLC or LLC HW prefetch accessing L2, including rejects.", 631*4882a593Smuzhiyun "EventCode": "0xF0", 632*4882a593Smuzhiyun "Counter": "0,1,2,3", 633*4882a593Smuzhiyun "UMask": "0x8", 634*4882a593Smuzhiyun "EventName": "L2_TRANS.ALL_PF", 635*4882a593Smuzhiyun "SampleAfterValue": "200003", 636*4882a593Smuzhiyun "BriefDescription": "L2 or LLC HW prefetches that access L2 cache", 637*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 638*4882a593Smuzhiyun }, 639*4882a593Smuzhiyun { 640*4882a593Smuzhiyun "PublicDescription": "L1D writebacks that access L2 cache.", 641*4882a593Smuzhiyun "EventCode": "0xF0", 642*4882a593Smuzhiyun "Counter": "0,1,2,3", 643*4882a593Smuzhiyun "UMask": "0x10", 644*4882a593Smuzhiyun "EventName": "L2_TRANS.L1D_WB", 645*4882a593Smuzhiyun "SampleAfterValue": "200003", 646*4882a593Smuzhiyun "BriefDescription": "L1D writebacks that access L2 cache", 647*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 648*4882a593Smuzhiyun }, 649*4882a593Smuzhiyun { 650*4882a593Smuzhiyun "PublicDescription": "L2 fill requests that access L2 cache.", 651*4882a593Smuzhiyun "EventCode": "0xF0", 652*4882a593Smuzhiyun "Counter": "0,1,2,3", 653*4882a593Smuzhiyun "UMask": "0x20", 654*4882a593Smuzhiyun "EventName": "L2_TRANS.L2_FILL", 655*4882a593Smuzhiyun "SampleAfterValue": "200003", 656*4882a593Smuzhiyun "BriefDescription": "L2 fill requests that access L2 cache", 657*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 658*4882a593Smuzhiyun }, 659*4882a593Smuzhiyun { 660*4882a593Smuzhiyun "PublicDescription": "L2 writebacks that access L2 cache.", 661*4882a593Smuzhiyun "EventCode": "0xF0", 662*4882a593Smuzhiyun "Counter": "0,1,2,3", 663*4882a593Smuzhiyun "UMask": "0x40", 664*4882a593Smuzhiyun "EventName": "L2_TRANS.L2_WB", 665*4882a593Smuzhiyun "SampleAfterValue": "200003", 666*4882a593Smuzhiyun "BriefDescription": "L2 writebacks that access L2 cache", 667*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 668*4882a593Smuzhiyun }, 669*4882a593Smuzhiyun { 670*4882a593Smuzhiyun "PublicDescription": "Transactions accessing L2 pipe.", 671*4882a593Smuzhiyun "EventCode": "0xF0", 672*4882a593Smuzhiyun "Counter": "0,1,2,3", 673*4882a593Smuzhiyun "UMask": "0x80", 674*4882a593Smuzhiyun "EventName": "L2_TRANS.ALL_REQUESTS", 675*4882a593Smuzhiyun "SampleAfterValue": "200003", 676*4882a593Smuzhiyun "BriefDescription": "Transactions accessing L2 pipe", 677*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 678*4882a593Smuzhiyun }, 679*4882a593Smuzhiyun { 680*4882a593Smuzhiyun "PublicDescription": "L2 cache lines in I state filling L2.", 681*4882a593Smuzhiyun "EventCode": "0xF1", 682*4882a593Smuzhiyun "Counter": "0,1,2,3", 683*4882a593Smuzhiyun "UMask": "0x1", 684*4882a593Smuzhiyun "EventName": "L2_LINES_IN.I", 685*4882a593Smuzhiyun "SampleAfterValue": "100003", 686*4882a593Smuzhiyun "BriefDescription": "L2 cache lines in I state filling L2", 687*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 688*4882a593Smuzhiyun }, 689*4882a593Smuzhiyun { 690*4882a593Smuzhiyun "PublicDescription": "L2 cache lines in S state filling L2.", 691*4882a593Smuzhiyun "EventCode": "0xF1", 692*4882a593Smuzhiyun "Counter": "0,1,2,3", 693*4882a593Smuzhiyun "UMask": "0x2", 694*4882a593Smuzhiyun "EventName": "L2_LINES_IN.S", 695*4882a593Smuzhiyun "SampleAfterValue": "100003", 696*4882a593Smuzhiyun "BriefDescription": "L2 cache lines in S state filling L2", 697*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 698*4882a593Smuzhiyun }, 699*4882a593Smuzhiyun { 700*4882a593Smuzhiyun "PublicDescription": "L2 cache lines in E state filling L2.", 701*4882a593Smuzhiyun "EventCode": "0xF1", 702*4882a593Smuzhiyun "Counter": "0,1,2,3", 703*4882a593Smuzhiyun "UMask": "0x4", 704*4882a593Smuzhiyun "EventName": "L2_LINES_IN.E", 705*4882a593Smuzhiyun "SampleAfterValue": "100003", 706*4882a593Smuzhiyun "BriefDescription": "L2 cache lines in E state filling L2", 707*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 708*4882a593Smuzhiyun }, 709*4882a593Smuzhiyun { 710*4882a593Smuzhiyun "PublicDescription": "L2 cache lines filling L2.", 711*4882a593Smuzhiyun "EventCode": "0xF1", 712*4882a593Smuzhiyun "Counter": "0,1,2,3", 713*4882a593Smuzhiyun "UMask": "0x7", 714*4882a593Smuzhiyun "EventName": "L2_LINES_IN.ALL", 715*4882a593Smuzhiyun "SampleAfterValue": "100003", 716*4882a593Smuzhiyun "BriefDescription": "L2 cache lines filling L2", 717*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 718*4882a593Smuzhiyun }, 719*4882a593Smuzhiyun { 720*4882a593Smuzhiyun "PublicDescription": "Clean L2 cache lines evicted by demand.", 721*4882a593Smuzhiyun "EventCode": "0xF2", 722*4882a593Smuzhiyun "Counter": "0,1,2,3", 723*4882a593Smuzhiyun "UMask": "0x1", 724*4882a593Smuzhiyun "EventName": "L2_LINES_OUT.DEMAND_CLEAN", 725*4882a593Smuzhiyun "SampleAfterValue": "100003", 726*4882a593Smuzhiyun "BriefDescription": "Clean L2 cache lines evicted by demand", 727*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 728*4882a593Smuzhiyun }, 729*4882a593Smuzhiyun { 730*4882a593Smuzhiyun "PublicDescription": "Dirty L2 cache lines evicted by demand.", 731*4882a593Smuzhiyun "EventCode": "0xF2", 732*4882a593Smuzhiyun "Counter": "0,1,2,3", 733*4882a593Smuzhiyun "UMask": "0x2", 734*4882a593Smuzhiyun "EventName": "L2_LINES_OUT.DEMAND_DIRTY", 735*4882a593Smuzhiyun "SampleAfterValue": "100003", 736*4882a593Smuzhiyun "BriefDescription": "Dirty L2 cache lines evicted by demand", 737*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 738*4882a593Smuzhiyun }, 739*4882a593Smuzhiyun { 740*4882a593Smuzhiyun "PublicDescription": "Clean L2 cache lines evicted by the MLC prefetcher.", 741*4882a593Smuzhiyun "EventCode": "0xF2", 742*4882a593Smuzhiyun "Counter": "0,1,2,3", 743*4882a593Smuzhiyun "UMask": "0x4", 744*4882a593Smuzhiyun "EventName": "L2_LINES_OUT.PF_CLEAN", 745*4882a593Smuzhiyun "SampleAfterValue": "100003", 746*4882a593Smuzhiyun "BriefDescription": "Clean L2 cache lines evicted by L2 prefetch", 747*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 748*4882a593Smuzhiyun }, 749*4882a593Smuzhiyun { 750*4882a593Smuzhiyun "PublicDescription": "Dirty L2 cache lines evicted by the MLC prefetcher.", 751*4882a593Smuzhiyun "EventCode": "0xF2", 752*4882a593Smuzhiyun "Counter": "0,1,2,3", 753*4882a593Smuzhiyun "UMask": "0x8", 754*4882a593Smuzhiyun "EventName": "L2_LINES_OUT.PF_DIRTY", 755*4882a593Smuzhiyun "SampleAfterValue": "100003", 756*4882a593Smuzhiyun "BriefDescription": "Dirty L2 cache lines evicted by L2 prefetch", 757*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 758*4882a593Smuzhiyun }, 759*4882a593Smuzhiyun { 760*4882a593Smuzhiyun "PublicDescription": "Dirty L2 cache lines filling the L2.", 761*4882a593Smuzhiyun "EventCode": "0xF2", 762*4882a593Smuzhiyun "Counter": "0,1,2,3", 763*4882a593Smuzhiyun "UMask": "0xa", 764*4882a593Smuzhiyun "EventName": "L2_LINES_OUT.DIRTY_ALL", 765*4882a593Smuzhiyun "SampleAfterValue": "100003", 766*4882a593Smuzhiyun "BriefDescription": "Dirty L2 cache lines filling the L2", 767*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 768*4882a593Smuzhiyun }, 769*4882a593Smuzhiyun { 770*4882a593Smuzhiyun "EventCode": "0xF4", 771*4882a593Smuzhiyun "Counter": "0,1,2,3", 772*4882a593Smuzhiyun "UMask": "0x10", 773*4882a593Smuzhiyun "EventName": "SQ_MISC.SPLIT_LOCK", 774*4882a593Smuzhiyun "SampleAfterValue": "100003", 775*4882a593Smuzhiyun "BriefDescription": "Split locks in SQ", 776*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3,4,5,6,7" 777*4882a593Smuzhiyun }, 778*4882a593Smuzhiyun { 779*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 780*4882a593Smuzhiyun "MSRValue": "0x3f803c0244", 781*4882a593Smuzhiyun "Counter": "0,1,2,3", 782*4882a593Smuzhiyun "UMask": "0x1", 783*4882a593Smuzhiyun "Offcore": "1", 784*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.ALL_CODE_RD.LLC_HIT.ANY_RESPONSE", 785*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 786*4882a593Smuzhiyun "SampleAfterValue": "100003", 787*4882a593Smuzhiyun "BriefDescription": "Counts all demand & prefetch code reads that hit in the LLC", 788*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 789*4882a593Smuzhiyun }, 790*4882a593Smuzhiyun { 791*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 792*4882a593Smuzhiyun "MSRValue": "0x1003c0244", 793*4882a593Smuzhiyun "Counter": "0,1,2,3", 794*4882a593Smuzhiyun "UMask": "0x1", 795*4882a593Smuzhiyun "Offcore": "1", 796*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.ALL_CODE_RD.LLC_HIT.NO_SNOOP_NEEDED", 797*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 798*4882a593Smuzhiyun "SampleAfterValue": "100003", 799*4882a593Smuzhiyun "BriefDescription": "Counts demand & prefetch code reads that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores", 800*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 801*4882a593Smuzhiyun }, 802*4882a593Smuzhiyun { 803*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 804*4882a593Smuzhiyun "MSRValue": "0x3f803c0091", 805*4882a593Smuzhiyun "Counter": "0,1,2,3", 806*4882a593Smuzhiyun "UMask": "0x1", 807*4882a593Smuzhiyun "Offcore": "1", 808*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.LLC_HIT.ANY_RESPONSE", 809*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 810*4882a593Smuzhiyun "SampleAfterValue": "100003", 811*4882a593Smuzhiyun "BriefDescription": "Counts all demand & prefetch data reads that hit in the LLC", 812*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 813*4882a593Smuzhiyun }, 814*4882a593Smuzhiyun { 815*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 816*4882a593Smuzhiyun "MSRValue": "0x4003c0091", 817*4882a593Smuzhiyun "Counter": "0,1,2,3", 818*4882a593Smuzhiyun "UMask": "0x1", 819*4882a593Smuzhiyun "Offcore": "1", 820*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.LLC_HIT.HIT_OTHER_CORE_NO_FWD", 821*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 822*4882a593Smuzhiyun "SampleAfterValue": "100003", 823*4882a593Smuzhiyun "BriefDescription": "Counts demand & prefetch data reads that hit in the LLC and the snoops to sibling cores hit in either E/S state and the line is not forwarded", 824*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 825*4882a593Smuzhiyun }, 826*4882a593Smuzhiyun { 827*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 828*4882a593Smuzhiyun "MSRValue": "0x10003c0091", 829*4882a593Smuzhiyun "Counter": "0,1,2,3", 830*4882a593Smuzhiyun "UMask": "0x1", 831*4882a593Smuzhiyun "Offcore": "1", 832*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.LLC_HIT.HITM_OTHER_CORE", 833*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 834*4882a593Smuzhiyun "SampleAfterValue": "100003", 835*4882a593Smuzhiyun "BriefDescription": "Counts demand & prefetch data reads that hit in the LLC and the snoop to one of the sibling cores hits the line in M state and the line is forwarded", 836*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 837*4882a593Smuzhiyun }, 838*4882a593Smuzhiyun { 839*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 840*4882a593Smuzhiyun "MSRValue": "0x1003c0091", 841*4882a593Smuzhiyun "Counter": "0,1,2,3", 842*4882a593Smuzhiyun "UMask": "0x1", 843*4882a593Smuzhiyun "Offcore": "1", 844*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.LLC_HIT.NO_SNOOP_NEEDED", 845*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 846*4882a593Smuzhiyun "SampleAfterValue": "100003", 847*4882a593Smuzhiyun "BriefDescription": "Counts demand & prefetch data reads that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores", 848*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 849*4882a593Smuzhiyun }, 850*4882a593Smuzhiyun { 851*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 852*4882a593Smuzhiyun "MSRValue": "0x3f803c0122", 853*4882a593Smuzhiyun "Counter": "0,1,2,3", 854*4882a593Smuzhiyun "UMask": "0x1", 855*4882a593Smuzhiyun "Offcore": "1", 856*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.ALL_RFO.LLC_HIT.ANY_RESPONSE", 857*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 858*4882a593Smuzhiyun "SampleAfterValue": "100003", 859*4882a593Smuzhiyun "BriefDescription": "Counts all demand & prefetch RFOs that hit in the LLC", 860*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 861*4882a593Smuzhiyun }, 862*4882a593Smuzhiyun { 863*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 864*4882a593Smuzhiyun "MSRValue": "0x1003c0122", 865*4882a593Smuzhiyun "Counter": "0,1,2,3", 866*4882a593Smuzhiyun "UMask": "0x1", 867*4882a593Smuzhiyun "Offcore": "1", 868*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.ALL_RFO.LLC_HIT.NO_SNOOP_NEEDED", 869*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 870*4882a593Smuzhiyun "SampleAfterValue": "100003", 871*4882a593Smuzhiyun "BriefDescription": "Counts demand & prefetch RFOs that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores", 872*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 873*4882a593Smuzhiyun }, 874*4882a593Smuzhiyun { 875*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 876*4882a593Smuzhiyun "MSRValue": "0x10008", 877*4882a593Smuzhiyun "Counter": "0,1,2,3", 878*4882a593Smuzhiyun "UMask": "0x1", 879*4882a593Smuzhiyun "Offcore": "1", 880*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.COREWB.ANY_RESPONSE", 881*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 882*4882a593Smuzhiyun "SampleAfterValue": "100003", 883*4882a593Smuzhiyun "BriefDescription": "Counts all writebacks from the core to the LLC", 884*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 885*4882a593Smuzhiyun }, 886*4882a593Smuzhiyun { 887*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 888*4882a593Smuzhiyun "MSRValue": "0x3f803c0004", 889*4882a593Smuzhiyun "Counter": "0,1,2,3", 890*4882a593Smuzhiyun "UMask": "0x1", 891*4882a593Smuzhiyun "Offcore": "1", 892*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.LLC_HIT.ANY_RESPONSE", 893*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 894*4882a593Smuzhiyun "SampleAfterValue": "100003", 895*4882a593Smuzhiyun "BriefDescription": "Counts all demand code reads that hit in the LLC", 896*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 897*4882a593Smuzhiyun }, 898*4882a593Smuzhiyun { 899*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 900*4882a593Smuzhiyun "MSRValue": "0x1003c0004", 901*4882a593Smuzhiyun "Counter": "0,1,2,3", 902*4882a593Smuzhiyun "UMask": "0x1", 903*4882a593Smuzhiyun "Offcore": "1", 904*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.LLC_HIT.NO_SNOOP_NEEDED", 905*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 906*4882a593Smuzhiyun "SampleAfterValue": "100003", 907*4882a593Smuzhiyun "BriefDescription": "Counts demand code reads that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores", 908*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 909*4882a593Smuzhiyun }, 910*4882a593Smuzhiyun { 911*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 912*4882a593Smuzhiyun "MSRValue": "0x3f803c0001", 913*4882a593Smuzhiyun "Counter": "0,1,2,3", 914*4882a593Smuzhiyun "UMask": "0x1", 915*4882a593Smuzhiyun "Offcore": "1", 916*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.LLC_HIT.ANY_RESPONSE", 917*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 918*4882a593Smuzhiyun "SampleAfterValue": "100003", 919*4882a593Smuzhiyun "BriefDescription": "Counts all demand data reads that hit in the LLC", 920*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 921*4882a593Smuzhiyun }, 922*4882a593Smuzhiyun { 923*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 924*4882a593Smuzhiyun "MSRValue": "0x4003c0001", 925*4882a593Smuzhiyun "Counter": "0,1,2,3", 926*4882a593Smuzhiyun "UMask": "0x1", 927*4882a593Smuzhiyun "Offcore": "1", 928*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.LLC_HIT.HIT_OTHER_CORE_NO_FWD", 929*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 930*4882a593Smuzhiyun "SampleAfterValue": "100003", 931*4882a593Smuzhiyun "BriefDescription": "Counts demand data reads that hit in the LLC and the snoops to sibling cores hit in either E/S state and the line is not forwarded", 932*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 933*4882a593Smuzhiyun }, 934*4882a593Smuzhiyun { 935*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 936*4882a593Smuzhiyun "MSRValue": "0x10003c0001", 937*4882a593Smuzhiyun "Counter": "0,1,2,3", 938*4882a593Smuzhiyun "UMask": "0x1", 939*4882a593Smuzhiyun "Offcore": "1", 940*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.LLC_HIT.HITM_OTHER_CORE", 941*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 942*4882a593Smuzhiyun "SampleAfterValue": "100003", 943*4882a593Smuzhiyun "BriefDescription": "Counts demand data reads that hit in the LLC and the snoop to one of the sibling cores hits the line in M state and the line is forwarded", 944*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 945*4882a593Smuzhiyun }, 946*4882a593Smuzhiyun { 947*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 948*4882a593Smuzhiyun "MSRValue": "0x1003c0001", 949*4882a593Smuzhiyun "Counter": "0,1,2,3", 950*4882a593Smuzhiyun "UMask": "0x1", 951*4882a593Smuzhiyun "Offcore": "1", 952*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.LLC_HIT.NO_SNOOP_NEEDED", 953*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 954*4882a593Smuzhiyun "SampleAfterValue": "100003", 955*4882a593Smuzhiyun "BriefDescription": "Counts demand data reads that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores", 956*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 957*4882a593Smuzhiyun }, 958*4882a593Smuzhiyun { 959*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 960*4882a593Smuzhiyun "MSRValue": "0x3f803c0002", 961*4882a593Smuzhiyun "Counter": "0,1,2,3", 962*4882a593Smuzhiyun "UMask": "0x1", 963*4882a593Smuzhiyun "Offcore": "1", 964*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.LLC_HIT.ANY_RESPONSE", 965*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 966*4882a593Smuzhiyun "SampleAfterValue": "100003", 967*4882a593Smuzhiyun "BriefDescription": "Counts all demand data writes (RFOs) that hit in the LLC", 968*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 969*4882a593Smuzhiyun }, 970*4882a593Smuzhiyun { 971*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 972*4882a593Smuzhiyun "MSRValue": "0x10003c0002", 973*4882a593Smuzhiyun "Counter": "0,1,2,3", 974*4882a593Smuzhiyun "UMask": "0x1", 975*4882a593Smuzhiyun "Offcore": "1", 976*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.LLC_HIT.HITM_OTHER_CORE", 977*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 978*4882a593Smuzhiyun "SampleAfterValue": "100003", 979*4882a593Smuzhiyun "BriefDescription": "Counts demand data writes (RFOs) that hit in the LLC and the snoop to one of the sibling cores hits the line in M state and the line is forwarded", 980*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 981*4882a593Smuzhiyun }, 982*4882a593Smuzhiyun { 983*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 984*4882a593Smuzhiyun "MSRValue": "0x1003c0002", 985*4882a593Smuzhiyun "Counter": "0,1,2,3", 986*4882a593Smuzhiyun "UMask": "0x1", 987*4882a593Smuzhiyun "Offcore": "1", 988*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.LLC_HIT.NO_SNOOP_NEEDED", 989*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 990*4882a593Smuzhiyun "SampleAfterValue": "100003", 991*4882a593Smuzhiyun "BriefDescription": "Counts demand data writes (RFOs) that hit in the LLC and sibling core snoops are not needed as either the core-valid bit is not set or the shared line is present in multiple cores", 992*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 993*4882a593Smuzhiyun }, 994*4882a593Smuzhiyun { 995*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 996*4882a593Smuzhiyun "MSRValue": "0x18000", 997*4882a593Smuzhiyun "Counter": "0,1,2,3", 998*4882a593Smuzhiyun "UMask": "0x1", 999*4882a593Smuzhiyun "Offcore": "1", 1000*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.OTHER.ANY_RESPONSE", 1001*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 1002*4882a593Smuzhiyun "SampleAfterValue": "100003", 1003*4882a593Smuzhiyun "BriefDescription": "Counts miscellaneous accesses that include port i/o, MMIO and uncacheable memory accesses. It also includes L2 hints sent to LLC to keep a line from being evicted out of the core caches", 1004*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 1005*4882a593Smuzhiyun }, 1006*4882a593Smuzhiyun { 1007*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 1008*4882a593Smuzhiyun "MSRValue": "0x10400", 1009*4882a593Smuzhiyun "Counter": "0,1,2,3", 1010*4882a593Smuzhiyun "UMask": "0x1", 1011*4882a593Smuzhiyun "Offcore": "1", 1012*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.SPLIT_LOCK_UC_LOCK.ANY_RESPONSE", 1013*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 1014*4882a593Smuzhiyun "SampleAfterValue": "100003", 1015*4882a593Smuzhiyun "BriefDescription": "Counts requests where the address of an atomic lock instruction spans a cache line boundary or the lock instruction is executed on uncacheable address", 1016*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 1017*4882a593Smuzhiyun }, 1018*4882a593Smuzhiyun { 1019*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 1020*4882a593Smuzhiyun "MSRValue": "0x10800", 1021*4882a593Smuzhiyun "Counter": "0,1,2,3", 1022*4882a593Smuzhiyun "UMask": "0x1", 1023*4882a593Smuzhiyun "Offcore": "1", 1024*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.STREAMING_STORES.ANY_RESPONSE", 1025*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 1026*4882a593Smuzhiyun "SampleAfterValue": "100003", 1027*4882a593Smuzhiyun "BriefDescription": "Counts non-temporal stores", 1028*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 1029*4882a593Smuzhiyun }, 1030*4882a593Smuzhiyun { 1031*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 1032*4882a593Smuzhiyun "MSRValue": "0x00010001", 1033*4882a593Smuzhiyun "Counter": "0,1,2,3", 1034*4882a593Smuzhiyun "UMask": "0x1", 1035*4882a593Smuzhiyun "Offcore": "1", 1036*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.ANY_RESPONSE", 1037*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 1038*4882a593Smuzhiyun "SampleAfterValue": "100003", 1039*4882a593Smuzhiyun "BriefDescription": "Counts all demand data reads", 1040*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 1041*4882a593Smuzhiyun }, 1042*4882a593Smuzhiyun { 1043*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 1044*4882a593Smuzhiyun "MSRValue": "0x00010002", 1045*4882a593Smuzhiyun "Counter": "0,1,2,3", 1046*4882a593Smuzhiyun "UMask": "0x1", 1047*4882a593Smuzhiyun "Offcore": "1", 1048*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.ANY_RESPONSE", 1049*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 1050*4882a593Smuzhiyun "SampleAfterValue": "100003", 1051*4882a593Smuzhiyun "BriefDescription": "Counts all demand rfo's", 1052*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 1053*4882a593Smuzhiyun }, 1054*4882a593Smuzhiyun { 1055*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 1056*4882a593Smuzhiyun "MSRValue": "0x00010004", 1057*4882a593Smuzhiyun "Counter": "0,1,2,3", 1058*4882a593Smuzhiyun "UMask": "0x1", 1059*4882a593Smuzhiyun "Offcore": "1", 1060*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.ANY_RESPONSE", 1061*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 1062*4882a593Smuzhiyun "SampleAfterValue": "100003", 1063*4882a593Smuzhiyun "BriefDescription": "Counts all demand code reads", 1064*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 1065*4882a593Smuzhiyun }, 1066*4882a593Smuzhiyun { 1067*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 1068*4882a593Smuzhiyun "MSRValue": "0x000105B3", 1069*4882a593Smuzhiyun "Counter": "0,1,2,3", 1070*4882a593Smuzhiyun "UMask": "0x1", 1071*4882a593Smuzhiyun "Offcore": "1", 1072*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.ANY_RESPONSE", 1073*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 1074*4882a593Smuzhiyun "SampleAfterValue": "100003", 1075*4882a593Smuzhiyun "BriefDescription": "Counts all demand & prefetch data reads", 1076*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 1077*4882a593Smuzhiyun }, 1078*4882a593Smuzhiyun { 1079*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 1080*4882a593Smuzhiyun "MSRValue": "0x00010122", 1081*4882a593Smuzhiyun "Counter": "0,1,2,3", 1082*4882a593Smuzhiyun "UMask": "0x1", 1083*4882a593Smuzhiyun "Offcore": "1", 1084*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.ALL_RFO.ANY_RESPONSE", 1085*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 1086*4882a593Smuzhiyun "SampleAfterValue": "100003", 1087*4882a593Smuzhiyun "BriefDescription": "Counts all demand & prefetch prefetch RFOs", 1088*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 1089*4882a593Smuzhiyun }, 1090*4882a593Smuzhiyun { 1091*4882a593Smuzhiyun "EventCode": "0xB7, 0xBB", 1092*4882a593Smuzhiyun "MSRValue": "0x000107F7", 1093*4882a593Smuzhiyun "Counter": "0,1,2,3", 1094*4882a593Smuzhiyun "UMask": "0x1", 1095*4882a593Smuzhiyun "Offcore": "1", 1096*4882a593Smuzhiyun "EventName": "OFFCORE_RESPONSE.ALL_READS.ANY_RESPONSE", 1097*4882a593Smuzhiyun "MSRIndex": "0x1a6,0x1a7", 1098*4882a593Smuzhiyun "SampleAfterValue": "100003", 1099*4882a593Smuzhiyun "BriefDescription": "Counts all data/code/rfo references (demand & prefetch)", 1100*4882a593Smuzhiyun "CounterHTOff": "0,1,2,3" 1101*4882a593Smuzhiyun } 1102*4882a593Smuzhiyun]