1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify 4*4882a593Smuzhiyun * it under the terms of the GNU General Public License, version 2, as 5*4882a593Smuzhiyun * published by the Free Software Foundation. 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, 8*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 9*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 10*4882a593Smuzhiyun * GNU General Public License for more details. 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License 13*4882a593Smuzhiyun * along with this program; if not, write to the Free Software 14*4882a593Smuzhiyun * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. 15*4882a593Smuzhiyun * 16*4882a593Smuzhiyun * Copyright IBM Corp. 2007 17*4882a593Smuzhiyun * 18*4882a593Smuzhiyun * Authors: Hollis Blanchard <hollisb@us.ibm.com> 19*4882a593Smuzhiyun */ 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #ifndef __LINUX_KVM_POWERPC_H 22*4882a593Smuzhiyun #define __LINUX_KVM_POWERPC_H 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #include <linux/types.h> 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun /* Select powerpc specific features in <linux/kvm.h> */ 27*4882a593Smuzhiyun #define __KVM_HAVE_SPAPR_TCE 28*4882a593Smuzhiyun #define __KVM_HAVE_PPC_SMT 29*4882a593Smuzhiyun #define __KVM_HAVE_IRQCHIP 30*4882a593Smuzhiyun #define __KVM_HAVE_IRQ_LINE 31*4882a593Smuzhiyun #define __KVM_HAVE_GUEST_DEBUG 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun /* Not always available, but if it is, this is the correct offset. */ 34*4882a593Smuzhiyun #define KVM_COALESCED_MMIO_PAGE_OFFSET 1 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun struct kvm_regs { 37*4882a593Smuzhiyun __u64 pc; 38*4882a593Smuzhiyun __u64 cr; 39*4882a593Smuzhiyun __u64 ctr; 40*4882a593Smuzhiyun __u64 lr; 41*4882a593Smuzhiyun __u64 xer; 42*4882a593Smuzhiyun __u64 msr; 43*4882a593Smuzhiyun __u64 srr0; 44*4882a593Smuzhiyun __u64 srr1; 45*4882a593Smuzhiyun __u64 pid; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun __u64 sprg0; 48*4882a593Smuzhiyun __u64 sprg1; 49*4882a593Smuzhiyun __u64 sprg2; 50*4882a593Smuzhiyun __u64 sprg3; 51*4882a593Smuzhiyun __u64 sprg4; 52*4882a593Smuzhiyun __u64 sprg5; 53*4882a593Smuzhiyun __u64 sprg6; 54*4882a593Smuzhiyun __u64 sprg7; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun __u64 gpr[32]; 57*4882a593Smuzhiyun }; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun #define KVM_SREGS_E_IMPL_NONE 0 60*4882a593Smuzhiyun #define KVM_SREGS_E_IMPL_FSL 1 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun #define KVM_SREGS_E_FSL_PIDn (1 << 0) /* PID1/PID2 */ 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun /* flags for kvm_run.flags */ 65*4882a593Smuzhiyun #define KVM_RUN_PPC_NMI_DISP_MASK (3 << 0) 66*4882a593Smuzhiyun #define KVM_RUN_PPC_NMI_DISP_FULLY_RECOV (1 << 0) 67*4882a593Smuzhiyun #define KVM_RUN_PPC_NMI_DISP_LIMITED_RECOV (2 << 0) 68*4882a593Smuzhiyun #define KVM_RUN_PPC_NMI_DISP_NOT_RECOV (3 << 0) 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun /* 71*4882a593Smuzhiyun * Feature bits indicate which sections of the sregs struct are valid, 72*4882a593Smuzhiyun * both in KVM_GET_SREGS and KVM_SET_SREGS. On KVM_SET_SREGS, registers 73*4882a593Smuzhiyun * corresponding to unset feature bits will not be modified. This allows 74*4882a593Smuzhiyun * restoring a checkpoint made without that feature, while keeping the 75*4882a593Smuzhiyun * default values of the new registers. 76*4882a593Smuzhiyun * 77*4882a593Smuzhiyun * KVM_SREGS_E_BASE contains: 78*4882a593Smuzhiyun * CSRR0/1 (refers to SRR2/3 on 40x) 79*4882a593Smuzhiyun * ESR 80*4882a593Smuzhiyun * DEAR 81*4882a593Smuzhiyun * MCSR 82*4882a593Smuzhiyun * TSR 83*4882a593Smuzhiyun * TCR 84*4882a593Smuzhiyun * DEC 85*4882a593Smuzhiyun * TB 86*4882a593Smuzhiyun * VRSAVE (USPRG0) 87*4882a593Smuzhiyun */ 88*4882a593Smuzhiyun #define KVM_SREGS_E_BASE (1 << 0) 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun /* 91*4882a593Smuzhiyun * KVM_SREGS_E_ARCH206 contains: 92*4882a593Smuzhiyun * 93*4882a593Smuzhiyun * PIR 94*4882a593Smuzhiyun * MCSRR0/1 95*4882a593Smuzhiyun * DECAR 96*4882a593Smuzhiyun * IVPR 97*4882a593Smuzhiyun */ 98*4882a593Smuzhiyun #define KVM_SREGS_E_ARCH206 (1 << 1) 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun /* 101*4882a593Smuzhiyun * Contains EPCR, plus the upper half of 64-bit registers 102*4882a593Smuzhiyun * that are 32-bit on 32-bit implementations. 103*4882a593Smuzhiyun */ 104*4882a593Smuzhiyun #define KVM_SREGS_E_64 (1 << 2) 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #define KVM_SREGS_E_SPRG8 (1 << 3) 107*4882a593Smuzhiyun #define KVM_SREGS_E_MCIVPR (1 << 4) 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun /* 110*4882a593Smuzhiyun * IVORs are used -- contains IVOR0-15, plus additional IVORs 111*4882a593Smuzhiyun * in combination with an appropriate feature bit. 112*4882a593Smuzhiyun */ 113*4882a593Smuzhiyun #define KVM_SREGS_E_IVOR (1 << 5) 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun /* 116*4882a593Smuzhiyun * Contains MAS0-4, MAS6-7, TLBnCFG, MMUCFG. 117*4882a593Smuzhiyun * Also TLBnPS if MMUCFG[MAVN] = 1. 118*4882a593Smuzhiyun */ 119*4882a593Smuzhiyun #define KVM_SREGS_E_ARCH206_MMU (1 << 6) 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun /* DBSR, DBCR, IAC, DAC, DVC */ 122*4882a593Smuzhiyun #define KVM_SREGS_E_DEBUG (1 << 7) 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun /* Enhanced debug -- DSRR0/1, SPRG9 */ 125*4882a593Smuzhiyun #define KVM_SREGS_E_ED (1 << 8) 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun /* Embedded Floating Point (SPE) -- IVOR32-34 if KVM_SREGS_E_IVOR */ 128*4882a593Smuzhiyun #define KVM_SREGS_E_SPE (1 << 9) 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun /* 131*4882a593Smuzhiyun * DEPRECATED! USE ONE_REG FOR THIS ONE! 132*4882a593Smuzhiyun * External Proxy (EXP) -- EPR 133*4882a593Smuzhiyun */ 134*4882a593Smuzhiyun #define KVM_SREGS_EXP (1 << 10) 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun /* External PID (E.PD) -- EPSC/EPLC */ 137*4882a593Smuzhiyun #define KVM_SREGS_E_PD (1 << 11) 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun /* Processor Control (E.PC) -- IVOR36-37 if KVM_SREGS_E_IVOR */ 140*4882a593Smuzhiyun #define KVM_SREGS_E_PC (1 << 12) 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun /* Page table (E.PT) -- EPTCFG */ 143*4882a593Smuzhiyun #define KVM_SREGS_E_PT (1 << 13) 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun /* Embedded Performance Monitor (E.PM) -- IVOR35 if KVM_SREGS_E_IVOR */ 146*4882a593Smuzhiyun #define KVM_SREGS_E_PM (1 << 14) 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun /* 149*4882a593Smuzhiyun * Special updates: 150*4882a593Smuzhiyun * 151*4882a593Smuzhiyun * Some registers may change even while a vcpu is not running. 152*4882a593Smuzhiyun * To avoid losing these changes, by default these registers are 153*4882a593Smuzhiyun * not updated by KVM_SET_SREGS. To force an update, set the bit 154*4882a593Smuzhiyun * in u.e.update_special corresponding to the register to be updated. 155*4882a593Smuzhiyun * 156*4882a593Smuzhiyun * The update_special field is zero on return from KVM_GET_SREGS. 157*4882a593Smuzhiyun * 158*4882a593Smuzhiyun * When restoring a checkpoint, the caller can set update_special 159*4882a593Smuzhiyun * to 0xffffffff to ensure that everything is restored, even new features 160*4882a593Smuzhiyun * that the caller doesn't know about. 161*4882a593Smuzhiyun */ 162*4882a593Smuzhiyun #define KVM_SREGS_E_UPDATE_MCSR (1 << 0) 163*4882a593Smuzhiyun #define KVM_SREGS_E_UPDATE_TSR (1 << 1) 164*4882a593Smuzhiyun #define KVM_SREGS_E_UPDATE_DEC (1 << 2) 165*4882a593Smuzhiyun #define KVM_SREGS_E_UPDATE_DBSR (1 << 3) 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun /* 168*4882a593Smuzhiyun * In KVM_SET_SREGS, reserved/pad fields must be left untouched from a 169*4882a593Smuzhiyun * previous KVM_GET_REGS. 170*4882a593Smuzhiyun * 171*4882a593Smuzhiyun * Unless otherwise indicated, setting any register with KVM_SET_SREGS 172*4882a593Smuzhiyun * directly sets its value. It does not trigger any special semantics such 173*4882a593Smuzhiyun * as write-one-to-clear. Calling KVM_SET_SREGS on an unmodified struct 174*4882a593Smuzhiyun * just received from KVM_GET_SREGS is always a no-op. 175*4882a593Smuzhiyun */ 176*4882a593Smuzhiyun struct kvm_sregs { 177*4882a593Smuzhiyun __u32 pvr; 178*4882a593Smuzhiyun union { 179*4882a593Smuzhiyun struct { 180*4882a593Smuzhiyun __u64 sdr1; 181*4882a593Smuzhiyun struct { 182*4882a593Smuzhiyun struct { 183*4882a593Smuzhiyun __u64 slbe; 184*4882a593Smuzhiyun __u64 slbv; 185*4882a593Smuzhiyun } slb[64]; 186*4882a593Smuzhiyun } ppc64; 187*4882a593Smuzhiyun struct { 188*4882a593Smuzhiyun __u32 sr[16]; 189*4882a593Smuzhiyun __u64 ibat[8]; 190*4882a593Smuzhiyun __u64 dbat[8]; 191*4882a593Smuzhiyun } ppc32; 192*4882a593Smuzhiyun } s; 193*4882a593Smuzhiyun struct { 194*4882a593Smuzhiyun union { 195*4882a593Smuzhiyun struct { /* KVM_SREGS_E_IMPL_FSL */ 196*4882a593Smuzhiyun __u32 features; /* KVM_SREGS_E_FSL_ */ 197*4882a593Smuzhiyun __u32 svr; 198*4882a593Smuzhiyun __u64 mcar; 199*4882a593Smuzhiyun __u32 hid0; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun /* KVM_SREGS_E_FSL_PIDn */ 202*4882a593Smuzhiyun __u32 pid1, pid2; 203*4882a593Smuzhiyun } fsl; 204*4882a593Smuzhiyun __u8 pad[256]; 205*4882a593Smuzhiyun } impl; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun __u32 features; /* KVM_SREGS_E_ */ 208*4882a593Smuzhiyun __u32 impl_id; /* KVM_SREGS_E_IMPL_ */ 209*4882a593Smuzhiyun __u32 update_special; /* KVM_SREGS_E_UPDATE_ */ 210*4882a593Smuzhiyun __u32 pir; /* read-only */ 211*4882a593Smuzhiyun __u64 sprg8; 212*4882a593Smuzhiyun __u64 sprg9; /* E.ED */ 213*4882a593Smuzhiyun __u64 csrr0; 214*4882a593Smuzhiyun __u64 dsrr0; /* E.ED */ 215*4882a593Smuzhiyun __u64 mcsrr0; 216*4882a593Smuzhiyun __u32 csrr1; 217*4882a593Smuzhiyun __u32 dsrr1; /* E.ED */ 218*4882a593Smuzhiyun __u32 mcsrr1; 219*4882a593Smuzhiyun __u32 esr; 220*4882a593Smuzhiyun __u64 dear; 221*4882a593Smuzhiyun __u64 ivpr; 222*4882a593Smuzhiyun __u64 mcivpr; 223*4882a593Smuzhiyun __u64 mcsr; /* KVM_SREGS_E_UPDATE_MCSR */ 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun __u32 tsr; /* KVM_SREGS_E_UPDATE_TSR */ 226*4882a593Smuzhiyun __u32 tcr; 227*4882a593Smuzhiyun __u32 decar; 228*4882a593Smuzhiyun __u32 dec; /* KVM_SREGS_E_UPDATE_DEC */ 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun /* 231*4882a593Smuzhiyun * Userspace can read TB directly, but the 232*4882a593Smuzhiyun * value reported here is consistent with "dec". 233*4882a593Smuzhiyun * 234*4882a593Smuzhiyun * Read-only. 235*4882a593Smuzhiyun */ 236*4882a593Smuzhiyun __u64 tb; 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun __u32 dbsr; /* KVM_SREGS_E_UPDATE_DBSR */ 239*4882a593Smuzhiyun __u32 dbcr[3]; 240*4882a593Smuzhiyun /* 241*4882a593Smuzhiyun * iac/dac registers are 64bit wide, while this API 242*4882a593Smuzhiyun * interface provides only lower 32 bits on 64 bit 243*4882a593Smuzhiyun * processors. ONE_REG interface is added for 64bit 244*4882a593Smuzhiyun * iac/dac registers. 245*4882a593Smuzhiyun */ 246*4882a593Smuzhiyun __u32 iac[4]; 247*4882a593Smuzhiyun __u32 dac[2]; 248*4882a593Smuzhiyun __u32 dvc[2]; 249*4882a593Smuzhiyun __u8 num_iac; /* read-only */ 250*4882a593Smuzhiyun __u8 num_dac; /* read-only */ 251*4882a593Smuzhiyun __u8 num_dvc; /* read-only */ 252*4882a593Smuzhiyun __u8 pad; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun __u32 epr; /* EXP */ 255*4882a593Smuzhiyun __u32 vrsave; /* a.k.a. USPRG0 */ 256*4882a593Smuzhiyun __u32 epcr; /* KVM_SREGS_E_64 */ 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun __u32 mas0; 259*4882a593Smuzhiyun __u32 mas1; 260*4882a593Smuzhiyun __u64 mas2; 261*4882a593Smuzhiyun __u64 mas7_3; 262*4882a593Smuzhiyun __u32 mas4; 263*4882a593Smuzhiyun __u32 mas6; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun __u32 ivor_low[16]; /* IVOR0-15 */ 266*4882a593Smuzhiyun __u32 ivor_high[18]; /* IVOR32+, plus room to expand */ 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun __u32 mmucfg; /* read-only */ 269*4882a593Smuzhiyun __u32 eptcfg; /* E.PT, read-only */ 270*4882a593Smuzhiyun __u32 tlbcfg[4];/* read-only */ 271*4882a593Smuzhiyun __u32 tlbps[4]; /* read-only */ 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun __u32 eplc, epsc; /* E.PD */ 274*4882a593Smuzhiyun } e; 275*4882a593Smuzhiyun __u8 pad[1020]; 276*4882a593Smuzhiyun } u; 277*4882a593Smuzhiyun }; 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun struct kvm_fpu { 280*4882a593Smuzhiyun __u64 fpr[32]; 281*4882a593Smuzhiyun }; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun /* 284*4882a593Smuzhiyun * Defines for h/w breakpoint, watchpoint (read, write or both) and 285*4882a593Smuzhiyun * software breakpoint. 286*4882a593Smuzhiyun * These are used as "type" in KVM_SET_GUEST_DEBUG ioctl and "status" 287*4882a593Smuzhiyun * for KVM_DEBUG_EXIT. 288*4882a593Smuzhiyun */ 289*4882a593Smuzhiyun #define KVMPPC_DEBUG_NONE 0x0 290*4882a593Smuzhiyun #define KVMPPC_DEBUG_BREAKPOINT (1UL << 1) 291*4882a593Smuzhiyun #define KVMPPC_DEBUG_WATCH_WRITE (1UL << 2) 292*4882a593Smuzhiyun #define KVMPPC_DEBUG_WATCH_READ (1UL << 3) 293*4882a593Smuzhiyun struct kvm_debug_exit_arch { 294*4882a593Smuzhiyun __u64 address; 295*4882a593Smuzhiyun /* 296*4882a593Smuzhiyun * exiting to userspace because of h/w breakpoint, watchpoint 297*4882a593Smuzhiyun * (read, write or both) and software breakpoint. 298*4882a593Smuzhiyun */ 299*4882a593Smuzhiyun __u32 status; 300*4882a593Smuzhiyun __u32 reserved; 301*4882a593Smuzhiyun }; 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun /* for KVM_SET_GUEST_DEBUG */ 304*4882a593Smuzhiyun struct kvm_guest_debug_arch { 305*4882a593Smuzhiyun struct { 306*4882a593Smuzhiyun /* H/W breakpoint/watchpoint address */ 307*4882a593Smuzhiyun __u64 addr; 308*4882a593Smuzhiyun /* 309*4882a593Smuzhiyun * Type denotes h/w breakpoint, read watchpoint, write 310*4882a593Smuzhiyun * watchpoint or watchpoint (both read and write). 311*4882a593Smuzhiyun */ 312*4882a593Smuzhiyun __u32 type; 313*4882a593Smuzhiyun __u32 reserved; 314*4882a593Smuzhiyun } bp[16]; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun /* Debug related defines */ 318*4882a593Smuzhiyun /* 319*4882a593Smuzhiyun * kvm_guest_debug->control is a 32 bit field. The lower 16 bits are generic 320*4882a593Smuzhiyun * and upper 16 bits are architecture specific. Architecture specific defines 321*4882a593Smuzhiyun * that ioctl is for setting hardware breakpoint or software breakpoint. 322*4882a593Smuzhiyun */ 323*4882a593Smuzhiyun #define KVM_GUESTDBG_USE_SW_BP 0x00010000 324*4882a593Smuzhiyun #define KVM_GUESTDBG_USE_HW_BP 0x00020000 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun /* definition of registers in kvm_run */ 327*4882a593Smuzhiyun struct kvm_sync_regs { 328*4882a593Smuzhiyun }; 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun #define KVM_INTERRUPT_SET -1U 331*4882a593Smuzhiyun #define KVM_INTERRUPT_UNSET -2U 332*4882a593Smuzhiyun #define KVM_INTERRUPT_SET_LEVEL -3U 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun #define KVM_CPU_440 1 335*4882a593Smuzhiyun #define KVM_CPU_E500V2 2 336*4882a593Smuzhiyun #define KVM_CPU_3S_32 3 337*4882a593Smuzhiyun #define KVM_CPU_3S_64 4 338*4882a593Smuzhiyun #define KVM_CPU_E500MC 5 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun /* for KVM_CAP_SPAPR_TCE */ 341*4882a593Smuzhiyun struct kvm_create_spapr_tce { 342*4882a593Smuzhiyun __u64 liobn; 343*4882a593Smuzhiyun __u32 window_size; 344*4882a593Smuzhiyun }; 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun /* for KVM_CAP_SPAPR_TCE_64 */ 347*4882a593Smuzhiyun struct kvm_create_spapr_tce_64 { 348*4882a593Smuzhiyun __u64 liobn; 349*4882a593Smuzhiyun __u32 page_shift; 350*4882a593Smuzhiyun __u32 flags; 351*4882a593Smuzhiyun __u64 offset; /* in pages */ 352*4882a593Smuzhiyun __u64 size; /* in pages */ 353*4882a593Smuzhiyun }; 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun /* for KVM_ALLOCATE_RMA */ 356*4882a593Smuzhiyun struct kvm_allocate_rma { 357*4882a593Smuzhiyun __u64 rma_size; 358*4882a593Smuzhiyun }; 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun /* for KVM_CAP_PPC_RTAS */ 361*4882a593Smuzhiyun struct kvm_rtas_token_args { 362*4882a593Smuzhiyun char name[120]; 363*4882a593Smuzhiyun __u64 token; /* Use a token of 0 to undefine a mapping */ 364*4882a593Smuzhiyun }; 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun struct kvm_book3e_206_tlb_entry { 367*4882a593Smuzhiyun __u32 mas8; 368*4882a593Smuzhiyun __u32 mas1; 369*4882a593Smuzhiyun __u64 mas2; 370*4882a593Smuzhiyun __u64 mas7_3; 371*4882a593Smuzhiyun }; 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun struct kvm_book3e_206_tlb_params { 374*4882a593Smuzhiyun /* 375*4882a593Smuzhiyun * For mmu types KVM_MMU_FSL_BOOKE_NOHV and KVM_MMU_FSL_BOOKE_HV: 376*4882a593Smuzhiyun * 377*4882a593Smuzhiyun * - The number of ways of TLB0 must be a power of two between 2 and 378*4882a593Smuzhiyun * 16. 379*4882a593Smuzhiyun * - TLB1 must be fully associative. 380*4882a593Smuzhiyun * - The size of TLB0 must be a multiple of the number of ways, and 381*4882a593Smuzhiyun * the number of sets must be a power of two. 382*4882a593Smuzhiyun * - The size of TLB1 may not exceed 64 entries. 383*4882a593Smuzhiyun * - TLB0 supports 4 KiB pages. 384*4882a593Smuzhiyun * - The page sizes supported by TLB1 are as indicated by 385*4882a593Smuzhiyun * TLB1CFG (if MMUCFG[MAVN] = 0) or TLB1PS (if MMUCFG[MAVN] = 1) 386*4882a593Smuzhiyun * as returned by KVM_GET_SREGS. 387*4882a593Smuzhiyun * - TLB2 and TLB3 are reserved, and their entries in tlb_sizes[] 388*4882a593Smuzhiyun * and tlb_ways[] must be zero. 389*4882a593Smuzhiyun * 390*4882a593Smuzhiyun * tlb_ways[n] = tlb_sizes[n] means the array is fully associative. 391*4882a593Smuzhiyun * 392*4882a593Smuzhiyun * KVM will adjust TLBnCFG based on the sizes configured here, 393*4882a593Smuzhiyun * though arrays greater than 2048 entries will have TLBnCFG[NENTRY] 394*4882a593Smuzhiyun * set to zero. 395*4882a593Smuzhiyun */ 396*4882a593Smuzhiyun __u32 tlb_sizes[4]; 397*4882a593Smuzhiyun __u32 tlb_ways[4]; 398*4882a593Smuzhiyun __u32 reserved[8]; 399*4882a593Smuzhiyun }; 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun /* For KVM_PPC_GET_HTAB_FD */ 402*4882a593Smuzhiyun struct kvm_get_htab_fd { 403*4882a593Smuzhiyun __u64 flags; 404*4882a593Smuzhiyun __u64 start_index; 405*4882a593Smuzhiyun __u64 reserved[2]; 406*4882a593Smuzhiyun }; 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun /* Values for kvm_get_htab_fd.flags */ 409*4882a593Smuzhiyun #define KVM_GET_HTAB_BOLTED_ONLY ((__u64)0x1) 410*4882a593Smuzhiyun #define KVM_GET_HTAB_WRITE ((__u64)0x2) 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun /* 413*4882a593Smuzhiyun * Data read on the file descriptor is formatted as a series of 414*4882a593Smuzhiyun * records, each consisting of a header followed by a series of 415*4882a593Smuzhiyun * `n_valid' HPTEs (16 bytes each), which are all valid. Following 416*4882a593Smuzhiyun * those valid HPTEs there are `n_invalid' invalid HPTEs, which 417*4882a593Smuzhiyun * are not represented explicitly in the stream. The same format 418*4882a593Smuzhiyun * is used for writing. 419*4882a593Smuzhiyun */ 420*4882a593Smuzhiyun struct kvm_get_htab_header { 421*4882a593Smuzhiyun __u32 index; 422*4882a593Smuzhiyun __u16 n_valid; 423*4882a593Smuzhiyun __u16 n_invalid; 424*4882a593Smuzhiyun }; 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun /* For KVM_PPC_CONFIGURE_V3_MMU */ 427*4882a593Smuzhiyun struct kvm_ppc_mmuv3_cfg { 428*4882a593Smuzhiyun __u64 flags; 429*4882a593Smuzhiyun __u64 process_table; /* second doubleword of partition table entry */ 430*4882a593Smuzhiyun }; 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun /* Flag values for KVM_PPC_CONFIGURE_V3_MMU */ 433*4882a593Smuzhiyun #define KVM_PPC_MMUV3_RADIX 1 /* 1 = radix mode, 0 = HPT */ 434*4882a593Smuzhiyun #define KVM_PPC_MMUV3_GTSE 2 /* global translation shootdown enb. */ 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun /* For KVM_PPC_GET_RMMU_INFO */ 437*4882a593Smuzhiyun struct kvm_ppc_rmmu_info { 438*4882a593Smuzhiyun struct kvm_ppc_radix_geom { 439*4882a593Smuzhiyun __u8 page_shift; 440*4882a593Smuzhiyun __u8 level_bits[4]; 441*4882a593Smuzhiyun __u8 pad[3]; 442*4882a593Smuzhiyun } geometries[8]; 443*4882a593Smuzhiyun __u32 ap_encodings[8]; 444*4882a593Smuzhiyun }; 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun /* For KVM_PPC_GET_CPU_CHAR */ 447*4882a593Smuzhiyun struct kvm_ppc_cpu_char { 448*4882a593Smuzhiyun __u64 character; /* characteristics of the CPU */ 449*4882a593Smuzhiyun __u64 behaviour; /* recommended software behaviour */ 450*4882a593Smuzhiyun __u64 character_mask; /* valid bits in character */ 451*4882a593Smuzhiyun __u64 behaviour_mask; /* valid bits in behaviour */ 452*4882a593Smuzhiyun }; 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun /* 455*4882a593Smuzhiyun * Values for character and character_mask. 456*4882a593Smuzhiyun * These are identical to the values used by H_GET_CPU_CHARACTERISTICS. 457*4882a593Smuzhiyun */ 458*4882a593Smuzhiyun #define KVM_PPC_CPU_CHAR_SPEC_BAR_ORI31 (1ULL << 63) 459*4882a593Smuzhiyun #define KVM_PPC_CPU_CHAR_BCCTRL_SERIALISED (1ULL << 62) 460*4882a593Smuzhiyun #define KVM_PPC_CPU_CHAR_L1D_FLUSH_ORI30 (1ULL << 61) 461*4882a593Smuzhiyun #define KVM_PPC_CPU_CHAR_L1D_FLUSH_TRIG2 (1ULL << 60) 462*4882a593Smuzhiyun #define KVM_PPC_CPU_CHAR_L1D_THREAD_PRIV (1ULL << 59) 463*4882a593Smuzhiyun #define KVM_PPC_CPU_CHAR_BR_HINT_HONOURED (1ULL << 58) 464*4882a593Smuzhiyun #define KVM_PPC_CPU_CHAR_MTTRIG_THR_RECONF (1ULL << 57) 465*4882a593Smuzhiyun #define KVM_PPC_CPU_CHAR_COUNT_CACHE_DIS (1ULL << 56) 466*4882a593Smuzhiyun #define KVM_PPC_CPU_CHAR_BCCTR_FLUSH_ASSIST (1ull << 54) 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun #define KVM_PPC_CPU_BEHAV_FAVOUR_SECURITY (1ULL << 63) 469*4882a593Smuzhiyun #define KVM_PPC_CPU_BEHAV_L1D_FLUSH_PR (1ULL << 62) 470*4882a593Smuzhiyun #define KVM_PPC_CPU_BEHAV_BNDS_CHK_SPEC_BAR (1ULL << 61) 471*4882a593Smuzhiyun #define KVM_PPC_CPU_BEHAV_FLUSH_COUNT_CACHE (1ull << 58) 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun /* Per-vcpu XICS interrupt controller state */ 474*4882a593Smuzhiyun #define KVM_REG_PPC_ICP_STATE (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8c) 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun #define KVM_REG_PPC_ICP_CPPR_SHIFT 56 /* current proc priority */ 477*4882a593Smuzhiyun #define KVM_REG_PPC_ICP_CPPR_MASK 0xff 478*4882a593Smuzhiyun #define KVM_REG_PPC_ICP_XISR_SHIFT 32 /* interrupt status field */ 479*4882a593Smuzhiyun #define KVM_REG_PPC_ICP_XISR_MASK 0xffffff 480*4882a593Smuzhiyun #define KVM_REG_PPC_ICP_MFRR_SHIFT 24 /* pending IPI priority */ 481*4882a593Smuzhiyun #define KVM_REG_PPC_ICP_MFRR_MASK 0xff 482*4882a593Smuzhiyun #define KVM_REG_PPC_ICP_PPRI_SHIFT 16 /* pending irq priority */ 483*4882a593Smuzhiyun #define KVM_REG_PPC_ICP_PPRI_MASK 0xff 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun #define KVM_REG_PPC_VP_STATE (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x8d) 486*4882a593Smuzhiyun 487*4882a593Smuzhiyun /* Device control API: PPC-specific devices */ 488*4882a593Smuzhiyun #define KVM_DEV_MPIC_GRP_MISC 1 489*4882a593Smuzhiyun #define KVM_DEV_MPIC_BASE_ADDR 0 /* 64-bit */ 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun #define KVM_DEV_MPIC_GRP_REGISTER 2 /* 32-bit */ 492*4882a593Smuzhiyun #define KVM_DEV_MPIC_GRP_IRQ_ACTIVE 3 /* 32-bit */ 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun /* One-Reg API: PPC-specific registers */ 495*4882a593Smuzhiyun #define KVM_REG_PPC_HIOR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x1) 496*4882a593Smuzhiyun #define KVM_REG_PPC_IAC1 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x2) 497*4882a593Smuzhiyun #define KVM_REG_PPC_IAC2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x3) 498*4882a593Smuzhiyun #define KVM_REG_PPC_IAC3 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x4) 499*4882a593Smuzhiyun #define KVM_REG_PPC_IAC4 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x5) 500*4882a593Smuzhiyun #define KVM_REG_PPC_DAC1 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x6) 501*4882a593Smuzhiyun #define KVM_REG_PPC_DAC2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x7) 502*4882a593Smuzhiyun #define KVM_REG_PPC_DABR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8) 503*4882a593Smuzhiyun #define KVM_REG_PPC_DSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x9) 504*4882a593Smuzhiyun #define KVM_REG_PPC_PURR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa) 505*4882a593Smuzhiyun #define KVM_REG_PPC_SPURR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb) 506*4882a593Smuzhiyun #define KVM_REG_PPC_DAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc) 507*4882a593Smuzhiyun #define KVM_REG_PPC_DSISR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xd) 508*4882a593Smuzhiyun #define KVM_REG_PPC_AMR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xe) 509*4882a593Smuzhiyun #define KVM_REG_PPC_UAMOR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xf) 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun #define KVM_REG_PPC_MMCR0 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x10) 512*4882a593Smuzhiyun #define KVM_REG_PPC_MMCR1 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x11) 513*4882a593Smuzhiyun #define KVM_REG_PPC_MMCRA (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x12) 514*4882a593Smuzhiyun #define KVM_REG_PPC_MMCR2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x13) 515*4882a593Smuzhiyun #define KVM_REG_PPC_MMCRS (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x14) 516*4882a593Smuzhiyun #define KVM_REG_PPC_SIAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x15) 517*4882a593Smuzhiyun #define KVM_REG_PPC_SDAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x16) 518*4882a593Smuzhiyun #define KVM_REG_PPC_SIER (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x17) 519*4882a593Smuzhiyun 520*4882a593Smuzhiyun #define KVM_REG_PPC_PMC1 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x18) 521*4882a593Smuzhiyun #define KVM_REG_PPC_PMC2 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x19) 522*4882a593Smuzhiyun #define KVM_REG_PPC_PMC3 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1a) 523*4882a593Smuzhiyun #define KVM_REG_PPC_PMC4 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1b) 524*4882a593Smuzhiyun #define KVM_REG_PPC_PMC5 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1c) 525*4882a593Smuzhiyun #define KVM_REG_PPC_PMC6 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1d) 526*4882a593Smuzhiyun #define KVM_REG_PPC_PMC7 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1e) 527*4882a593Smuzhiyun #define KVM_REG_PPC_PMC8 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1f) 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun /* 32 floating-point registers */ 530*4882a593Smuzhiyun #define KVM_REG_PPC_FPR0 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x20) 531*4882a593Smuzhiyun #define KVM_REG_PPC_FPR(n) (KVM_REG_PPC_FPR0 + (n)) 532*4882a593Smuzhiyun #define KVM_REG_PPC_FPR31 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x3f) 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun /* 32 VMX/Altivec vector registers */ 535*4882a593Smuzhiyun #define KVM_REG_PPC_VR0 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x40) 536*4882a593Smuzhiyun #define KVM_REG_PPC_VR(n) (KVM_REG_PPC_VR0 + (n)) 537*4882a593Smuzhiyun #define KVM_REG_PPC_VR31 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x5f) 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun /* 32 double-width FP registers for VSX */ 540*4882a593Smuzhiyun /* High-order halves overlap with FP regs */ 541*4882a593Smuzhiyun #define KVM_REG_PPC_VSR0 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x60) 542*4882a593Smuzhiyun #define KVM_REG_PPC_VSR(n) (KVM_REG_PPC_VSR0 + (n)) 543*4882a593Smuzhiyun #define KVM_REG_PPC_VSR31 (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x7f) 544*4882a593Smuzhiyun 545*4882a593Smuzhiyun /* FP and vector status/control registers */ 546*4882a593Smuzhiyun #define KVM_REG_PPC_FPSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x80) 547*4882a593Smuzhiyun /* 548*4882a593Smuzhiyun * VSCR register is documented as a 32-bit register in the ISA, but it can 549*4882a593Smuzhiyun * only be accesses via a vector register. Expose VSCR as a 32-bit register 550*4882a593Smuzhiyun * even though the kernel represents it as a 128-bit vector. 551*4882a593Smuzhiyun */ 552*4882a593Smuzhiyun #define KVM_REG_PPC_VSCR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x81) 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun /* Virtual processor areas */ 555*4882a593Smuzhiyun /* For SLB & DTL, address in high (first) half, length in low half */ 556*4882a593Smuzhiyun #define KVM_REG_PPC_VPA_ADDR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x82) 557*4882a593Smuzhiyun #define KVM_REG_PPC_VPA_SLB (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x83) 558*4882a593Smuzhiyun #define KVM_REG_PPC_VPA_DTL (KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x84) 559*4882a593Smuzhiyun 560*4882a593Smuzhiyun #define KVM_REG_PPC_EPCR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x85) 561*4882a593Smuzhiyun #define KVM_REG_PPC_EPR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x86) 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun /* Timer Status Register OR/CLEAR interface */ 564*4882a593Smuzhiyun #define KVM_REG_PPC_OR_TSR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x87) 565*4882a593Smuzhiyun #define KVM_REG_PPC_CLEAR_TSR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x88) 566*4882a593Smuzhiyun #define KVM_REG_PPC_TCR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x89) 567*4882a593Smuzhiyun #define KVM_REG_PPC_TSR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8a) 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun /* Debugging: Special instruction for software breakpoint */ 570*4882a593Smuzhiyun #define KVM_REG_PPC_DEBUG_INST (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8b) 571*4882a593Smuzhiyun 572*4882a593Smuzhiyun /* MMU registers */ 573*4882a593Smuzhiyun #define KVM_REG_PPC_MAS0 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8c) 574*4882a593Smuzhiyun #define KVM_REG_PPC_MAS1 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8d) 575*4882a593Smuzhiyun #define KVM_REG_PPC_MAS2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8e) 576*4882a593Smuzhiyun #define KVM_REG_PPC_MAS7_3 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8f) 577*4882a593Smuzhiyun #define KVM_REG_PPC_MAS4 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x90) 578*4882a593Smuzhiyun #define KVM_REG_PPC_MAS6 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x91) 579*4882a593Smuzhiyun #define KVM_REG_PPC_MMUCFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x92) 580*4882a593Smuzhiyun /* 581*4882a593Smuzhiyun * TLBnCFG fields TLBnCFG_N_ENTRY and TLBnCFG_ASSOC can be changed only using 582*4882a593Smuzhiyun * KVM_CAP_SW_TLB ioctl 583*4882a593Smuzhiyun */ 584*4882a593Smuzhiyun #define KVM_REG_PPC_TLB0CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x93) 585*4882a593Smuzhiyun #define KVM_REG_PPC_TLB1CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x94) 586*4882a593Smuzhiyun #define KVM_REG_PPC_TLB2CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x95) 587*4882a593Smuzhiyun #define KVM_REG_PPC_TLB3CFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x96) 588*4882a593Smuzhiyun #define KVM_REG_PPC_TLB0PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x97) 589*4882a593Smuzhiyun #define KVM_REG_PPC_TLB1PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x98) 590*4882a593Smuzhiyun #define KVM_REG_PPC_TLB2PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x99) 591*4882a593Smuzhiyun #define KVM_REG_PPC_TLB3PS (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9a) 592*4882a593Smuzhiyun #define KVM_REG_PPC_EPTCFG (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9b) 593*4882a593Smuzhiyun 594*4882a593Smuzhiyun /* Timebase offset */ 595*4882a593Smuzhiyun #define KVM_REG_PPC_TB_OFFSET (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x9c) 596*4882a593Smuzhiyun 597*4882a593Smuzhiyun /* POWER8 registers */ 598*4882a593Smuzhiyun #define KVM_REG_PPC_SPMC1 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9d) 599*4882a593Smuzhiyun #define KVM_REG_PPC_SPMC2 (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9e) 600*4882a593Smuzhiyun #define KVM_REG_PPC_IAMR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x9f) 601*4882a593Smuzhiyun #define KVM_REG_PPC_TFHAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa0) 602*4882a593Smuzhiyun #define KVM_REG_PPC_TFIAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa1) 603*4882a593Smuzhiyun #define KVM_REG_PPC_TEXASR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa2) 604*4882a593Smuzhiyun #define KVM_REG_PPC_FSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa3) 605*4882a593Smuzhiyun #define KVM_REG_PPC_PSPB (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xa4) 606*4882a593Smuzhiyun #define KVM_REG_PPC_EBBHR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa5) 607*4882a593Smuzhiyun #define KVM_REG_PPC_EBBRR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa6) 608*4882a593Smuzhiyun #define KVM_REG_PPC_BESCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa7) 609*4882a593Smuzhiyun #define KVM_REG_PPC_TAR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa8) 610*4882a593Smuzhiyun #define KVM_REG_PPC_DPDES (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa9) 611*4882a593Smuzhiyun #define KVM_REG_PPC_DAWR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xaa) 612*4882a593Smuzhiyun #define KVM_REG_PPC_DAWRX (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xab) 613*4882a593Smuzhiyun #define KVM_REG_PPC_CIABR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xac) 614*4882a593Smuzhiyun #define KVM_REG_PPC_IC (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xad) 615*4882a593Smuzhiyun #define KVM_REG_PPC_VTB (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xae) 616*4882a593Smuzhiyun #define KVM_REG_PPC_CSIGR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xaf) 617*4882a593Smuzhiyun #define KVM_REG_PPC_TACR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb0) 618*4882a593Smuzhiyun #define KVM_REG_PPC_TCSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb1) 619*4882a593Smuzhiyun #define KVM_REG_PPC_PID (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb2) 620*4882a593Smuzhiyun #define KVM_REG_PPC_ACOP (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb3) 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun #define KVM_REG_PPC_VRSAVE (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb4) 623*4882a593Smuzhiyun #define KVM_REG_PPC_LPCR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb5) 624*4882a593Smuzhiyun #define KVM_REG_PPC_LPCR_64 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb5) 625*4882a593Smuzhiyun #define KVM_REG_PPC_PPR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb6) 626*4882a593Smuzhiyun 627*4882a593Smuzhiyun /* Architecture compatibility level */ 628*4882a593Smuzhiyun #define KVM_REG_PPC_ARCH_COMPAT (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb7) 629*4882a593Smuzhiyun 630*4882a593Smuzhiyun #define KVM_REG_PPC_DABRX (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb8) 631*4882a593Smuzhiyun #define KVM_REG_PPC_WORT (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb9) 632*4882a593Smuzhiyun #define KVM_REG_PPC_SPRG9 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xba) 633*4882a593Smuzhiyun #define KVM_REG_PPC_DBSR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xbb) 634*4882a593Smuzhiyun 635*4882a593Smuzhiyun /* POWER9 registers */ 636*4882a593Smuzhiyun #define KVM_REG_PPC_TIDR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xbc) 637*4882a593Smuzhiyun #define KVM_REG_PPC_PSSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xbd) 638*4882a593Smuzhiyun 639*4882a593Smuzhiyun #define KVM_REG_PPC_DEC_EXPIRY (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xbe) 640*4882a593Smuzhiyun #define KVM_REG_PPC_ONLINE (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xbf) 641*4882a593Smuzhiyun #define KVM_REG_PPC_PTCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc0) 642*4882a593Smuzhiyun 643*4882a593Smuzhiyun /* POWER10 registers */ 644*4882a593Smuzhiyun #define KVM_REG_PPC_MMCR3 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc1) 645*4882a593Smuzhiyun #define KVM_REG_PPC_SIER2 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc2) 646*4882a593Smuzhiyun #define KVM_REG_PPC_SIER3 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc3) 647*4882a593Smuzhiyun 648*4882a593Smuzhiyun /* Transactional Memory checkpointed state: 649*4882a593Smuzhiyun * This is all GPRs, all VSX regs and a subset of SPRs 650*4882a593Smuzhiyun */ 651*4882a593Smuzhiyun #define KVM_REG_PPC_TM (KVM_REG_PPC | 0x80000000) 652*4882a593Smuzhiyun /* TM GPRs */ 653*4882a593Smuzhiyun #define KVM_REG_PPC_TM_GPR0 (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0) 654*4882a593Smuzhiyun #define KVM_REG_PPC_TM_GPR(n) (KVM_REG_PPC_TM_GPR0 + (n)) 655*4882a593Smuzhiyun #define KVM_REG_PPC_TM_GPR31 (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x1f) 656*4882a593Smuzhiyun /* TM VSX */ 657*4882a593Smuzhiyun #define KVM_REG_PPC_TM_VSR0 (KVM_REG_PPC_TM | KVM_REG_SIZE_U128 | 0x20) 658*4882a593Smuzhiyun #define KVM_REG_PPC_TM_VSR(n) (KVM_REG_PPC_TM_VSR0 + (n)) 659*4882a593Smuzhiyun #define KVM_REG_PPC_TM_VSR63 (KVM_REG_PPC_TM | KVM_REG_SIZE_U128 | 0x5f) 660*4882a593Smuzhiyun /* TM SPRS */ 661*4882a593Smuzhiyun #define KVM_REG_PPC_TM_CR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x60) 662*4882a593Smuzhiyun #define KVM_REG_PPC_TM_LR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x61) 663*4882a593Smuzhiyun #define KVM_REG_PPC_TM_CTR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x62) 664*4882a593Smuzhiyun #define KVM_REG_PPC_TM_FPSCR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x63) 665*4882a593Smuzhiyun #define KVM_REG_PPC_TM_AMR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x64) 666*4882a593Smuzhiyun #define KVM_REG_PPC_TM_PPR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x65) 667*4882a593Smuzhiyun #define KVM_REG_PPC_TM_VRSAVE (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x66) 668*4882a593Smuzhiyun #define KVM_REG_PPC_TM_VSCR (KVM_REG_PPC_TM | KVM_REG_SIZE_U32 | 0x67) 669*4882a593Smuzhiyun #define KVM_REG_PPC_TM_DSCR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x68) 670*4882a593Smuzhiyun #define KVM_REG_PPC_TM_TAR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x69) 671*4882a593Smuzhiyun #define KVM_REG_PPC_TM_XER (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x6a) 672*4882a593Smuzhiyun 673*4882a593Smuzhiyun /* PPC64 eXternal Interrupt Controller Specification */ 674*4882a593Smuzhiyun #define KVM_DEV_XICS_GRP_SOURCES 1 /* 64-bit source attributes */ 675*4882a593Smuzhiyun #define KVM_DEV_XICS_GRP_CTRL 2 676*4882a593Smuzhiyun #define KVM_DEV_XICS_NR_SERVERS 1 677*4882a593Smuzhiyun 678*4882a593Smuzhiyun /* Layout of 64-bit source attribute values */ 679*4882a593Smuzhiyun #define KVM_XICS_DESTINATION_SHIFT 0 680*4882a593Smuzhiyun #define KVM_XICS_DESTINATION_MASK 0xffffffffULL 681*4882a593Smuzhiyun #define KVM_XICS_PRIORITY_SHIFT 32 682*4882a593Smuzhiyun #define KVM_XICS_PRIORITY_MASK 0xff 683*4882a593Smuzhiyun #define KVM_XICS_LEVEL_SENSITIVE (1ULL << 40) 684*4882a593Smuzhiyun #define KVM_XICS_MASKED (1ULL << 41) 685*4882a593Smuzhiyun #define KVM_XICS_PENDING (1ULL << 42) 686*4882a593Smuzhiyun #define KVM_XICS_PRESENTED (1ULL << 43) 687*4882a593Smuzhiyun #define KVM_XICS_QUEUED (1ULL << 44) 688*4882a593Smuzhiyun 689*4882a593Smuzhiyun /* POWER9 XIVE Native Interrupt Controller */ 690*4882a593Smuzhiyun #define KVM_DEV_XIVE_GRP_CTRL 1 691*4882a593Smuzhiyun #define KVM_DEV_XIVE_RESET 1 692*4882a593Smuzhiyun #define KVM_DEV_XIVE_EQ_SYNC 2 693*4882a593Smuzhiyun #define KVM_DEV_XIVE_NR_SERVERS 3 694*4882a593Smuzhiyun #define KVM_DEV_XIVE_GRP_SOURCE 2 /* 64-bit source identifier */ 695*4882a593Smuzhiyun #define KVM_DEV_XIVE_GRP_SOURCE_CONFIG 3 /* 64-bit source identifier */ 696*4882a593Smuzhiyun #define KVM_DEV_XIVE_GRP_EQ_CONFIG 4 /* 64-bit EQ identifier */ 697*4882a593Smuzhiyun #define KVM_DEV_XIVE_GRP_SOURCE_SYNC 5 /* 64-bit source identifier */ 698*4882a593Smuzhiyun 699*4882a593Smuzhiyun /* Layout of 64-bit XIVE source attribute values */ 700*4882a593Smuzhiyun #define KVM_XIVE_LEVEL_SENSITIVE (1ULL << 0) 701*4882a593Smuzhiyun #define KVM_XIVE_LEVEL_ASSERTED (1ULL << 1) 702*4882a593Smuzhiyun 703*4882a593Smuzhiyun /* Layout of 64-bit XIVE source configuration attribute values */ 704*4882a593Smuzhiyun #define KVM_XIVE_SOURCE_PRIORITY_SHIFT 0 705*4882a593Smuzhiyun #define KVM_XIVE_SOURCE_PRIORITY_MASK 0x7 706*4882a593Smuzhiyun #define KVM_XIVE_SOURCE_SERVER_SHIFT 3 707*4882a593Smuzhiyun #define KVM_XIVE_SOURCE_SERVER_MASK 0xfffffff8ULL 708*4882a593Smuzhiyun #define KVM_XIVE_SOURCE_MASKED_SHIFT 32 709*4882a593Smuzhiyun #define KVM_XIVE_SOURCE_MASKED_MASK 0x100000000ULL 710*4882a593Smuzhiyun #define KVM_XIVE_SOURCE_EISN_SHIFT 33 711*4882a593Smuzhiyun #define KVM_XIVE_SOURCE_EISN_MASK 0xfffffffe00000000ULL 712*4882a593Smuzhiyun 713*4882a593Smuzhiyun /* Layout of 64-bit EQ identifier */ 714*4882a593Smuzhiyun #define KVM_XIVE_EQ_PRIORITY_SHIFT 0 715*4882a593Smuzhiyun #define KVM_XIVE_EQ_PRIORITY_MASK 0x7 716*4882a593Smuzhiyun #define KVM_XIVE_EQ_SERVER_SHIFT 3 717*4882a593Smuzhiyun #define KVM_XIVE_EQ_SERVER_MASK 0xfffffff8ULL 718*4882a593Smuzhiyun 719*4882a593Smuzhiyun /* Layout of EQ configuration values (64 bytes) */ 720*4882a593Smuzhiyun struct kvm_ppc_xive_eq { 721*4882a593Smuzhiyun __u32 flags; 722*4882a593Smuzhiyun __u32 qshift; 723*4882a593Smuzhiyun __u64 qaddr; 724*4882a593Smuzhiyun __u32 qtoggle; 725*4882a593Smuzhiyun __u32 qindex; 726*4882a593Smuzhiyun __u8 pad[40]; 727*4882a593Smuzhiyun }; 728*4882a593Smuzhiyun 729*4882a593Smuzhiyun #define KVM_XIVE_EQ_ALWAYS_NOTIFY 0x00000001 730*4882a593Smuzhiyun 731*4882a593Smuzhiyun #define KVM_XIVE_TIMA_PAGE_OFFSET 0 732*4882a593Smuzhiyun #define KVM_XIVE_ESB_PAGE_OFFSET 4 733*4882a593Smuzhiyun 734*4882a593Smuzhiyun #endif /* __LINUX_KVM_POWERPC_H */ 735