1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public 4*4882a593Smuzhiyun * License. See the file "COPYING" in the main directory of this archive 5*4882a593Smuzhiyun * for more details. 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved. 8*4882a593Smuzhiyun * Copyright (C) 2013 Cavium, Inc. 9*4882a593Smuzhiyun * Authors: Sanjay Lal <sanjayl@kymasys.com> 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #ifndef __LINUX_KVM_MIPS_H 13*4882a593Smuzhiyun #define __LINUX_KVM_MIPS_H 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #include <linux/types.h> 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun /* 18*4882a593Smuzhiyun * KVM MIPS specific structures and definitions. 19*4882a593Smuzhiyun * 20*4882a593Smuzhiyun * Some parts derived from the x86 version of this file. 21*4882a593Smuzhiyun */ 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun /* 24*4882a593Smuzhiyun * for KVM_GET_REGS and KVM_SET_REGS 25*4882a593Smuzhiyun * 26*4882a593Smuzhiyun * If Config[AT] is zero (32-bit CPU), the register contents are 27*4882a593Smuzhiyun * stored in the lower 32-bits of the struct kvm_regs fields and sign 28*4882a593Smuzhiyun * extended to 64-bits. 29*4882a593Smuzhiyun */ 30*4882a593Smuzhiyun struct kvm_regs { 31*4882a593Smuzhiyun /* out (KVM_GET_REGS) / in (KVM_SET_REGS) */ 32*4882a593Smuzhiyun __u64 gpr[32]; 33*4882a593Smuzhiyun __u64 hi; 34*4882a593Smuzhiyun __u64 lo; 35*4882a593Smuzhiyun __u64 pc; 36*4882a593Smuzhiyun }; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun /* 39*4882a593Smuzhiyun * for KVM_GET_FPU and KVM_SET_FPU 40*4882a593Smuzhiyun */ 41*4882a593Smuzhiyun struct kvm_fpu { 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun /* 46*4882a593Smuzhiyun * For MIPS, we use KVM_SET_ONE_REG and KVM_GET_ONE_REG to access various 47*4882a593Smuzhiyun * registers. The id field is broken down as follows: 48*4882a593Smuzhiyun * 49*4882a593Smuzhiyun * bits[63..52] - As per linux/kvm.h 50*4882a593Smuzhiyun * bits[51..32] - Must be zero. 51*4882a593Smuzhiyun * bits[31..16] - Register set. 52*4882a593Smuzhiyun * 53*4882a593Smuzhiyun * Register set = 0: GP registers from kvm_regs (see definitions below). 54*4882a593Smuzhiyun * 55*4882a593Smuzhiyun * Register set = 1: CP0 registers. 56*4882a593Smuzhiyun * bits[15..8] - Must be zero. 57*4882a593Smuzhiyun * bits[7..3] - Register 'rd' index. 58*4882a593Smuzhiyun * bits[2..0] - Register 'sel' index. 59*4882a593Smuzhiyun * 60*4882a593Smuzhiyun * Register set = 2: KVM specific registers (see definitions below). 61*4882a593Smuzhiyun * 62*4882a593Smuzhiyun * Register set = 3: FPU / MSA registers (see definitions below). 63*4882a593Smuzhiyun * 64*4882a593Smuzhiyun * Other sets registers may be added in the future. Each set would 65*4882a593Smuzhiyun * have its own identifier in bits[31..16]. 66*4882a593Smuzhiyun */ 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun #define KVM_REG_MIPS_GP (KVM_REG_MIPS | 0x0000000000000000ULL) 69*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0 (KVM_REG_MIPS | 0x0000000000010000ULL) 70*4882a593Smuzhiyun #define KVM_REG_MIPS_KVM (KVM_REG_MIPS | 0x0000000000020000ULL) 71*4882a593Smuzhiyun #define KVM_REG_MIPS_FPU (KVM_REG_MIPS | 0x0000000000030000ULL) 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun /* 75*4882a593Smuzhiyun * KVM_REG_MIPS_GP - General purpose registers from kvm_regs. 76*4882a593Smuzhiyun */ 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun #define KVM_REG_MIPS_R0 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 0) 79*4882a593Smuzhiyun #define KVM_REG_MIPS_R1 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 1) 80*4882a593Smuzhiyun #define KVM_REG_MIPS_R2 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 2) 81*4882a593Smuzhiyun #define KVM_REG_MIPS_R3 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 3) 82*4882a593Smuzhiyun #define KVM_REG_MIPS_R4 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 4) 83*4882a593Smuzhiyun #define KVM_REG_MIPS_R5 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 5) 84*4882a593Smuzhiyun #define KVM_REG_MIPS_R6 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 6) 85*4882a593Smuzhiyun #define KVM_REG_MIPS_R7 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 7) 86*4882a593Smuzhiyun #define KVM_REG_MIPS_R8 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 8) 87*4882a593Smuzhiyun #define KVM_REG_MIPS_R9 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 9) 88*4882a593Smuzhiyun #define KVM_REG_MIPS_R10 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 10) 89*4882a593Smuzhiyun #define KVM_REG_MIPS_R11 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 11) 90*4882a593Smuzhiyun #define KVM_REG_MIPS_R12 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 12) 91*4882a593Smuzhiyun #define KVM_REG_MIPS_R13 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 13) 92*4882a593Smuzhiyun #define KVM_REG_MIPS_R14 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 14) 93*4882a593Smuzhiyun #define KVM_REG_MIPS_R15 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 15) 94*4882a593Smuzhiyun #define KVM_REG_MIPS_R16 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 16) 95*4882a593Smuzhiyun #define KVM_REG_MIPS_R17 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 17) 96*4882a593Smuzhiyun #define KVM_REG_MIPS_R18 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 18) 97*4882a593Smuzhiyun #define KVM_REG_MIPS_R19 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 19) 98*4882a593Smuzhiyun #define KVM_REG_MIPS_R20 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 20) 99*4882a593Smuzhiyun #define KVM_REG_MIPS_R21 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 21) 100*4882a593Smuzhiyun #define KVM_REG_MIPS_R22 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 22) 101*4882a593Smuzhiyun #define KVM_REG_MIPS_R23 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 23) 102*4882a593Smuzhiyun #define KVM_REG_MIPS_R24 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 24) 103*4882a593Smuzhiyun #define KVM_REG_MIPS_R25 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 25) 104*4882a593Smuzhiyun #define KVM_REG_MIPS_R26 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 26) 105*4882a593Smuzhiyun #define KVM_REG_MIPS_R27 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 27) 106*4882a593Smuzhiyun #define KVM_REG_MIPS_R28 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 28) 107*4882a593Smuzhiyun #define KVM_REG_MIPS_R29 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 29) 108*4882a593Smuzhiyun #define KVM_REG_MIPS_R30 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 30) 109*4882a593Smuzhiyun #define KVM_REG_MIPS_R31 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 31) 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #define KVM_REG_MIPS_HI (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 32) 112*4882a593Smuzhiyun #define KVM_REG_MIPS_LO (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 33) 113*4882a593Smuzhiyun #define KVM_REG_MIPS_PC (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 34) 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun /* 117*4882a593Smuzhiyun * KVM_REG_MIPS_KVM - KVM specific control registers. 118*4882a593Smuzhiyun */ 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun /* 121*4882a593Smuzhiyun * CP0_Count control 122*4882a593Smuzhiyun * DC: Set 0: Master disable CP0_Count and set COUNT_RESUME to now 123*4882a593Smuzhiyun * Set 1: Master re-enable CP0_Count with unchanged bias, handling timer 124*4882a593Smuzhiyun * interrupts since COUNT_RESUME 125*4882a593Smuzhiyun * This can be used to freeze the timer to get a consistent snapshot of 126*4882a593Smuzhiyun * the CP0_Count and timer interrupt pending state, while also resuming 127*4882a593Smuzhiyun * safely without losing time or guest timer interrupts. 128*4882a593Smuzhiyun * Other: Reserved, do not change. 129*4882a593Smuzhiyun */ 130*4882a593Smuzhiyun #define KVM_REG_MIPS_COUNT_CTL (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 0) 131*4882a593Smuzhiyun #define KVM_REG_MIPS_COUNT_CTL_DC 0x00000001 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun /* 134*4882a593Smuzhiyun * CP0_Count resume monotonic nanoseconds 135*4882a593Smuzhiyun * The monotonic nanosecond time of the last set of COUNT_CTL.DC (master 136*4882a593Smuzhiyun * disable). Any reads and writes of Count related registers while 137*4882a593Smuzhiyun * COUNT_CTL.DC=1 will appear to occur at this time. When COUNT_CTL.DC is 138*4882a593Smuzhiyun * cleared again (master enable) any timer interrupts since this time will be 139*4882a593Smuzhiyun * emulated. 140*4882a593Smuzhiyun * Modifications to times in the future are rejected. 141*4882a593Smuzhiyun */ 142*4882a593Smuzhiyun #define KVM_REG_MIPS_COUNT_RESUME (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 1) 143*4882a593Smuzhiyun /* 144*4882a593Smuzhiyun * CP0_Count rate in Hz 145*4882a593Smuzhiyun * Specifies the rate of the CP0_Count timer in Hz. Modifications occur without 146*4882a593Smuzhiyun * discontinuities in CP0_Count. 147*4882a593Smuzhiyun */ 148*4882a593Smuzhiyun #define KVM_REG_MIPS_COUNT_HZ (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 2) 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* 152*4882a593Smuzhiyun * KVM_REG_MIPS_FPU - Floating Point and MIPS SIMD Architecture (MSA) registers. 153*4882a593Smuzhiyun * 154*4882a593Smuzhiyun * bits[15..8] - Register subset (see definitions below). 155*4882a593Smuzhiyun * bits[7..5] - Must be zero. 156*4882a593Smuzhiyun * bits[4..0] - Register number within register subset. 157*4882a593Smuzhiyun */ 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun #define KVM_REG_MIPS_FPR (KVM_REG_MIPS_FPU | 0x0000000000000000ULL) 160*4882a593Smuzhiyun #define KVM_REG_MIPS_FCR (KVM_REG_MIPS_FPU | 0x0000000000000100ULL) 161*4882a593Smuzhiyun #define KVM_REG_MIPS_MSACR (KVM_REG_MIPS_FPU | 0x0000000000000200ULL) 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun /* 164*4882a593Smuzhiyun * KVM_REG_MIPS_FPR - Floating point / Vector registers. 165*4882a593Smuzhiyun */ 166*4882a593Smuzhiyun #define KVM_REG_MIPS_FPR_32(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U32 | (n)) 167*4882a593Smuzhiyun #define KVM_REG_MIPS_FPR_64(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U64 | (n)) 168*4882a593Smuzhiyun #define KVM_REG_MIPS_VEC_128(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U128 | (n)) 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun /* 171*4882a593Smuzhiyun * KVM_REG_MIPS_FCR - Floating point control registers. 172*4882a593Smuzhiyun */ 173*4882a593Smuzhiyun #define KVM_REG_MIPS_FCR_IR (KVM_REG_MIPS_FCR | KVM_REG_SIZE_U32 | 0) 174*4882a593Smuzhiyun #define KVM_REG_MIPS_FCR_CSR (KVM_REG_MIPS_FCR | KVM_REG_SIZE_U32 | 31) 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun /* 177*4882a593Smuzhiyun * KVM_REG_MIPS_MSACR - MIPS SIMD Architecture (MSA) control registers. 178*4882a593Smuzhiyun */ 179*4882a593Smuzhiyun #define KVM_REG_MIPS_MSA_IR (KVM_REG_MIPS_MSACR | KVM_REG_SIZE_U32 | 0) 180*4882a593Smuzhiyun #define KVM_REG_MIPS_MSA_CSR (KVM_REG_MIPS_MSACR | KVM_REG_SIZE_U32 | 1) 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun /* 184*4882a593Smuzhiyun * KVM MIPS specific structures and definitions 185*4882a593Smuzhiyun * 186*4882a593Smuzhiyun */ 187*4882a593Smuzhiyun struct kvm_debug_exit_arch { 188*4882a593Smuzhiyun __u64 epc; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun /* for KVM_SET_GUEST_DEBUG */ 192*4882a593Smuzhiyun struct kvm_guest_debug_arch { 193*4882a593Smuzhiyun }; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun /* definition of registers in kvm_run */ 196*4882a593Smuzhiyun struct kvm_sync_regs { 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun /* dummy definition */ 200*4882a593Smuzhiyun struct kvm_sregs { 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun struct kvm_mips_interrupt { 204*4882a593Smuzhiyun /* in */ 205*4882a593Smuzhiyun __u32 cpu; 206*4882a593Smuzhiyun __u32 irq; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun #endif /* __LINUX_KVM_MIPS_H */ 210