xref: /OK3568_Linux_fs/kernel/tools/arch/arm/include/uapi/asm/kvm.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2012 - Virtual Open Systems and Columbia University
4*4882a593Smuzhiyun  * Author: Christoffer Dall <c.dall@virtualopensystems.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify
7*4882a593Smuzhiyun  * it under the terms of the GNU General Public License, version 2, as
8*4882a593Smuzhiyun  * published by the Free Software Foundation.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful,
11*4882a593Smuzhiyun  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12*4882a593Smuzhiyun  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13*4882a593Smuzhiyun  * GNU General Public License for more details.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * You should have received a copy of the GNU General Public License
16*4882a593Smuzhiyun  * along with this program; if not, write to the Free Software
17*4882a593Smuzhiyun  * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.
18*4882a593Smuzhiyun  */
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #ifndef __ARM_KVM_H__
21*4882a593Smuzhiyun #define __ARM_KVM_H__
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <linux/types.h>
24*4882a593Smuzhiyun #include <linux/psci.h>
25*4882a593Smuzhiyun #include <asm/ptrace.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define __KVM_HAVE_GUEST_DEBUG
28*4882a593Smuzhiyun #define __KVM_HAVE_IRQ_LINE
29*4882a593Smuzhiyun #define __KVM_HAVE_READONLY_MEM
30*4882a593Smuzhiyun #define __KVM_HAVE_VCPU_EVENTS
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define KVM_COALESCED_MMIO_PAGE_OFFSET 1
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define KVM_REG_SIZE(id)						\
35*4882a593Smuzhiyun 	(1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT))
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* Valid for svc_regs, abt_regs, und_regs, irq_regs in struct kvm_regs */
38*4882a593Smuzhiyun #define KVM_ARM_SVC_sp		svc_regs[0]
39*4882a593Smuzhiyun #define KVM_ARM_SVC_lr		svc_regs[1]
40*4882a593Smuzhiyun #define KVM_ARM_SVC_spsr	svc_regs[2]
41*4882a593Smuzhiyun #define KVM_ARM_ABT_sp		abt_regs[0]
42*4882a593Smuzhiyun #define KVM_ARM_ABT_lr		abt_regs[1]
43*4882a593Smuzhiyun #define KVM_ARM_ABT_spsr	abt_regs[2]
44*4882a593Smuzhiyun #define KVM_ARM_UND_sp		und_regs[0]
45*4882a593Smuzhiyun #define KVM_ARM_UND_lr		und_regs[1]
46*4882a593Smuzhiyun #define KVM_ARM_UND_spsr	und_regs[2]
47*4882a593Smuzhiyun #define KVM_ARM_IRQ_sp		irq_regs[0]
48*4882a593Smuzhiyun #define KVM_ARM_IRQ_lr		irq_regs[1]
49*4882a593Smuzhiyun #define KVM_ARM_IRQ_spsr	irq_regs[2]
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /* Valid only for fiq_regs in struct kvm_regs */
52*4882a593Smuzhiyun #define KVM_ARM_FIQ_r8		fiq_regs[0]
53*4882a593Smuzhiyun #define KVM_ARM_FIQ_r9		fiq_regs[1]
54*4882a593Smuzhiyun #define KVM_ARM_FIQ_r10		fiq_regs[2]
55*4882a593Smuzhiyun #define KVM_ARM_FIQ_fp		fiq_regs[3]
56*4882a593Smuzhiyun #define KVM_ARM_FIQ_ip		fiq_regs[4]
57*4882a593Smuzhiyun #define KVM_ARM_FIQ_sp		fiq_regs[5]
58*4882a593Smuzhiyun #define KVM_ARM_FIQ_lr		fiq_regs[6]
59*4882a593Smuzhiyun #define KVM_ARM_FIQ_spsr	fiq_regs[7]
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun struct kvm_regs {
62*4882a593Smuzhiyun 	struct pt_regs usr_regs;	/* R0_usr - R14_usr, PC, CPSR */
63*4882a593Smuzhiyun 	unsigned long svc_regs[3];	/* SP_svc, LR_svc, SPSR_svc */
64*4882a593Smuzhiyun 	unsigned long abt_regs[3];	/* SP_abt, LR_abt, SPSR_abt */
65*4882a593Smuzhiyun 	unsigned long und_regs[3];	/* SP_und, LR_und, SPSR_und */
66*4882a593Smuzhiyun 	unsigned long irq_regs[3];	/* SP_irq, LR_irq, SPSR_irq */
67*4882a593Smuzhiyun 	unsigned long fiq_regs[8];	/* R8_fiq - R14_fiq, SPSR_fiq */
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /* Supported Processor Types */
71*4882a593Smuzhiyun #define KVM_ARM_TARGET_CORTEX_A15	0
72*4882a593Smuzhiyun #define KVM_ARM_TARGET_CORTEX_A7	1
73*4882a593Smuzhiyun #define KVM_ARM_NUM_TARGETS		2
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */
76*4882a593Smuzhiyun #define KVM_ARM_DEVICE_TYPE_SHIFT	0
77*4882a593Smuzhiyun #define KVM_ARM_DEVICE_TYPE_MASK	(0xffff << KVM_ARM_DEVICE_TYPE_SHIFT)
78*4882a593Smuzhiyun #define KVM_ARM_DEVICE_ID_SHIFT		16
79*4882a593Smuzhiyun #define KVM_ARM_DEVICE_ID_MASK		(0xffff << KVM_ARM_DEVICE_ID_SHIFT)
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /* Supported device IDs */
82*4882a593Smuzhiyun #define KVM_ARM_DEVICE_VGIC_V2		0
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /* Supported VGIC address types  */
85*4882a593Smuzhiyun #define KVM_VGIC_V2_ADDR_TYPE_DIST	0
86*4882a593Smuzhiyun #define KVM_VGIC_V2_ADDR_TYPE_CPU	1
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define KVM_VGIC_V2_DIST_SIZE		0x1000
89*4882a593Smuzhiyun #define KVM_VGIC_V2_CPU_SIZE		0x2000
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* Supported VGICv3 address types  */
92*4882a593Smuzhiyun #define KVM_VGIC_V3_ADDR_TYPE_DIST	2
93*4882a593Smuzhiyun #define KVM_VGIC_V3_ADDR_TYPE_REDIST	3
94*4882a593Smuzhiyun #define KVM_VGIC_ITS_ADDR_TYPE		4
95*4882a593Smuzhiyun #define KVM_VGIC_V3_ADDR_TYPE_REDIST_REGION	5
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define KVM_VGIC_V3_DIST_SIZE		SZ_64K
98*4882a593Smuzhiyun #define KVM_VGIC_V3_REDIST_SIZE		(2 * SZ_64K)
99*4882a593Smuzhiyun #define KVM_VGIC_V3_ITS_SIZE		(2 * SZ_64K)
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define KVM_ARM_VCPU_POWER_OFF		0 /* CPU is started in OFF state */
102*4882a593Smuzhiyun #define KVM_ARM_VCPU_PSCI_0_2		1 /* CPU uses PSCI v0.2 */
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun struct kvm_vcpu_init {
105*4882a593Smuzhiyun 	__u32 target;
106*4882a593Smuzhiyun 	__u32 features[7];
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun struct kvm_sregs {
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun struct kvm_fpu {
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun struct kvm_guest_debug_arch {
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun struct kvm_debug_exit_arch {
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun struct kvm_sync_regs {
122*4882a593Smuzhiyun 	/* Used with KVM_CAP_ARM_USER_IRQ */
123*4882a593Smuzhiyun 	__u64 device_irq_level;
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun struct kvm_arch_memory_slot {
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* for KVM_GET/SET_VCPU_EVENTS */
130*4882a593Smuzhiyun struct kvm_vcpu_events {
131*4882a593Smuzhiyun 	struct {
132*4882a593Smuzhiyun 		__u8 serror_pending;
133*4882a593Smuzhiyun 		__u8 serror_has_esr;
134*4882a593Smuzhiyun 		__u8 ext_dabt_pending;
135*4882a593Smuzhiyun 		/* Align it to 8 bytes */
136*4882a593Smuzhiyun 		__u8 pad[5];
137*4882a593Smuzhiyun 		__u64 serror_esr;
138*4882a593Smuzhiyun 	} exception;
139*4882a593Smuzhiyun 	__u32 reserved[12];
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /* If you need to interpret the index values, here is the key: */
143*4882a593Smuzhiyun #define KVM_REG_ARM_COPROC_MASK		0x000000000FFF0000
144*4882a593Smuzhiyun #define KVM_REG_ARM_COPROC_SHIFT	16
145*4882a593Smuzhiyun #define KVM_REG_ARM_32_OPC2_MASK	0x0000000000000007
146*4882a593Smuzhiyun #define KVM_REG_ARM_32_OPC2_SHIFT	0
147*4882a593Smuzhiyun #define KVM_REG_ARM_OPC1_MASK		0x0000000000000078
148*4882a593Smuzhiyun #define KVM_REG_ARM_OPC1_SHIFT		3
149*4882a593Smuzhiyun #define KVM_REG_ARM_CRM_MASK		0x0000000000000780
150*4882a593Smuzhiyun #define KVM_REG_ARM_CRM_SHIFT		7
151*4882a593Smuzhiyun #define KVM_REG_ARM_32_CRN_MASK		0x0000000000007800
152*4882a593Smuzhiyun #define KVM_REG_ARM_32_CRN_SHIFT	11
153*4882a593Smuzhiyun /*
154*4882a593Smuzhiyun  * For KVM currently all guest registers are nonsecure, but we reserve a bit
155*4882a593Smuzhiyun  * in the encoding to distinguish secure from nonsecure for AArch32 system
156*4882a593Smuzhiyun  * registers that are banked by security. This is 1 for the secure banked
157*4882a593Smuzhiyun  * register, and 0 for the nonsecure banked register or if the register is
158*4882a593Smuzhiyun  * not banked by security.
159*4882a593Smuzhiyun  */
160*4882a593Smuzhiyun #define KVM_REG_ARM_SECURE_MASK	0x0000000010000000
161*4882a593Smuzhiyun #define KVM_REG_ARM_SECURE_SHIFT	28
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define ARM_CP15_REG_SHIFT_MASK(x,n) \
164*4882a593Smuzhiyun 	(((x) << KVM_REG_ARM_ ## n ## _SHIFT) & KVM_REG_ARM_ ## n ## _MASK)
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define __ARM_CP15_REG(op1,crn,crm,op2) \
167*4882a593Smuzhiyun 	(KVM_REG_ARM | (15 << KVM_REG_ARM_COPROC_SHIFT) | \
168*4882a593Smuzhiyun 	ARM_CP15_REG_SHIFT_MASK(op1, OPC1) | \
169*4882a593Smuzhiyun 	ARM_CP15_REG_SHIFT_MASK(crn, 32_CRN) | \
170*4882a593Smuzhiyun 	ARM_CP15_REG_SHIFT_MASK(crm, CRM) | \
171*4882a593Smuzhiyun 	ARM_CP15_REG_SHIFT_MASK(op2, 32_OPC2))
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #define ARM_CP15_REG32(...) (__ARM_CP15_REG(__VA_ARGS__) | KVM_REG_SIZE_U32)
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define __ARM_CP15_REG64(op1,crm) \
176*4882a593Smuzhiyun 	(__ARM_CP15_REG(op1, 0, crm, 0) | KVM_REG_SIZE_U64)
177*4882a593Smuzhiyun #define ARM_CP15_REG64(...) __ARM_CP15_REG64(__VA_ARGS__)
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /* PL1 Physical Timer Registers */
180*4882a593Smuzhiyun #define KVM_REG_ARM_PTIMER_CTL		ARM_CP15_REG32(0, 14, 2, 1)
181*4882a593Smuzhiyun #define KVM_REG_ARM_PTIMER_CNT		ARM_CP15_REG64(0, 14)
182*4882a593Smuzhiyun #define KVM_REG_ARM_PTIMER_CVAL		ARM_CP15_REG64(2, 14)
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun /* Virtual Timer Registers */
185*4882a593Smuzhiyun #define KVM_REG_ARM_TIMER_CTL		ARM_CP15_REG32(0, 14, 3, 1)
186*4882a593Smuzhiyun #define KVM_REG_ARM_TIMER_CNT		ARM_CP15_REG64(1, 14)
187*4882a593Smuzhiyun #define KVM_REG_ARM_TIMER_CVAL		ARM_CP15_REG64(3, 14)
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /* Normal registers are mapped as coprocessor 16. */
190*4882a593Smuzhiyun #define KVM_REG_ARM_CORE		(0x0010 << KVM_REG_ARM_COPROC_SHIFT)
191*4882a593Smuzhiyun #define KVM_REG_ARM_CORE_REG(name)	(offsetof(struct kvm_regs, name) / 4)
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /* Some registers need more space to represent values. */
194*4882a593Smuzhiyun #define KVM_REG_ARM_DEMUX		(0x0011 << KVM_REG_ARM_COPROC_SHIFT)
195*4882a593Smuzhiyun #define KVM_REG_ARM_DEMUX_ID_MASK	0x000000000000FF00
196*4882a593Smuzhiyun #define KVM_REG_ARM_DEMUX_ID_SHIFT	8
197*4882a593Smuzhiyun #define KVM_REG_ARM_DEMUX_ID_CCSIDR	(0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT)
198*4882a593Smuzhiyun #define KVM_REG_ARM_DEMUX_VAL_MASK	0x00000000000000FF
199*4882a593Smuzhiyun #define KVM_REG_ARM_DEMUX_VAL_SHIFT	0
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /* VFP registers: we could overload CP10 like ARM does, but that's ugly. */
202*4882a593Smuzhiyun #define KVM_REG_ARM_VFP			(0x0012 << KVM_REG_ARM_COPROC_SHIFT)
203*4882a593Smuzhiyun #define KVM_REG_ARM_VFP_MASK		0x000000000000FFFF
204*4882a593Smuzhiyun #define KVM_REG_ARM_VFP_BASE_REG	0x0
205*4882a593Smuzhiyun #define KVM_REG_ARM_VFP_FPSID		0x1000
206*4882a593Smuzhiyun #define KVM_REG_ARM_VFP_FPSCR		0x1001
207*4882a593Smuzhiyun #define KVM_REG_ARM_VFP_MVFR1		0x1006
208*4882a593Smuzhiyun #define KVM_REG_ARM_VFP_MVFR0		0x1007
209*4882a593Smuzhiyun #define KVM_REG_ARM_VFP_FPEXC		0x1008
210*4882a593Smuzhiyun #define KVM_REG_ARM_VFP_FPINST		0x1009
211*4882a593Smuzhiyun #define KVM_REG_ARM_VFP_FPINST2		0x100A
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /* KVM-as-firmware specific pseudo-registers */
214*4882a593Smuzhiyun #define KVM_REG_ARM_FW			(0x0014 << KVM_REG_ARM_COPROC_SHIFT)
215*4882a593Smuzhiyun #define KVM_REG_ARM_FW_REG(r)		(KVM_REG_ARM | KVM_REG_SIZE_U64 | \
216*4882a593Smuzhiyun 					 KVM_REG_ARM_FW | ((r) & 0xffff))
217*4882a593Smuzhiyun #define KVM_REG_ARM_PSCI_VERSION	KVM_REG_ARM_FW_REG(0)
218*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1	KVM_REG_ARM_FW_REG(1)
219*4882a593Smuzhiyun 	/* Higher values mean better protection. */
220*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_NOT_AVAIL		0
221*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_AVAIL		1
222*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_NOT_REQUIRED	2
223*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2	KVM_REG_ARM_FW_REG(2)
224*4882a593Smuzhiyun 	/* Higher values mean better protection. */
225*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_NOT_AVAIL		0
226*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_UNKNOWN		1
227*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_AVAIL		2
228*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_NOT_REQUIRED	3
229*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_ENABLED	(1U << 4)
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun /* Device Control API: ARM VGIC */
232*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_GRP_ADDR	0
233*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_GRP_DIST_REGS	1
234*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_GRP_CPU_REGS	2
235*4882a593Smuzhiyun #define   KVM_DEV_ARM_VGIC_CPUID_SHIFT	32
236*4882a593Smuzhiyun #define   KVM_DEV_ARM_VGIC_CPUID_MASK	(0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT)
237*4882a593Smuzhiyun #define   KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32
238*4882a593Smuzhiyun #define   KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \
239*4882a593Smuzhiyun 			(0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT)
240*4882a593Smuzhiyun #define   KVM_DEV_ARM_VGIC_OFFSET_SHIFT	0
241*4882a593Smuzhiyun #define   KVM_DEV_ARM_VGIC_OFFSET_MASK	(0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT)
242*4882a593Smuzhiyun #define   KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff)
243*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_GRP_NR_IRQS	3
244*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_GRP_CTRL       4
245*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5
246*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6
247*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO  7
248*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_GRP_ITS_REGS	8
249*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT	10
250*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \
251*4882a593Smuzhiyun 			(0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT)
252*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff
253*4882a593Smuzhiyun #define VGIC_LEVEL_INFO_LINE_LEVEL	0
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun /* Device Control API on vcpu fd */
256*4882a593Smuzhiyun #define KVM_ARM_VCPU_PMU_V3_CTRL	0
257*4882a593Smuzhiyun #define   KVM_ARM_VCPU_PMU_V3_IRQ	0
258*4882a593Smuzhiyun #define   KVM_ARM_VCPU_PMU_V3_INIT	1
259*4882a593Smuzhiyun #define KVM_ARM_VCPU_TIMER_CTRL		1
260*4882a593Smuzhiyun #define   KVM_ARM_VCPU_TIMER_IRQ_VTIMER		0
261*4882a593Smuzhiyun #define   KVM_ARM_VCPU_TIMER_IRQ_PTIMER		1
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun #define   KVM_DEV_ARM_VGIC_CTRL_INIT		0
264*4882a593Smuzhiyun #define   KVM_DEV_ARM_ITS_SAVE_TABLES		1
265*4882a593Smuzhiyun #define   KVM_DEV_ARM_ITS_RESTORE_TABLES	2
266*4882a593Smuzhiyun #define   KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES	3
267*4882a593Smuzhiyun #define   KVM_DEV_ARM_ITS_CTRL_RESET		4
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun /* KVM_IRQ_LINE irq field index values */
270*4882a593Smuzhiyun #define KVM_ARM_IRQ_VCPU2_SHIFT		28
271*4882a593Smuzhiyun #define KVM_ARM_IRQ_VCPU2_MASK		0xf
272*4882a593Smuzhiyun #define KVM_ARM_IRQ_TYPE_SHIFT		24
273*4882a593Smuzhiyun #define KVM_ARM_IRQ_TYPE_MASK		0xf
274*4882a593Smuzhiyun #define KVM_ARM_IRQ_VCPU_SHIFT		16
275*4882a593Smuzhiyun #define KVM_ARM_IRQ_VCPU_MASK		0xff
276*4882a593Smuzhiyun #define KVM_ARM_IRQ_NUM_SHIFT		0
277*4882a593Smuzhiyun #define KVM_ARM_IRQ_NUM_MASK		0xffff
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun /* irq_type field */
280*4882a593Smuzhiyun #define KVM_ARM_IRQ_TYPE_CPU		0
281*4882a593Smuzhiyun #define KVM_ARM_IRQ_TYPE_SPI		1
282*4882a593Smuzhiyun #define KVM_ARM_IRQ_TYPE_PPI		2
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun /* out-of-kernel GIC cpu interrupt injection irq_number field */
285*4882a593Smuzhiyun #define KVM_ARM_IRQ_CPU_IRQ		0
286*4882a593Smuzhiyun #define KVM_ARM_IRQ_CPU_FIQ		1
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun /*
289*4882a593Smuzhiyun  * This used to hold the highest supported SPI, but it is now obsolete
290*4882a593Smuzhiyun  * and only here to provide source code level compatibility with older
291*4882a593Smuzhiyun  * userland. The highest SPI number can be set via KVM_DEV_ARM_VGIC_GRP_NR_IRQS.
292*4882a593Smuzhiyun  */
293*4882a593Smuzhiyun #ifndef __KERNEL__
294*4882a593Smuzhiyun #define KVM_ARM_IRQ_GIC_MAX		127
295*4882a593Smuzhiyun #endif
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun /* One single KVM irqchip, ie. the VGIC */
298*4882a593Smuzhiyun #define KVM_NR_IRQCHIPS          1
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun /* PSCI interface */
301*4882a593Smuzhiyun #define KVM_PSCI_FN_BASE		0x95c1ba5e
302*4882a593Smuzhiyun #define KVM_PSCI_FN(n)			(KVM_PSCI_FN_BASE + (n))
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun #define KVM_PSCI_FN_CPU_SUSPEND		KVM_PSCI_FN(0)
305*4882a593Smuzhiyun #define KVM_PSCI_FN_CPU_OFF		KVM_PSCI_FN(1)
306*4882a593Smuzhiyun #define KVM_PSCI_FN_CPU_ON		KVM_PSCI_FN(2)
307*4882a593Smuzhiyun #define KVM_PSCI_FN_MIGRATE		KVM_PSCI_FN(3)
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun #define KVM_PSCI_RET_SUCCESS		PSCI_RET_SUCCESS
310*4882a593Smuzhiyun #define KVM_PSCI_RET_NI			PSCI_RET_NOT_SUPPORTED
311*4882a593Smuzhiyun #define KVM_PSCI_RET_INVAL		PSCI_RET_INVALID_PARAMS
312*4882a593Smuzhiyun #define KVM_PSCI_RET_DENIED		PSCI_RET_DENIED
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun #endif /* __ARM_KVM_H__ */
315