1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * intel_hdmi_lpe_audio.h - Intel HDMI LPE audio driver 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2016 Intel Corp 6*4882a593Smuzhiyun * Authors: Sailaja Bandarupalli <sailaja.bandarupalli@intel.com> 7*4882a593Smuzhiyun * Ramesh Babu K V <ramesh.babu@intel.com> 8*4882a593Smuzhiyun * Vaibhav Agarwal <vaibhav.agarwal@intel.com> 9*4882a593Smuzhiyun * Jerome Anand <jerome.anand@intel.com> 10*4882a593Smuzhiyun * Aravind Siddappaji <aravindx.siddappaji@intel.com> 11*4882a593Smuzhiyun * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 12*4882a593Smuzhiyun * 13*4882a593Smuzhiyun * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 14*4882a593Smuzhiyun */ 15*4882a593Smuzhiyun #ifndef __INTEL_HDMI_LPE_AUDIO_H 16*4882a593Smuzhiyun #define __INTEL_HDMI_LPE_AUDIO_H 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #define HAD_MIN_CHANNEL 2 19*4882a593Smuzhiyun #define HAD_MAX_CHANNEL 8 20*4882a593Smuzhiyun #define HAD_NUM_OF_RING_BUFS 4 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun /* max 20bit address, aligned to 64 */ 23*4882a593Smuzhiyun #define HAD_MAX_BUFFER ((1024 * 1024 - 1) & ~0x3f) 24*4882a593Smuzhiyun #define HAD_DEFAULT_BUFFER (600 * 1024) /* default prealloc size */ 25*4882a593Smuzhiyun #define HAD_MAX_PERIODS 256 /* arbitrary, but should suffice */ 26*4882a593Smuzhiyun #define HAD_MIN_PERIODS 1 27*4882a593Smuzhiyun #define HAD_MAX_PERIOD_BYTES ((HAD_MAX_BUFFER / HAD_MIN_PERIODS) & ~0x3f) 28*4882a593Smuzhiyun #define HAD_MIN_PERIOD_BYTES 1024 /* might be smaller */ 29*4882a593Smuzhiyun #define HAD_FIFO_SIZE 0 /* fifo not being used */ 30*4882a593Smuzhiyun #define MAX_SPEAKERS 8 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun #define AUD_SAMPLE_RATE_32 32000 33*4882a593Smuzhiyun #define AUD_SAMPLE_RATE_44_1 44100 34*4882a593Smuzhiyun #define AUD_SAMPLE_RATE_48 48000 35*4882a593Smuzhiyun #define AUD_SAMPLE_RATE_88_2 88200 36*4882a593Smuzhiyun #define AUD_SAMPLE_RATE_96 96000 37*4882a593Smuzhiyun #define AUD_SAMPLE_RATE_176_4 176400 38*4882a593Smuzhiyun #define AUD_SAMPLE_RATE_192 192000 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun #define HAD_MIN_RATE AUD_SAMPLE_RATE_32 41*4882a593Smuzhiyun #define HAD_MAX_RATE AUD_SAMPLE_RATE_192 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #define DIS_SAMPLE_RATE_25_2 25200 44*4882a593Smuzhiyun #define DIS_SAMPLE_RATE_27 27000 45*4882a593Smuzhiyun #define DIS_SAMPLE_RATE_54 54000 46*4882a593Smuzhiyun #define DIS_SAMPLE_RATE_74_25 74250 47*4882a593Smuzhiyun #define DIS_SAMPLE_RATE_148_5 148500 48*4882a593Smuzhiyun #define HAD_REG_WIDTH 0x08 49*4882a593Smuzhiyun #define HAD_MAX_DIP_WORDS 16 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun /* DP Link Rates */ 52*4882a593Smuzhiyun #define DP_2_7_GHZ 270000 53*4882a593Smuzhiyun #define DP_1_62_GHZ 162000 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun /* Maud Values */ 56*4882a593Smuzhiyun #define AUD_SAMPLE_RATE_32_DP_2_7_MAUD_VAL 1988 57*4882a593Smuzhiyun #define AUD_SAMPLE_RATE_44_1_DP_2_7_MAUD_VAL 2740 58*4882a593Smuzhiyun #define AUD_SAMPLE_RATE_48_DP_2_7_MAUD_VAL 2982 59*4882a593Smuzhiyun #define AUD_SAMPLE_RATE_88_2_DP_2_7_MAUD_VAL 5480 60*4882a593Smuzhiyun #define AUD_SAMPLE_RATE_96_DP_2_7_MAUD_VAL 5965 61*4882a593Smuzhiyun #define AUD_SAMPLE_RATE_176_4_DP_2_7_MAUD_VAL 10961 62*4882a593Smuzhiyun #define HAD_MAX_RATE_DP_2_7_MAUD_VAL 11930 63*4882a593Smuzhiyun #define AUD_SAMPLE_RATE_32_DP_1_62_MAUD_VAL 3314 64*4882a593Smuzhiyun #define AUD_SAMPLE_RATE_44_1_DP_1_62_MAUD_VAL 4567 65*4882a593Smuzhiyun #define AUD_SAMPLE_RATE_48_DP_1_62_MAUD_VAL 4971 66*4882a593Smuzhiyun #define AUD_SAMPLE_RATE_88_2_DP_1_62_MAUD_VAL 9134 67*4882a593Smuzhiyun #define AUD_SAMPLE_RATE_96_DP_1_62_MAUD_VAL 9942 68*4882a593Smuzhiyun #define AUD_SAMPLE_RATE_176_4_DP_1_62_MAUD_VAL 18268 69*4882a593Smuzhiyun #define HAD_MAX_RATE_DP_1_62_MAUD_VAL 19884 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun /* Naud Value */ 72*4882a593Smuzhiyun #define DP_NAUD_VAL 32768 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun /* HDMI Controller register offsets - audio domain common */ 75*4882a593Smuzhiyun /* Base address for below regs = 0x65000 */ 76*4882a593Smuzhiyun enum hdmi_ctrl_reg_offset_common { 77*4882a593Smuzhiyun AUDIO_HDMI_CONFIG_A = 0x000, 78*4882a593Smuzhiyun AUDIO_HDMI_CONFIG_B = 0x800, 79*4882a593Smuzhiyun AUDIO_HDMI_CONFIG_C = 0x900, 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun /* HDMI controller register offsets */ 82*4882a593Smuzhiyun enum hdmi_ctrl_reg_offset { 83*4882a593Smuzhiyun AUD_CONFIG = 0x0, 84*4882a593Smuzhiyun AUD_CH_STATUS_0 = 0x08, 85*4882a593Smuzhiyun AUD_CH_STATUS_1 = 0x0C, 86*4882a593Smuzhiyun AUD_HDMI_CTS = 0x10, 87*4882a593Smuzhiyun AUD_N_ENABLE = 0x14, 88*4882a593Smuzhiyun AUD_SAMPLE_RATE = 0x18, 89*4882a593Smuzhiyun AUD_BUF_CONFIG = 0x20, 90*4882a593Smuzhiyun AUD_BUF_CH_SWAP = 0x24, 91*4882a593Smuzhiyun AUD_BUF_A_ADDR = 0x40, 92*4882a593Smuzhiyun AUD_BUF_A_LENGTH = 0x44, 93*4882a593Smuzhiyun AUD_BUF_B_ADDR = 0x48, 94*4882a593Smuzhiyun AUD_BUF_B_LENGTH = 0x4c, 95*4882a593Smuzhiyun AUD_BUF_C_ADDR = 0x50, 96*4882a593Smuzhiyun AUD_BUF_C_LENGTH = 0x54, 97*4882a593Smuzhiyun AUD_BUF_D_ADDR = 0x58, 98*4882a593Smuzhiyun AUD_BUF_D_LENGTH = 0x5c, 99*4882a593Smuzhiyun AUD_CNTL_ST = 0x60, 100*4882a593Smuzhiyun AUD_HDMI_STATUS = 0x64, /* v2 */ 101*4882a593Smuzhiyun AUD_HDMIW_INFOFR = 0x68, /* v2 */ 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun /* Audio configuration */ 105*4882a593Smuzhiyun union aud_cfg { 106*4882a593Smuzhiyun struct { 107*4882a593Smuzhiyun u32 aud_en:1; 108*4882a593Smuzhiyun u32 layout:1; /* LAYOUT[01], see below */ 109*4882a593Smuzhiyun u32 fmt:2; 110*4882a593Smuzhiyun u32 num_ch:3; 111*4882a593Smuzhiyun u32 set:1; 112*4882a593Smuzhiyun u32 flat:1; 113*4882a593Smuzhiyun u32 val_bit:1; 114*4882a593Smuzhiyun u32 user_bit:1; 115*4882a593Smuzhiyun u32 underrun:1; /* 0: send null packets, 116*4882a593Smuzhiyun * 1: send silence stream 117*4882a593Smuzhiyun */ 118*4882a593Smuzhiyun u32 packet_mode:1; /* 0: 32bit container, 1: 16bit */ 119*4882a593Smuzhiyun u32 left_align:1; /* 0: MSB bits 0-23, 1: bits 8-31 */ 120*4882a593Smuzhiyun u32 bogus_sample:1; /* bogus sample for odd channels */ 121*4882a593Smuzhiyun u32 dp_modei:1; /* 0: HDMI, 1: DP */ 122*4882a593Smuzhiyun u32 rsvd:16; 123*4882a593Smuzhiyun } regx; 124*4882a593Smuzhiyun u32 regval; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun #define AUD_CONFIG_VALID_BIT (1 << 9) 128*4882a593Smuzhiyun #define AUD_CONFIG_DP_MODE (1 << 15) 129*4882a593Smuzhiyun #define AUD_CONFIG_CH_MASK 0x70 130*4882a593Smuzhiyun #define LAYOUT0 0 /* interleaved stereo */ 131*4882a593Smuzhiyun #define LAYOUT1 1 /* for channels > 2 */ 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun /* Audio Channel Status 0 Attributes */ 134*4882a593Smuzhiyun union aud_ch_status_0 { 135*4882a593Smuzhiyun struct { 136*4882a593Smuzhiyun u32 ch_status:1; 137*4882a593Smuzhiyun u32 lpcm_id:1; 138*4882a593Smuzhiyun u32 cp_info:1; 139*4882a593Smuzhiyun u32 format:3; 140*4882a593Smuzhiyun u32 mode:2; 141*4882a593Smuzhiyun u32 ctg_code:8; 142*4882a593Smuzhiyun u32 src_num:4; 143*4882a593Smuzhiyun u32 ch_num:4; 144*4882a593Smuzhiyun u32 samp_freq:4; /* CH_STATUS_MAP_XXX */ 145*4882a593Smuzhiyun u32 clk_acc:2; 146*4882a593Smuzhiyun u32 rsvd:2; 147*4882a593Smuzhiyun } regx; 148*4882a593Smuzhiyun u32 regval; 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* samp_freq values - Sampling rate as per IEC60958 Ver 3 */ 152*4882a593Smuzhiyun #define CH_STATUS_MAP_32KHZ 0x3 153*4882a593Smuzhiyun #define CH_STATUS_MAP_44KHZ 0x0 154*4882a593Smuzhiyun #define CH_STATUS_MAP_48KHZ 0x2 155*4882a593Smuzhiyun #define CH_STATUS_MAP_88KHZ 0x8 156*4882a593Smuzhiyun #define CH_STATUS_MAP_96KHZ 0xA 157*4882a593Smuzhiyun #define CH_STATUS_MAP_176KHZ 0xC 158*4882a593Smuzhiyun #define CH_STATUS_MAP_192KHZ 0xE 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun /* Audio Channel Status 1 Attributes */ 161*4882a593Smuzhiyun union aud_ch_status_1 { 162*4882a593Smuzhiyun struct { 163*4882a593Smuzhiyun u32 max_wrd_len:1; 164*4882a593Smuzhiyun u32 wrd_len:3; 165*4882a593Smuzhiyun u32 rsvd:28; 166*4882a593Smuzhiyun } regx; 167*4882a593Smuzhiyun u32 regval; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun #define MAX_SMPL_WIDTH_20 0x0 171*4882a593Smuzhiyun #define MAX_SMPL_WIDTH_24 0x1 172*4882a593Smuzhiyun #define SMPL_WIDTH_16BITS 0x1 173*4882a593Smuzhiyun #define SMPL_WIDTH_24BITS 0x5 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun /* CTS register */ 176*4882a593Smuzhiyun union aud_hdmi_cts { 177*4882a593Smuzhiyun struct { 178*4882a593Smuzhiyun u32 cts_val:24; 179*4882a593Smuzhiyun u32 en_cts_prog:1; 180*4882a593Smuzhiyun u32 rsvd:7; 181*4882a593Smuzhiyun } regx; 182*4882a593Smuzhiyun u32 regval; 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun /* N register */ 186*4882a593Smuzhiyun union aud_hdmi_n_enable { 187*4882a593Smuzhiyun struct { 188*4882a593Smuzhiyun u32 n_val:24; 189*4882a593Smuzhiyun u32 en_n_prog:1; 190*4882a593Smuzhiyun u32 rsvd:7; 191*4882a593Smuzhiyun } regx; 192*4882a593Smuzhiyun u32 regval; 193*4882a593Smuzhiyun }; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun /* Audio Buffer configurations */ 196*4882a593Smuzhiyun union aud_buf_config { 197*4882a593Smuzhiyun struct { 198*4882a593Smuzhiyun u32 audio_fifo_watermark:8; 199*4882a593Smuzhiyun u32 dma_fifo_watermark:3; 200*4882a593Smuzhiyun u32 rsvd0:5; 201*4882a593Smuzhiyun u32 aud_delay:8; 202*4882a593Smuzhiyun u32 rsvd1:8; 203*4882a593Smuzhiyun } regx; 204*4882a593Smuzhiyun u32 regval; 205*4882a593Smuzhiyun }; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun #define FIFO_THRESHOLD 0xFE 208*4882a593Smuzhiyun #define DMA_FIFO_THRESHOLD 0x7 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun /* Audio Sample Swapping offset */ 211*4882a593Smuzhiyun union aud_buf_ch_swap { 212*4882a593Smuzhiyun struct { 213*4882a593Smuzhiyun u32 first_0:3; 214*4882a593Smuzhiyun u32 second_0:3; 215*4882a593Smuzhiyun u32 first_1:3; 216*4882a593Smuzhiyun u32 second_1:3; 217*4882a593Smuzhiyun u32 first_2:3; 218*4882a593Smuzhiyun u32 second_2:3; 219*4882a593Smuzhiyun u32 first_3:3; 220*4882a593Smuzhiyun u32 second_3:3; 221*4882a593Smuzhiyun u32 rsvd:8; 222*4882a593Smuzhiyun } regx; 223*4882a593Smuzhiyun u32 regval; 224*4882a593Smuzhiyun }; 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun #define SWAP_LFE_CENTER 0x00fac4c8 /* octal 76543210 */ 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun /* Address for Audio Buffer */ 229*4882a593Smuzhiyun union aud_buf_addr { 230*4882a593Smuzhiyun struct { 231*4882a593Smuzhiyun u32 valid:1; 232*4882a593Smuzhiyun u32 intr_en:1; 233*4882a593Smuzhiyun u32 rsvd:4; 234*4882a593Smuzhiyun u32 addr:26; 235*4882a593Smuzhiyun } regx; 236*4882a593Smuzhiyun u32 regval; 237*4882a593Smuzhiyun }; 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun #define AUD_BUF_VALID (1U << 0) 240*4882a593Smuzhiyun #define AUD_BUF_INTR_EN (1U << 1) 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun /* Length of Audio Buffer */ 243*4882a593Smuzhiyun union aud_buf_len { 244*4882a593Smuzhiyun struct { 245*4882a593Smuzhiyun u32 buf_len:20; 246*4882a593Smuzhiyun u32 rsvd:12; 247*4882a593Smuzhiyun } regx; 248*4882a593Smuzhiyun u32 regval; 249*4882a593Smuzhiyun }; 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun /* Audio Control State Register offset */ 252*4882a593Smuzhiyun union aud_ctrl_st { 253*4882a593Smuzhiyun struct { 254*4882a593Smuzhiyun u32 ram_addr:4; 255*4882a593Smuzhiyun u32 eld_ack:1; 256*4882a593Smuzhiyun u32 eld_addr:4; 257*4882a593Smuzhiyun u32 eld_buf_size:5; 258*4882a593Smuzhiyun u32 eld_valid:1; 259*4882a593Smuzhiyun u32 cp_ready:1; 260*4882a593Smuzhiyun u32 dip_freq:2; 261*4882a593Smuzhiyun u32 dip_idx:3; 262*4882a593Smuzhiyun u32 dip_en_sta:4; 263*4882a593Smuzhiyun u32 rsvd:7; 264*4882a593Smuzhiyun } regx; 265*4882a593Smuzhiyun u32 regval; 266*4882a593Smuzhiyun }; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun /* Audio HDMI Widget Data Island Packet offset */ 269*4882a593Smuzhiyun union aud_info_frame1 { 270*4882a593Smuzhiyun struct { 271*4882a593Smuzhiyun u32 pkt_type:8; 272*4882a593Smuzhiyun u32 ver_num:8; 273*4882a593Smuzhiyun u32 len:5; 274*4882a593Smuzhiyun u32 rsvd:11; 275*4882a593Smuzhiyun } regx; 276*4882a593Smuzhiyun u32 regval; 277*4882a593Smuzhiyun }; 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun #define HDMI_INFO_FRAME_WORD1 0x000a0184 280*4882a593Smuzhiyun #define DP_INFO_FRAME_WORD1 0x00441b84 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun /* DIP frame 2 */ 283*4882a593Smuzhiyun union aud_info_frame2 { 284*4882a593Smuzhiyun struct { 285*4882a593Smuzhiyun u32 chksum:8; 286*4882a593Smuzhiyun u32 chnl_cnt:3; 287*4882a593Smuzhiyun u32 rsvd0:1; 288*4882a593Smuzhiyun u32 coding_type:4; 289*4882a593Smuzhiyun u32 smpl_size:2; 290*4882a593Smuzhiyun u32 smpl_freq:3; 291*4882a593Smuzhiyun u32 rsvd1:3; 292*4882a593Smuzhiyun u32 format:8; 293*4882a593Smuzhiyun } regx; 294*4882a593Smuzhiyun u32 regval; 295*4882a593Smuzhiyun }; 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun /* DIP frame 3 */ 298*4882a593Smuzhiyun union aud_info_frame3 { 299*4882a593Smuzhiyun struct { 300*4882a593Smuzhiyun u32 chnl_alloc:8; 301*4882a593Smuzhiyun u32 rsvd0:3; 302*4882a593Smuzhiyun u32 lsv:4; 303*4882a593Smuzhiyun u32 dm_inh:1; 304*4882a593Smuzhiyun u32 rsvd1:16; 305*4882a593Smuzhiyun } regx; 306*4882a593Smuzhiyun u32 regval; 307*4882a593Smuzhiyun }; 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun #define VALID_DIP_WORDS 3 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun /* AUD_HDMI_STATUS bits */ 312*4882a593Smuzhiyun #define HDMI_AUDIO_UNDERRUN (1U << 31) 313*4882a593Smuzhiyun #define HDMI_AUDIO_BUFFER_DONE (1U << 29) 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun /* AUD_HDMI_STATUS register mask */ 316*4882a593Smuzhiyun #define AUD_HDMI_STATUS_MASK_UNDERRUN 0xC0000000 317*4882a593Smuzhiyun #define AUD_HDMI_STATUS_MASK_SRDBG 0x00000002 318*4882a593Smuzhiyun #define AUD_HDMI_STATUSG_MASK_FUNCRST 0x00000001 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun #endif 321