1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for AMD7930 sound chips found on Sparcs.
4*4882a593Smuzhiyun * Copyright (C) 2002, 2008 David S. Miller <davem@davemloft.net>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Based entirely upon drivers/sbus/audio/amd7930.c which is:
7*4882a593Smuzhiyun * Copyright (C) 1996,1997 Thomas K. Dyas (tdyas@eden.rutgers.edu)
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * --- Notes from Thomas's original driver ---
10*4882a593Smuzhiyun * This is the lowlevel driver for the AMD7930 audio chip found on all
11*4882a593Smuzhiyun * sun4c machines and some sun4m machines.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * The amd7930 is actually an ISDN chip which has a very simple
14*4882a593Smuzhiyun * integrated audio encoder/decoder. When Sun decided on what chip to
15*4882a593Smuzhiyun * use for audio, they had the brilliant idea of using the amd7930 and
16*4882a593Smuzhiyun * only connecting the audio encoder/decoder pins.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * Thanks to the AMD engineer who was able to get us the AMD79C30
19*4882a593Smuzhiyun * databook which has all the programming information and gain tables.
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * Advanced Micro Devices' Am79C30A is an ISDN/audio chip used in the
22*4882a593Smuzhiyun * SparcStation 1+. The chip provides microphone and speaker interfaces
23*4882a593Smuzhiyun * which provide mono-channel audio at 8K samples per second via either
24*4882a593Smuzhiyun * 8-bit A-law or 8-bit mu-law encoding. Also, the chip features an
25*4882a593Smuzhiyun * ISDN BRI Line Interface Unit (LIU), I.430 S/T physical interface,
26*4882a593Smuzhiyun * which performs basic D channel LAPD processing and provides raw
27*4882a593Smuzhiyun * B channel data. The digital audio channel, the two ISDN B channels,
28*4882a593Smuzhiyun * and two 64 Kbps channels to the microprocessor are all interconnected
29*4882a593Smuzhiyun * via a multiplexer.
30*4882a593Smuzhiyun * --- End of notes from Thoamas's original driver ---
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include <linux/module.h>
34*4882a593Smuzhiyun #include <linux/kernel.h>
35*4882a593Smuzhiyun #include <linux/slab.h>
36*4882a593Smuzhiyun #include <linux/init.h>
37*4882a593Smuzhiyun #include <linux/interrupt.h>
38*4882a593Smuzhiyun #include <linux/moduleparam.h>
39*4882a593Smuzhiyun #include <linux/of.h>
40*4882a593Smuzhiyun #include <linux/of_device.h>
41*4882a593Smuzhiyun #include <linux/io.h>
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #include <sound/core.h>
44*4882a593Smuzhiyun #include <sound/pcm.h>
45*4882a593Smuzhiyun #include <sound/info.h>
46*4882a593Smuzhiyun #include <sound/control.h>
47*4882a593Smuzhiyun #include <sound/initval.h>
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #include <asm/irq.h>
50*4882a593Smuzhiyun #include <asm/prom.h>
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
53*4882a593Smuzhiyun static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
54*4882a593Smuzhiyun static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable this card */
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun module_param_array(index, int, NULL, 0444);
57*4882a593Smuzhiyun MODULE_PARM_DESC(index, "Index value for Sun AMD7930 soundcard.");
58*4882a593Smuzhiyun module_param_array(id, charp, NULL, 0444);
59*4882a593Smuzhiyun MODULE_PARM_DESC(id, "ID string for Sun AMD7930 soundcard.");
60*4882a593Smuzhiyun module_param_array(enable, bool, NULL, 0444);
61*4882a593Smuzhiyun MODULE_PARM_DESC(enable, "Enable Sun AMD7930 soundcard.");
62*4882a593Smuzhiyun MODULE_AUTHOR("Thomas K. Dyas and David S. Miller");
63*4882a593Smuzhiyun MODULE_DESCRIPTION("Sun AMD7930");
64*4882a593Smuzhiyun MODULE_LICENSE("GPL");
65*4882a593Smuzhiyun MODULE_SUPPORTED_DEVICE("{{Sun,AMD7930}}");
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* Device register layout. */
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* Register interface presented to the CPU by the amd7930. */
70*4882a593Smuzhiyun #define AMD7930_CR 0x00UL /* Command Register (W) */
71*4882a593Smuzhiyun #define AMD7930_IR AMD7930_CR /* Interrupt Register (R) */
72*4882a593Smuzhiyun #define AMD7930_DR 0x01UL /* Data Register (R/W) */
73*4882a593Smuzhiyun #define AMD7930_DSR1 0x02UL /* D-channel Status Register 1 (R) */
74*4882a593Smuzhiyun #define AMD7930_DER 0x03UL /* D-channel Error Register (R) */
75*4882a593Smuzhiyun #define AMD7930_DCTB 0x04UL /* D-channel Transmit Buffer (W) */
76*4882a593Smuzhiyun #define AMD7930_DCRB AMD7930_DCTB /* D-channel Receive Buffer (R) */
77*4882a593Smuzhiyun #define AMD7930_BBTB 0x05UL /* Bb-channel Transmit Buffer (W) */
78*4882a593Smuzhiyun #define AMD7930_BBRB AMD7930_BBTB /* Bb-channel Receive Buffer (R) */
79*4882a593Smuzhiyun #define AMD7930_BCTB 0x06UL /* Bc-channel Transmit Buffer (W) */
80*4882a593Smuzhiyun #define AMD7930_BCRB AMD7930_BCTB /* Bc-channel Receive Buffer (R) */
81*4882a593Smuzhiyun #define AMD7930_DSR2 0x07UL /* D-channel Status Register 2 (R) */
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Indirect registers in the Main Audio Processor. */
84*4882a593Smuzhiyun struct amd7930_map {
85*4882a593Smuzhiyun __u16 x[8];
86*4882a593Smuzhiyun __u16 r[8];
87*4882a593Smuzhiyun __u16 gx;
88*4882a593Smuzhiyun __u16 gr;
89*4882a593Smuzhiyun __u16 ger;
90*4882a593Smuzhiyun __u16 stgr;
91*4882a593Smuzhiyun __u16 ftgr;
92*4882a593Smuzhiyun __u16 atgr;
93*4882a593Smuzhiyun __u8 mmr1;
94*4882a593Smuzhiyun __u8 mmr2;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* After an amd7930 interrupt, reading the Interrupt Register (ir)
98*4882a593Smuzhiyun * clears the interrupt and returns a bitmask indicating which
99*4882a593Smuzhiyun * interrupt source(s) require service.
100*4882a593Smuzhiyun */
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define AMR_IR_DTTHRSH 0x01 /* D-channel xmit threshold */
103*4882a593Smuzhiyun #define AMR_IR_DRTHRSH 0x02 /* D-channel recv threshold */
104*4882a593Smuzhiyun #define AMR_IR_DSRI 0x04 /* D-channel packet status */
105*4882a593Smuzhiyun #define AMR_IR_DERI 0x08 /* D-channel error */
106*4882a593Smuzhiyun #define AMR_IR_BBUF 0x10 /* B-channel data xfer */
107*4882a593Smuzhiyun #define AMR_IR_LSRI 0x20 /* LIU status */
108*4882a593Smuzhiyun #define AMR_IR_DSR2I 0x40 /* D-channel buffer status */
109*4882a593Smuzhiyun #define AMR_IR_MLTFRMI 0x80 /* multiframe or PP */
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* The amd7930 has "indirect registers" which are accessed by writing
112*4882a593Smuzhiyun * the register number into the Command Register and then reading or
113*4882a593Smuzhiyun * writing values from the Data Register as appropriate. We define the
114*4882a593Smuzhiyun * AMR_* macros to be the indirect register numbers and AM_* macros to
115*4882a593Smuzhiyun * be bits in whatever register is referred to.
116*4882a593Smuzhiyun */
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* Initialization */
119*4882a593Smuzhiyun #define AMR_INIT 0x21
120*4882a593Smuzhiyun #define AM_INIT_ACTIVE 0x01
121*4882a593Smuzhiyun #define AM_INIT_DATAONLY 0x02
122*4882a593Smuzhiyun #define AM_INIT_POWERDOWN 0x03
123*4882a593Smuzhiyun #define AM_INIT_DISABLE_INTS 0x04
124*4882a593Smuzhiyun #define AMR_INIT2 0x20
125*4882a593Smuzhiyun #define AM_INIT2_ENABLE_POWERDOWN 0x20
126*4882a593Smuzhiyun #define AM_INIT2_ENABLE_MULTIFRAME 0x10
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* Line Interface Unit */
129*4882a593Smuzhiyun #define AMR_LIU_LSR 0xA1
130*4882a593Smuzhiyun #define AM_LIU_LSR_STATE 0x07
131*4882a593Smuzhiyun #define AM_LIU_LSR_F3 0x08
132*4882a593Smuzhiyun #define AM_LIU_LSR_F7 0x10
133*4882a593Smuzhiyun #define AM_LIU_LSR_F8 0x20
134*4882a593Smuzhiyun #define AM_LIU_LSR_HSW 0x40
135*4882a593Smuzhiyun #define AM_LIU_LSR_HSW_CHG 0x80
136*4882a593Smuzhiyun #define AMR_LIU_LPR 0xA2
137*4882a593Smuzhiyun #define AMR_LIU_LMR1 0xA3
138*4882a593Smuzhiyun #define AM_LIU_LMR1_B1_ENABL 0x01
139*4882a593Smuzhiyun #define AM_LIU_LMR1_B2_ENABL 0x02
140*4882a593Smuzhiyun #define AM_LIU_LMR1_F_DISABL 0x04
141*4882a593Smuzhiyun #define AM_LIU_LMR1_FA_DISABL 0x08
142*4882a593Smuzhiyun #define AM_LIU_LMR1_REQ_ACTIV 0x10
143*4882a593Smuzhiyun #define AM_LIU_LMR1_F8_F3 0x20
144*4882a593Smuzhiyun #define AM_LIU_LMR1_LIU_ENABL 0x40
145*4882a593Smuzhiyun #define AMR_LIU_LMR2 0xA4
146*4882a593Smuzhiyun #define AM_LIU_LMR2_DECHO 0x01
147*4882a593Smuzhiyun #define AM_LIU_LMR2_DLOOP 0x02
148*4882a593Smuzhiyun #define AM_LIU_LMR2_DBACKOFF 0x04
149*4882a593Smuzhiyun #define AM_LIU_LMR2_EN_F3_INT 0x08
150*4882a593Smuzhiyun #define AM_LIU_LMR2_EN_F8_INT 0x10
151*4882a593Smuzhiyun #define AM_LIU_LMR2_EN_HSW_INT 0x20
152*4882a593Smuzhiyun #define AM_LIU_LMR2_EN_F7_INT 0x40
153*4882a593Smuzhiyun #define AMR_LIU_2_4 0xA5
154*4882a593Smuzhiyun #define AMR_LIU_MF 0xA6
155*4882a593Smuzhiyun #define AMR_LIU_MFSB 0xA7
156*4882a593Smuzhiyun #define AMR_LIU_MFQB 0xA8
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* Multiplexor */
159*4882a593Smuzhiyun #define AMR_MUX_MCR1 0x41
160*4882a593Smuzhiyun #define AMR_MUX_MCR2 0x42
161*4882a593Smuzhiyun #define AMR_MUX_MCR3 0x43
162*4882a593Smuzhiyun #define AM_MUX_CHANNEL_B1 0x01
163*4882a593Smuzhiyun #define AM_MUX_CHANNEL_B2 0x02
164*4882a593Smuzhiyun #define AM_MUX_CHANNEL_Ba 0x03
165*4882a593Smuzhiyun #define AM_MUX_CHANNEL_Bb 0x04
166*4882a593Smuzhiyun #define AM_MUX_CHANNEL_Bc 0x05
167*4882a593Smuzhiyun #define AM_MUX_CHANNEL_Bd 0x06
168*4882a593Smuzhiyun #define AM_MUX_CHANNEL_Be 0x07
169*4882a593Smuzhiyun #define AM_MUX_CHANNEL_Bf 0x08
170*4882a593Smuzhiyun #define AMR_MUX_MCR4 0x44
171*4882a593Smuzhiyun #define AM_MUX_MCR4_ENABLE_INTS 0x08
172*4882a593Smuzhiyun #define AM_MUX_MCR4_REVERSE_Bb 0x10
173*4882a593Smuzhiyun #define AM_MUX_MCR4_REVERSE_Bc 0x20
174*4882a593Smuzhiyun #define AMR_MUX_1_4 0x45
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* Main Audio Processor */
177*4882a593Smuzhiyun #define AMR_MAP_X 0x61
178*4882a593Smuzhiyun #define AMR_MAP_R 0x62
179*4882a593Smuzhiyun #define AMR_MAP_GX 0x63
180*4882a593Smuzhiyun #define AMR_MAP_GR 0x64
181*4882a593Smuzhiyun #define AMR_MAP_GER 0x65
182*4882a593Smuzhiyun #define AMR_MAP_STGR 0x66
183*4882a593Smuzhiyun #define AMR_MAP_FTGR_1_2 0x67
184*4882a593Smuzhiyun #define AMR_MAP_ATGR_1_2 0x68
185*4882a593Smuzhiyun #define AMR_MAP_MMR1 0x69
186*4882a593Smuzhiyun #define AM_MAP_MMR1_ALAW 0x01
187*4882a593Smuzhiyun #define AM_MAP_MMR1_GX 0x02
188*4882a593Smuzhiyun #define AM_MAP_MMR1_GR 0x04
189*4882a593Smuzhiyun #define AM_MAP_MMR1_GER 0x08
190*4882a593Smuzhiyun #define AM_MAP_MMR1_X 0x10
191*4882a593Smuzhiyun #define AM_MAP_MMR1_R 0x20
192*4882a593Smuzhiyun #define AM_MAP_MMR1_STG 0x40
193*4882a593Smuzhiyun #define AM_MAP_MMR1_LOOPBACK 0x80
194*4882a593Smuzhiyun #define AMR_MAP_MMR2 0x6A
195*4882a593Smuzhiyun #define AM_MAP_MMR2_AINB 0x01
196*4882a593Smuzhiyun #define AM_MAP_MMR2_LS 0x02
197*4882a593Smuzhiyun #define AM_MAP_MMR2_ENABLE_DTMF 0x04
198*4882a593Smuzhiyun #define AM_MAP_MMR2_ENABLE_TONEGEN 0x08
199*4882a593Smuzhiyun #define AM_MAP_MMR2_ENABLE_TONERING 0x10
200*4882a593Smuzhiyun #define AM_MAP_MMR2_DISABLE_HIGHPASS 0x20
201*4882a593Smuzhiyun #define AM_MAP_MMR2_DISABLE_AUTOZERO 0x40
202*4882a593Smuzhiyun #define AMR_MAP_1_10 0x6B
203*4882a593Smuzhiyun #define AMR_MAP_MMR3 0x6C
204*4882a593Smuzhiyun #define AMR_MAP_STRA 0x6D
205*4882a593Smuzhiyun #define AMR_MAP_STRF 0x6E
206*4882a593Smuzhiyun #define AMR_MAP_PEAKX 0x70
207*4882a593Smuzhiyun #define AMR_MAP_PEAKR 0x71
208*4882a593Smuzhiyun #define AMR_MAP_15_16 0x72
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* Data Link Controller */
211*4882a593Smuzhiyun #define AMR_DLC_FRAR_1_2_3 0x81
212*4882a593Smuzhiyun #define AMR_DLC_SRAR_1_2_3 0x82
213*4882a593Smuzhiyun #define AMR_DLC_TAR 0x83
214*4882a593Smuzhiyun #define AMR_DLC_DRLR 0x84
215*4882a593Smuzhiyun #define AMR_DLC_DTCR 0x85
216*4882a593Smuzhiyun #define AMR_DLC_DMR1 0x86
217*4882a593Smuzhiyun #define AMR_DLC_DMR1_DTTHRSH_INT 0x01
218*4882a593Smuzhiyun #define AMR_DLC_DMR1_DRTHRSH_INT 0x02
219*4882a593Smuzhiyun #define AMR_DLC_DMR1_TAR_ENABL 0x04
220*4882a593Smuzhiyun #define AMR_DLC_DMR1_EORP_INT 0x08
221*4882a593Smuzhiyun #define AMR_DLC_DMR1_EN_ADDR1 0x10
222*4882a593Smuzhiyun #define AMR_DLC_DMR1_EN_ADDR2 0x20
223*4882a593Smuzhiyun #define AMR_DLC_DMR1_EN_ADDR3 0x40
224*4882a593Smuzhiyun #define AMR_DLC_DMR1_EN_ADDR4 0x80
225*4882a593Smuzhiyun #define AMR_DLC_DMR1_EN_ADDRS 0xf0
226*4882a593Smuzhiyun #define AMR_DLC_DMR2 0x87
227*4882a593Smuzhiyun #define AMR_DLC_DMR2_RABRT_INT 0x01
228*4882a593Smuzhiyun #define AMR_DLC_DMR2_RESID_INT 0x02
229*4882a593Smuzhiyun #define AMR_DLC_DMR2_COLL_INT 0x04
230*4882a593Smuzhiyun #define AMR_DLC_DMR2_FCS_INT 0x08
231*4882a593Smuzhiyun #define AMR_DLC_DMR2_OVFL_INT 0x10
232*4882a593Smuzhiyun #define AMR_DLC_DMR2_UNFL_INT 0x20
233*4882a593Smuzhiyun #define AMR_DLC_DMR2_OVRN_INT 0x40
234*4882a593Smuzhiyun #define AMR_DLC_DMR2_UNRN_INT 0x80
235*4882a593Smuzhiyun #define AMR_DLC_1_7 0x88
236*4882a593Smuzhiyun #define AMR_DLC_DRCR 0x89
237*4882a593Smuzhiyun #define AMR_DLC_RNGR1 0x8A
238*4882a593Smuzhiyun #define AMR_DLC_RNGR2 0x8B
239*4882a593Smuzhiyun #define AMR_DLC_FRAR4 0x8C
240*4882a593Smuzhiyun #define AMR_DLC_SRAR4 0x8D
241*4882a593Smuzhiyun #define AMR_DLC_DMR3 0x8E
242*4882a593Smuzhiyun #define AMR_DLC_DMR3_VA_INT 0x01
243*4882a593Smuzhiyun #define AMR_DLC_DMR3_EOTP_INT 0x02
244*4882a593Smuzhiyun #define AMR_DLC_DMR3_LBRP_INT 0x04
245*4882a593Smuzhiyun #define AMR_DLC_DMR3_RBA_INT 0x08
246*4882a593Smuzhiyun #define AMR_DLC_DMR3_LBT_INT 0x10
247*4882a593Smuzhiyun #define AMR_DLC_DMR3_TBE_INT 0x20
248*4882a593Smuzhiyun #define AMR_DLC_DMR3_RPLOST_INT 0x40
249*4882a593Smuzhiyun #define AMR_DLC_DMR3_KEEP_FCS 0x80
250*4882a593Smuzhiyun #define AMR_DLC_DMR4 0x8F
251*4882a593Smuzhiyun #define AMR_DLC_DMR4_RCV_1 0x00
252*4882a593Smuzhiyun #define AMR_DLC_DMR4_RCV_2 0x01
253*4882a593Smuzhiyun #define AMR_DLC_DMR4_RCV_4 0x02
254*4882a593Smuzhiyun #define AMR_DLC_DMR4_RCV_8 0x03
255*4882a593Smuzhiyun #define AMR_DLC_DMR4_RCV_16 0x01
256*4882a593Smuzhiyun #define AMR_DLC_DMR4_RCV_24 0x02
257*4882a593Smuzhiyun #define AMR_DLC_DMR4_RCV_30 0x03
258*4882a593Smuzhiyun #define AMR_DLC_DMR4_XMT_1 0x00
259*4882a593Smuzhiyun #define AMR_DLC_DMR4_XMT_2 0x04
260*4882a593Smuzhiyun #define AMR_DLC_DMR4_XMT_4 0x08
261*4882a593Smuzhiyun #define AMR_DLC_DMR4_XMT_8 0x0c
262*4882a593Smuzhiyun #define AMR_DLC_DMR4_XMT_10 0x08
263*4882a593Smuzhiyun #define AMR_DLC_DMR4_XMT_14 0x0c
264*4882a593Smuzhiyun #define AMR_DLC_DMR4_IDLE_MARK 0x00
265*4882a593Smuzhiyun #define AMR_DLC_DMR4_IDLE_FLAG 0x10
266*4882a593Smuzhiyun #define AMR_DLC_DMR4_ADDR_BOTH 0x00
267*4882a593Smuzhiyun #define AMR_DLC_DMR4_ADDR_1ST 0x20
268*4882a593Smuzhiyun #define AMR_DLC_DMR4_ADDR_2ND 0xa0
269*4882a593Smuzhiyun #define AMR_DLC_DMR4_CR_ENABLE 0x40
270*4882a593Smuzhiyun #define AMR_DLC_12_15 0x90
271*4882a593Smuzhiyun #define AMR_DLC_ASR 0x91
272*4882a593Smuzhiyun #define AMR_DLC_EFCR 0x92
273*4882a593Smuzhiyun #define AMR_DLC_EFCR_EXTEND_FIFO 0x01
274*4882a593Smuzhiyun #define AMR_DLC_EFCR_SEC_PKT_INT 0x02
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun #define AMR_DSR1_VADDR 0x01
277*4882a593Smuzhiyun #define AMR_DSR1_EORP 0x02
278*4882a593Smuzhiyun #define AMR_DSR1_PKT_IP 0x04
279*4882a593Smuzhiyun #define AMR_DSR1_DECHO_ON 0x08
280*4882a593Smuzhiyun #define AMR_DSR1_DLOOP_ON 0x10
281*4882a593Smuzhiyun #define AMR_DSR1_DBACK_OFF 0x20
282*4882a593Smuzhiyun #define AMR_DSR1_EOTP 0x40
283*4882a593Smuzhiyun #define AMR_DSR1_CXMT_ABRT 0x80
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun #define AMR_DSR2_LBRP 0x01
286*4882a593Smuzhiyun #define AMR_DSR2_RBA 0x02
287*4882a593Smuzhiyun #define AMR_DSR2_RPLOST 0x04
288*4882a593Smuzhiyun #define AMR_DSR2_LAST_BYTE 0x08
289*4882a593Smuzhiyun #define AMR_DSR2_TBE 0x10
290*4882a593Smuzhiyun #define AMR_DSR2_MARK_IDLE 0x20
291*4882a593Smuzhiyun #define AMR_DSR2_FLAG_IDLE 0x40
292*4882a593Smuzhiyun #define AMR_DSR2_SECOND_PKT 0x80
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun #define AMR_DER_RABRT 0x01
295*4882a593Smuzhiyun #define AMR_DER_RFRAME 0x02
296*4882a593Smuzhiyun #define AMR_DER_COLLISION 0x04
297*4882a593Smuzhiyun #define AMR_DER_FCS 0x08
298*4882a593Smuzhiyun #define AMR_DER_OVFL 0x10
299*4882a593Smuzhiyun #define AMR_DER_UNFL 0x20
300*4882a593Smuzhiyun #define AMR_DER_OVRN 0x40
301*4882a593Smuzhiyun #define AMR_DER_UNRN 0x80
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /* Peripheral Port */
304*4882a593Smuzhiyun #define AMR_PP_PPCR1 0xC0
305*4882a593Smuzhiyun #define AMR_PP_PPSR 0xC1
306*4882a593Smuzhiyun #define AMR_PP_PPIER 0xC2
307*4882a593Smuzhiyun #define AMR_PP_MTDR 0xC3
308*4882a593Smuzhiyun #define AMR_PP_MRDR 0xC3
309*4882a593Smuzhiyun #define AMR_PP_CITDR0 0xC4
310*4882a593Smuzhiyun #define AMR_PP_CIRDR0 0xC4
311*4882a593Smuzhiyun #define AMR_PP_CITDR1 0xC5
312*4882a593Smuzhiyun #define AMR_PP_CIRDR1 0xC5
313*4882a593Smuzhiyun #define AMR_PP_PPCR2 0xC8
314*4882a593Smuzhiyun #define AMR_PP_PPCR3 0xC9
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun struct snd_amd7930 {
317*4882a593Smuzhiyun spinlock_t lock;
318*4882a593Smuzhiyun void __iomem *regs;
319*4882a593Smuzhiyun u32 flags;
320*4882a593Smuzhiyun #define AMD7930_FLAG_PLAYBACK 0x00000001
321*4882a593Smuzhiyun #define AMD7930_FLAG_CAPTURE 0x00000002
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun struct amd7930_map map;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun struct snd_card *card;
326*4882a593Smuzhiyun struct snd_pcm *pcm;
327*4882a593Smuzhiyun struct snd_pcm_substream *playback_substream;
328*4882a593Smuzhiyun struct snd_pcm_substream *capture_substream;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /* Playback/Capture buffer state. */
331*4882a593Smuzhiyun unsigned char *p_orig, *p_cur;
332*4882a593Smuzhiyun int p_left;
333*4882a593Smuzhiyun unsigned char *c_orig, *c_cur;
334*4882a593Smuzhiyun int c_left;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun int rgain;
337*4882a593Smuzhiyun int pgain;
338*4882a593Smuzhiyun int mgain;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun struct platform_device *op;
341*4882a593Smuzhiyun unsigned int irq;
342*4882a593Smuzhiyun struct snd_amd7930 *next;
343*4882a593Smuzhiyun };
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun static struct snd_amd7930 *amd7930_list;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* Idle the AMD7930 chip. The amd->lock is not held. */
amd7930_idle(struct snd_amd7930 * amd)348*4882a593Smuzhiyun static __inline__ void amd7930_idle(struct snd_amd7930 *amd)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun unsigned long flags;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun spin_lock_irqsave(&amd->lock, flags);
353*4882a593Smuzhiyun sbus_writeb(AMR_INIT, amd->regs + AMD7930_CR);
354*4882a593Smuzhiyun sbus_writeb(0, amd->regs + AMD7930_DR);
355*4882a593Smuzhiyun spin_unlock_irqrestore(&amd->lock, flags);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /* Enable chip interrupts. The amd->lock is not held. */
amd7930_enable_ints(struct snd_amd7930 * amd)359*4882a593Smuzhiyun static __inline__ void amd7930_enable_ints(struct snd_amd7930 *amd)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun unsigned long flags;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun spin_lock_irqsave(&amd->lock, flags);
364*4882a593Smuzhiyun sbus_writeb(AMR_INIT, amd->regs + AMD7930_CR);
365*4882a593Smuzhiyun sbus_writeb(AM_INIT_ACTIVE, amd->regs + AMD7930_DR);
366*4882a593Smuzhiyun spin_unlock_irqrestore(&amd->lock, flags);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* Disable chip interrupts. The amd->lock is not held. */
amd7930_disable_ints(struct snd_amd7930 * amd)370*4882a593Smuzhiyun static __inline__ void amd7930_disable_ints(struct snd_amd7930 *amd)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun unsigned long flags;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun spin_lock_irqsave(&amd->lock, flags);
375*4882a593Smuzhiyun sbus_writeb(AMR_INIT, amd->regs + AMD7930_CR);
376*4882a593Smuzhiyun sbus_writeb(AM_INIT_ACTIVE | AM_INIT_DISABLE_INTS, amd->regs + AMD7930_DR);
377*4882a593Smuzhiyun spin_unlock_irqrestore(&amd->lock, flags);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /* Commit amd7930_map settings to the hardware.
381*4882a593Smuzhiyun * The amd->lock is held and local interrupts are disabled.
382*4882a593Smuzhiyun */
__amd7930_write_map(struct snd_amd7930 * amd)383*4882a593Smuzhiyun static void __amd7930_write_map(struct snd_amd7930 *amd)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun struct amd7930_map *map = &amd->map;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun sbus_writeb(AMR_MAP_GX, amd->regs + AMD7930_CR);
388*4882a593Smuzhiyun sbus_writeb(((map->gx >> 0) & 0xff), amd->regs + AMD7930_DR);
389*4882a593Smuzhiyun sbus_writeb(((map->gx >> 8) & 0xff), amd->regs + AMD7930_DR);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun sbus_writeb(AMR_MAP_GR, amd->regs + AMD7930_CR);
392*4882a593Smuzhiyun sbus_writeb(((map->gr >> 0) & 0xff), amd->regs + AMD7930_DR);
393*4882a593Smuzhiyun sbus_writeb(((map->gr >> 8) & 0xff), amd->regs + AMD7930_DR);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun sbus_writeb(AMR_MAP_STGR, amd->regs + AMD7930_CR);
396*4882a593Smuzhiyun sbus_writeb(((map->stgr >> 0) & 0xff), amd->regs + AMD7930_DR);
397*4882a593Smuzhiyun sbus_writeb(((map->stgr >> 8) & 0xff), amd->regs + AMD7930_DR);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun sbus_writeb(AMR_MAP_GER, amd->regs + AMD7930_CR);
400*4882a593Smuzhiyun sbus_writeb(((map->ger >> 0) & 0xff), amd->regs + AMD7930_DR);
401*4882a593Smuzhiyun sbus_writeb(((map->ger >> 8) & 0xff), amd->regs + AMD7930_DR);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun sbus_writeb(AMR_MAP_MMR1, amd->regs + AMD7930_CR);
404*4882a593Smuzhiyun sbus_writeb(map->mmr1, amd->regs + AMD7930_DR);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun sbus_writeb(AMR_MAP_MMR2, amd->regs + AMD7930_CR);
407*4882a593Smuzhiyun sbus_writeb(map->mmr2, amd->regs + AMD7930_DR);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /* gx, gr & stg gains. this table must contain 256 elements with
411*4882a593Smuzhiyun * the 0th being "infinity" (the magic value 9008). The remaining
412*4882a593Smuzhiyun * elements match sun's gain curve (but with higher resolution):
413*4882a593Smuzhiyun * -18 to 0dB in .16dB steps then 0 to 12dB in .08dB steps.
414*4882a593Smuzhiyun */
415*4882a593Smuzhiyun static __const__ __u16 gx_coeff[256] = {
416*4882a593Smuzhiyun 0x9008, 0x8b7c, 0x8b51, 0x8b45, 0x8b42, 0x8b3b, 0x8b36, 0x8b33,
417*4882a593Smuzhiyun 0x8b32, 0x8b2a, 0x8b2b, 0x8b2c, 0x8b25, 0x8b23, 0x8b22, 0x8b22,
418*4882a593Smuzhiyun 0x9122, 0x8b1a, 0x8aa3, 0x8aa3, 0x8b1c, 0x8aa6, 0x912d, 0x912b,
419*4882a593Smuzhiyun 0x8aab, 0x8b12, 0x8aaa, 0x8ab2, 0x9132, 0x8ab4, 0x913c, 0x8abb,
420*4882a593Smuzhiyun 0x9142, 0x9144, 0x9151, 0x8ad5, 0x8aeb, 0x8a79, 0x8a5a, 0x8a4a,
421*4882a593Smuzhiyun 0x8b03, 0x91c2, 0x91bb, 0x8a3f, 0x8a33, 0x91b2, 0x9212, 0x9213,
422*4882a593Smuzhiyun 0x8a2c, 0x921d, 0x8a23, 0x921a, 0x9222, 0x9223, 0x922d, 0x9231,
423*4882a593Smuzhiyun 0x9234, 0x9242, 0x925b, 0x92dd, 0x92c1, 0x92b3, 0x92ab, 0x92a4,
424*4882a593Smuzhiyun 0x92a2, 0x932b, 0x9341, 0x93d3, 0x93b2, 0x93a2, 0x943c, 0x94b2,
425*4882a593Smuzhiyun 0x953a, 0x9653, 0x9782, 0x9e21, 0x9d23, 0x9cd2, 0x9c23, 0x9baa,
426*4882a593Smuzhiyun 0x9bde, 0x9b33, 0x9b22, 0x9b1d, 0x9ab2, 0xa142, 0xa1e5, 0x9a3b,
427*4882a593Smuzhiyun 0xa213, 0xa1a2, 0xa231, 0xa2eb, 0xa313, 0xa334, 0xa421, 0xa54b,
428*4882a593Smuzhiyun 0xada4, 0xac23, 0xab3b, 0xaaab, 0xaa5c, 0xb1a3, 0xb2ca, 0xb3bd,
429*4882a593Smuzhiyun 0xbe24, 0xbb2b, 0xba33, 0xc32b, 0xcb5a, 0xd2a2, 0xe31d, 0x0808,
430*4882a593Smuzhiyun 0x72ba, 0x62c2, 0x5c32, 0x52db, 0x513e, 0x4cce, 0x43b2, 0x4243,
431*4882a593Smuzhiyun 0x41b4, 0x3b12, 0x3bc3, 0x3df2, 0x34bd, 0x3334, 0x32c2, 0x3224,
432*4882a593Smuzhiyun 0x31aa, 0x2a7b, 0x2aaa, 0x2b23, 0x2bba, 0x2c42, 0x2e23, 0x25bb,
433*4882a593Smuzhiyun 0x242b, 0x240f, 0x231a, 0x22bb, 0x2241, 0x2223, 0x221f, 0x1a33,
434*4882a593Smuzhiyun 0x1a4a, 0x1acd, 0x2132, 0x1b1b, 0x1b2c, 0x1b62, 0x1c12, 0x1c32,
435*4882a593Smuzhiyun 0x1d1b, 0x1e71, 0x16b1, 0x1522, 0x1434, 0x1412, 0x1352, 0x1323,
436*4882a593Smuzhiyun 0x1315, 0x12bc, 0x127a, 0x1235, 0x1226, 0x11a2, 0x1216, 0x0a2a,
437*4882a593Smuzhiyun 0x11bc, 0x11d1, 0x1163, 0x0ac2, 0x0ab2, 0x0aab, 0x0b1b, 0x0b23,
438*4882a593Smuzhiyun 0x0b33, 0x0c0f, 0x0bb3, 0x0c1b, 0x0c3e, 0x0cb1, 0x0d4c, 0x0ec1,
439*4882a593Smuzhiyun 0x079a, 0x0614, 0x0521, 0x047c, 0x0422, 0x03b1, 0x03e3, 0x0333,
440*4882a593Smuzhiyun 0x0322, 0x031c, 0x02aa, 0x02ba, 0x02f2, 0x0242, 0x0232, 0x0227,
441*4882a593Smuzhiyun 0x0222, 0x021b, 0x01ad, 0x0212, 0x01b2, 0x01bb, 0x01cb, 0x01f6,
442*4882a593Smuzhiyun 0x0152, 0x013a, 0x0133, 0x0131, 0x012c, 0x0123, 0x0122, 0x00a2,
443*4882a593Smuzhiyun 0x011b, 0x011e, 0x0114, 0x00b1, 0x00aa, 0x00b3, 0x00bd, 0x00ba,
444*4882a593Smuzhiyun 0x00c5, 0x00d3, 0x00f3, 0x0062, 0x0051, 0x0042, 0x003b, 0x0033,
445*4882a593Smuzhiyun 0x0032, 0x002a, 0x002c, 0x0025, 0x0023, 0x0022, 0x001a, 0x0021,
446*4882a593Smuzhiyun 0x001b, 0x001b, 0x001d, 0x0015, 0x0013, 0x0013, 0x0012, 0x0012,
447*4882a593Smuzhiyun 0x000a, 0x000a, 0x0011, 0x0011, 0x000b, 0x000b, 0x000c, 0x000e,
448*4882a593Smuzhiyun };
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun static __const__ __u16 ger_coeff[] = {
451*4882a593Smuzhiyun 0x431f, /* 5. dB */
452*4882a593Smuzhiyun 0x331f, /* 5.5 dB */
453*4882a593Smuzhiyun 0x40dd, /* 6. dB */
454*4882a593Smuzhiyun 0x11dd, /* 6.5 dB */
455*4882a593Smuzhiyun 0x440f, /* 7. dB */
456*4882a593Smuzhiyun 0x411f, /* 7.5 dB */
457*4882a593Smuzhiyun 0x311f, /* 8. dB */
458*4882a593Smuzhiyun 0x5520, /* 8.5 dB */
459*4882a593Smuzhiyun 0x10dd, /* 9. dB */
460*4882a593Smuzhiyun 0x4211, /* 9.5 dB */
461*4882a593Smuzhiyun 0x410f, /* 10. dB */
462*4882a593Smuzhiyun 0x111f, /* 10.5 dB */
463*4882a593Smuzhiyun 0x600b, /* 11. dB */
464*4882a593Smuzhiyun 0x00dd, /* 11.5 dB */
465*4882a593Smuzhiyun 0x4210, /* 12. dB */
466*4882a593Smuzhiyun 0x110f, /* 13. dB */
467*4882a593Smuzhiyun 0x7200, /* 14. dB */
468*4882a593Smuzhiyun 0x2110, /* 15. dB */
469*4882a593Smuzhiyun 0x2200, /* 15.9 dB */
470*4882a593Smuzhiyun 0x000b, /* 16.9 dB */
471*4882a593Smuzhiyun 0x000f /* 18. dB */
472*4882a593Smuzhiyun };
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /* Update amd7930_map settings and program them into the hardware.
475*4882a593Smuzhiyun * The amd->lock is held and local interrupts are disabled.
476*4882a593Smuzhiyun */
__amd7930_update_map(struct snd_amd7930 * amd)477*4882a593Smuzhiyun static void __amd7930_update_map(struct snd_amd7930 *amd)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun struct amd7930_map *map = &amd->map;
480*4882a593Smuzhiyun int level;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun map->gx = gx_coeff[amd->rgain];
483*4882a593Smuzhiyun map->stgr = gx_coeff[amd->mgain];
484*4882a593Smuzhiyun level = (amd->pgain * (256 + ARRAY_SIZE(ger_coeff))) >> 8;
485*4882a593Smuzhiyun if (level >= 256) {
486*4882a593Smuzhiyun map->ger = ger_coeff[level - 256];
487*4882a593Smuzhiyun map->gr = gx_coeff[255];
488*4882a593Smuzhiyun } else {
489*4882a593Smuzhiyun map->ger = ger_coeff[0];
490*4882a593Smuzhiyun map->gr = gx_coeff[level];
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun __amd7930_write_map(amd);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
snd_amd7930_interrupt(int irq,void * dev_id)495*4882a593Smuzhiyun static irqreturn_t snd_amd7930_interrupt(int irq, void *dev_id)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun struct snd_amd7930 *amd = dev_id;
498*4882a593Smuzhiyun unsigned int elapsed;
499*4882a593Smuzhiyun u8 ir;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun spin_lock(&amd->lock);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun elapsed = 0;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun ir = sbus_readb(amd->regs + AMD7930_IR);
506*4882a593Smuzhiyun if (ir & AMR_IR_BBUF) {
507*4882a593Smuzhiyun u8 byte;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun if (amd->flags & AMD7930_FLAG_PLAYBACK) {
510*4882a593Smuzhiyun if (amd->p_left > 0) {
511*4882a593Smuzhiyun byte = *(amd->p_cur++);
512*4882a593Smuzhiyun amd->p_left--;
513*4882a593Smuzhiyun sbus_writeb(byte, amd->regs + AMD7930_BBTB);
514*4882a593Smuzhiyun if (amd->p_left == 0)
515*4882a593Smuzhiyun elapsed |= AMD7930_FLAG_PLAYBACK;
516*4882a593Smuzhiyun } else
517*4882a593Smuzhiyun sbus_writeb(0, amd->regs + AMD7930_BBTB);
518*4882a593Smuzhiyun } else if (amd->flags & AMD7930_FLAG_CAPTURE) {
519*4882a593Smuzhiyun byte = sbus_readb(amd->regs + AMD7930_BBRB);
520*4882a593Smuzhiyun if (amd->c_left > 0) {
521*4882a593Smuzhiyun *(amd->c_cur++) = byte;
522*4882a593Smuzhiyun amd->c_left--;
523*4882a593Smuzhiyun if (amd->c_left == 0)
524*4882a593Smuzhiyun elapsed |= AMD7930_FLAG_CAPTURE;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun spin_unlock(&amd->lock);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun if (elapsed & AMD7930_FLAG_PLAYBACK)
531*4882a593Smuzhiyun snd_pcm_period_elapsed(amd->playback_substream);
532*4882a593Smuzhiyun else
533*4882a593Smuzhiyun snd_pcm_period_elapsed(amd->capture_substream);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun return IRQ_HANDLED;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
snd_amd7930_trigger(struct snd_amd7930 * amd,unsigned int flag,int cmd)538*4882a593Smuzhiyun static int snd_amd7930_trigger(struct snd_amd7930 *amd, unsigned int flag, int cmd)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun unsigned long flags;
541*4882a593Smuzhiyun int result = 0;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun spin_lock_irqsave(&amd->lock, flags);
544*4882a593Smuzhiyun if (cmd == SNDRV_PCM_TRIGGER_START) {
545*4882a593Smuzhiyun if (!(amd->flags & flag)) {
546*4882a593Smuzhiyun amd->flags |= flag;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /* Enable B channel interrupts. */
549*4882a593Smuzhiyun sbus_writeb(AMR_MUX_MCR4, amd->regs + AMD7930_CR);
550*4882a593Smuzhiyun sbus_writeb(AM_MUX_MCR4_ENABLE_INTS, amd->regs + AMD7930_DR);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun } else if (cmd == SNDRV_PCM_TRIGGER_STOP) {
553*4882a593Smuzhiyun if (amd->flags & flag) {
554*4882a593Smuzhiyun amd->flags &= ~flag;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun /* Disable B channel interrupts. */
557*4882a593Smuzhiyun sbus_writeb(AMR_MUX_MCR4, amd->regs + AMD7930_CR);
558*4882a593Smuzhiyun sbus_writeb(0, amd->regs + AMD7930_DR);
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun } else {
561*4882a593Smuzhiyun result = -EINVAL;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun spin_unlock_irqrestore(&amd->lock, flags);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun return result;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
snd_amd7930_playback_trigger(struct snd_pcm_substream * substream,int cmd)568*4882a593Smuzhiyun static int snd_amd7930_playback_trigger(struct snd_pcm_substream *substream,
569*4882a593Smuzhiyun int cmd)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun struct snd_amd7930 *amd = snd_pcm_substream_chip(substream);
572*4882a593Smuzhiyun return snd_amd7930_trigger(amd, AMD7930_FLAG_PLAYBACK, cmd);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
snd_amd7930_capture_trigger(struct snd_pcm_substream * substream,int cmd)575*4882a593Smuzhiyun static int snd_amd7930_capture_trigger(struct snd_pcm_substream *substream,
576*4882a593Smuzhiyun int cmd)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun struct snd_amd7930 *amd = snd_pcm_substream_chip(substream);
579*4882a593Smuzhiyun return snd_amd7930_trigger(amd, AMD7930_FLAG_CAPTURE, cmd);
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
snd_amd7930_playback_prepare(struct snd_pcm_substream * substream)582*4882a593Smuzhiyun static int snd_amd7930_playback_prepare(struct snd_pcm_substream *substream)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun struct snd_amd7930 *amd = snd_pcm_substream_chip(substream);
585*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
586*4882a593Smuzhiyun unsigned int size = snd_pcm_lib_buffer_bytes(substream);
587*4882a593Smuzhiyun unsigned long flags;
588*4882a593Smuzhiyun u8 new_mmr1;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun spin_lock_irqsave(&amd->lock, flags);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun amd->flags |= AMD7930_FLAG_PLAYBACK;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /* Setup the pseudo-dma transfer pointers. */
595*4882a593Smuzhiyun amd->p_orig = amd->p_cur = runtime->dma_area;
596*4882a593Smuzhiyun amd->p_left = size;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun /* Put the chip into the correct encoding format. */
599*4882a593Smuzhiyun new_mmr1 = amd->map.mmr1;
600*4882a593Smuzhiyun if (runtime->format == SNDRV_PCM_FORMAT_A_LAW)
601*4882a593Smuzhiyun new_mmr1 |= AM_MAP_MMR1_ALAW;
602*4882a593Smuzhiyun else
603*4882a593Smuzhiyun new_mmr1 &= ~AM_MAP_MMR1_ALAW;
604*4882a593Smuzhiyun if (new_mmr1 != amd->map.mmr1) {
605*4882a593Smuzhiyun amd->map.mmr1 = new_mmr1;
606*4882a593Smuzhiyun __amd7930_update_map(amd);
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun spin_unlock_irqrestore(&amd->lock, flags);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun return 0;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
snd_amd7930_capture_prepare(struct snd_pcm_substream * substream)614*4882a593Smuzhiyun static int snd_amd7930_capture_prepare(struct snd_pcm_substream *substream)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun struct snd_amd7930 *amd = snd_pcm_substream_chip(substream);
617*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
618*4882a593Smuzhiyun unsigned int size = snd_pcm_lib_buffer_bytes(substream);
619*4882a593Smuzhiyun unsigned long flags;
620*4882a593Smuzhiyun u8 new_mmr1;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun spin_lock_irqsave(&amd->lock, flags);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun amd->flags |= AMD7930_FLAG_CAPTURE;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun /* Setup the pseudo-dma transfer pointers. */
627*4882a593Smuzhiyun amd->c_orig = amd->c_cur = runtime->dma_area;
628*4882a593Smuzhiyun amd->c_left = size;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun /* Put the chip into the correct encoding format. */
631*4882a593Smuzhiyun new_mmr1 = amd->map.mmr1;
632*4882a593Smuzhiyun if (runtime->format == SNDRV_PCM_FORMAT_A_LAW)
633*4882a593Smuzhiyun new_mmr1 |= AM_MAP_MMR1_ALAW;
634*4882a593Smuzhiyun else
635*4882a593Smuzhiyun new_mmr1 &= ~AM_MAP_MMR1_ALAW;
636*4882a593Smuzhiyun if (new_mmr1 != amd->map.mmr1) {
637*4882a593Smuzhiyun amd->map.mmr1 = new_mmr1;
638*4882a593Smuzhiyun __amd7930_update_map(amd);
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun spin_unlock_irqrestore(&amd->lock, flags);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun return 0;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
snd_amd7930_playback_pointer(struct snd_pcm_substream * substream)646*4882a593Smuzhiyun static snd_pcm_uframes_t snd_amd7930_playback_pointer(struct snd_pcm_substream *substream)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun struct snd_amd7930 *amd = snd_pcm_substream_chip(substream);
649*4882a593Smuzhiyun size_t ptr;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun if (!(amd->flags & AMD7930_FLAG_PLAYBACK))
652*4882a593Smuzhiyun return 0;
653*4882a593Smuzhiyun ptr = amd->p_cur - amd->p_orig;
654*4882a593Smuzhiyun return bytes_to_frames(substream->runtime, ptr);
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
snd_amd7930_capture_pointer(struct snd_pcm_substream * substream)657*4882a593Smuzhiyun static snd_pcm_uframes_t snd_amd7930_capture_pointer(struct snd_pcm_substream *substream)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun struct snd_amd7930 *amd = snd_pcm_substream_chip(substream);
660*4882a593Smuzhiyun size_t ptr;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun if (!(amd->flags & AMD7930_FLAG_CAPTURE))
663*4882a593Smuzhiyun return 0;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun ptr = amd->c_cur - amd->c_orig;
666*4882a593Smuzhiyun return bytes_to_frames(substream->runtime, ptr);
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun /* Playback and capture have identical properties. */
670*4882a593Smuzhiyun static const struct snd_pcm_hardware snd_amd7930_pcm_hw =
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun .info = (SNDRV_PCM_INFO_MMAP |
673*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP_VALID |
674*4882a593Smuzhiyun SNDRV_PCM_INFO_INTERLEAVED |
675*4882a593Smuzhiyun SNDRV_PCM_INFO_BLOCK_TRANSFER |
676*4882a593Smuzhiyun SNDRV_PCM_INFO_HALF_DUPLEX),
677*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_MU_LAW | SNDRV_PCM_FMTBIT_A_LAW,
678*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000,
679*4882a593Smuzhiyun .rate_min = 8000,
680*4882a593Smuzhiyun .rate_max = 8000,
681*4882a593Smuzhiyun .channels_min = 1,
682*4882a593Smuzhiyun .channels_max = 1,
683*4882a593Smuzhiyun .buffer_bytes_max = (64*1024),
684*4882a593Smuzhiyun .period_bytes_min = 1,
685*4882a593Smuzhiyun .period_bytes_max = (64*1024),
686*4882a593Smuzhiyun .periods_min = 1,
687*4882a593Smuzhiyun .periods_max = 1024,
688*4882a593Smuzhiyun };
689*4882a593Smuzhiyun
snd_amd7930_playback_open(struct snd_pcm_substream * substream)690*4882a593Smuzhiyun static int snd_amd7930_playback_open(struct snd_pcm_substream *substream)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun struct snd_amd7930 *amd = snd_pcm_substream_chip(substream);
693*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun amd->playback_substream = substream;
696*4882a593Smuzhiyun runtime->hw = snd_amd7930_pcm_hw;
697*4882a593Smuzhiyun return 0;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
snd_amd7930_capture_open(struct snd_pcm_substream * substream)700*4882a593Smuzhiyun static int snd_amd7930_capture_open(struct snd_pcm_substream *substream)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun struct snd_amd7930 *amd = snd_pcm_substream_chip(substream);
703*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun amd->capture_substream = substream;
706*4882a593Smuzhiyun runtime->hw = snd_amd7930_pcm_hw;
707*4882a593Smuzhiyun return 0;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
snd_amd7930_playback_close(struct snd_pcm_substream * substream)710*4882a593Smuzhiyun static int snd_amd7930_playback_close(struct snd_pcm_substream *substream)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun struct snd_amd7930 *amd = snd_pcm_substream_chip(substream);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun amd->playback_substream = NULL;
715*4882a593Smuzhiyun return 0;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
snd_amd7930_capture_close(struct snd_pcm_substream * substream)718*4882a593Smuzhiyun static int snd_amd7930_capture_close(struct snd_pcm_substream *substream)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun struct snd_amd7930 *amd = snd_pcm_substream_chip(substream);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun amd->capture_substream = NULL;
723*4882a593Smuzhiyun return 0;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun static const struct snd_pcm_ops snd_amd7930_playback_ops = {
727*4882a593Smuzhiyun .open = snd_amd7930_playback_open,
728*4882a593Smuzhiyun .close = snd_amd7930_playback_close,
729*4882a593Smuzhiyun .prepare = snd_amd7930_playback_prepare,
730*4882a593Smuzhiyun .trigger = snd_amd7930_playback_trigger,
731*4882a593Smuzhiyun .pointer = snd_amd7930_playback_pointer,
732*4882a593Smuzhiyun };
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun static const struct snd_pcm_ops snd_amd7930_capture_ops = {
735*4882a593Smuzhiyun .open = snd_amd7930_capture_open,
736*4882a593Smuzhiyun .close = snd_amd7930_capture_close,
737*4882a593Smuzhiyun .prepare = snd_amd7930_capture_prepare,
738*4882a593Smuzhiyun .trigger = snd_amd7930_capture_trigger,
739*4882a593Smuzhiyun .pointer = snd_amd7930_capture_pointer,
740*4882a593Smuzhiyun };
741*4882a593Smuzhiyun
snd_amd7930_pcm(struct snd_amd7930 * amd)742*4882a593Smuzhiyun static int snd_amd7930_pcm(struct snd_amd7930 *amd)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun struct snd_pcm *pcm;
745*4882a593Smuzhiyun int err;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun if ((err = snd_pcm_new(amd->card,
748*4882a593Smuzhiyun /* ID */ "sun_amd7930",
749*4882a593Smuzhiyun /* device */ 0,
750*4882a593Smuzhiyun /* playback count */ 1,
751*4882a593Smuzhiyun /* capture count */ 1, &pcm)) < 0)
752*4882a593Smuzhiyun return err;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_amd7930_playback_ops);
755*4882a593Smuzhiyun snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_amd7930_capture_ops);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun pcm->private_data = amd;
758*4882a593Smuzhiyun pcm->info_flags = 0;
759*4882a593Smuzhiyun strcpy(pcm->name, amd->card->shortname);
760*4882a593Smuzhiyun amd->pcm = pcm;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_CONTINUOUS,
763*4882a593Smuzhiyun NULL, 64*1024, 64*1024);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun return 0;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun #define VOLUME_MONITOR 0
769*4882a593Smuzhiyun #define VOLUME_CAPTURE 1
770*4882a593Smuzhiyun #define VOLUME_PLAYBACK 2
771*4882a593Smuzhiyun
snd_amd7930_info_volume(struct snd_kcontrol * kctl,struct snd_ctl_elem_info * uinfo)772*4882a593Smuzhiyun static int snd_amd7930_info_volume(struct snd_kcontrol *kctl, struct snd_ctl_elem_info *uinfo)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
775*4882a593Smuzhiyun uinfo->count = 1;
776*4882a593Smuzhiyun uinfo->value.integer.min = 0;
777*4882a593Smuzhiyun uinfo->value.integer.max = 255;
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun return 0;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
snd_amd7930_get_volume(struct snd_kcontrol * kctl,struct snd_ctl_elem_value * ucontrol)782*4882a593Smuzhiyun static int snd_amd7930_get_volume(struct snd_kcontrol *kctl, struct snd_ctl_elem_value *ucontrol)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun struct snd_amd7930 *amd = snd_kcontrol_chip(kctl);
785*4882a593Smuzhiyun int type = kctl->private_value;
786*4882a593Smuzhiyun int *swval;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun switch (type) {
789*4882a593Smuzhiyun case VOLUME_MONITOR:
790*4882a593Smuzhiyun swval = &amd->mgain;
791*4882a593Smuzhiyun break;
792*4882a593Smuzhiyun case VOLUME_CAPTURE:
793*4882a593Smuzhiyun swval = &amd->rgain;
794*4882a593Smuzhiyun break;
795*4882a593Smuzhiyun case VOLUME_PLAYBACK:
796*4882a593Smuzhiyun default:
797*4882a593Smuzhiyun swval = &amd->pgain;
798*4882a593Smuzhiyun break;
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun ucontrol->value.integer.value[0] = *swval;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun return 0;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
snd_amd7930_put_volume(struct snd_kcontrol * kctl,struct snd_ctl_elem_value * ucontrol)806*4882a593Smuzhiyun static int snd_amd7930_put_volume(struct snd_kcontrol *kctl, struct snd_ctl_elem_value *ucontrol)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun struct snd_amd7930 *amd = snd_kcontrol_chip(kctl);
809*4882a593Smuzhiyun unsigned long flags;
810*4882a593Smuzhiyun int type = kctl->private_value;
811*4882a593Smuzhiyun int *swval, change;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun switch (type) {
814*4882a593Smuzhiyun case VOLUME_MONITOR:
815*4882a593Smuzhiyun swval = &amd->mgain;
816*4882a593Smuzhiyun break;
817*4882a593Smuzhiyun case VOLUME_CAPTURE:
818*4882a593Smuzhiyun swval = &amd->rgain;
819*4882a593Smuzhiyun break;
820*4882a593Smuzhiyun case VOLUME_PLAYBACK:
821*4882a593Smuzhiyun default:
822*4882a593Smuzhiyun swval = &amd->pgain;
823*4882a593Smuzhiyun break;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun spin_lock_irqsave(&amd->lock, flags);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun if (*swval != ucontrol->value.integer.value[0]) {
829*4882a593Smuzhiyun *swval = ucontrol->value.integer.value[0] & 0xff;
830*4882a593Smuzhiyun __amd7930_update_map(amd);
831*4882a593Smuzhiyun change = 1;
832*4882a593Smuzhiyun } else
833*4882a593Smuzhiyun change = 0;
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun spin_unlock_irqrestore(&amd->lock, flags);
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun return change;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun static const struct snd_kcontrol_new amd7930_controls[] = {
841*4882a593Smuzhiyun {
842*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
843*4882a593Smuzhiyun .name = "Monitor Volume",
844*4882a593Smuzhiyun .index = 0,
845*4882a593Smuzhiyun .info = snd_amd7930_info_volume,
846*4882a593Smuzhiyun .get = snd_amd7930_get_volume,
847*4882a593Smuzhiyun .put = snd_amd7930_put_volume,
848*4882a593Smuzhiyun .private_value = VOLUME_MONITOR,
849*4882a593Smuzhiyun },
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
852*4882a593Smuzhiyun .name = "Capture Volume",
853*4882a593Smuzhiyun .index = 0,
854*4882a593Smuzhiyun .info = snd_amd7930_info_volume,
855*4882a593Smuzhiyun .get = snd_amd7930_get_volume,
856*4882a593Smuzhiyun .put = snd_amd7930_put_volume,
857*4882a593Smuzhiyun .private_value = VOLUME_CAPTURE,
858*4882a593Smuzhiyun },
859*4882a593Smuzhiyun {
860*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
861*4882a593Smuzhiyun .name = "Playback Volume",
862*4882a593Smuzhiyun .index = 0,
863*4882a593Smuzhiyun .info = snd_amd7930_info_volume,
864*4882a593Smuzhiyun .get = snd_amd7930_get_volume,
865*4882a593Smuzhiyun .put = snd_amd7930_put_volume,
866*4882a593Smuzhiyun .private_value = VOLUME_PLAYBACK,
867*4882a593Smuzhiyun },
868*4882a593Smuzhiyun };
869*4882a593Smuzhiyun
snd_amd7930_mixer(struct snd_amd7930 * amd)870*4882a593Smuzhiyun static int snd_amd7930_mixer(struct snd_amd7930 *amd)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun struct snd_card *card;
873*4882a593Smuzhiyun int idx, err;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun if (snd_BUG_ON(!amd || !amd->card))
876*4882a593Smuzhiyun return -EINVAL;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun card = amd->card;
879*4882a593Smuzhiyun strcpy(card->mixername, card->shortname);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun for (idx = 0; idx < ARRAY_SIZE(amd7930_controls); idx++) {
882*4882a593Smuzhiyun if ((err = snd_ctl_add(card,
883*4882a593Smuzhiyun snd_ctl_new1(&amd7930_controls[idx], amd))) < 0)
884*4882a593Smuzhiyun return err;
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun return 0;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
snd_amd7930_free(struct snd_amd7930 * amd)890*4882a593Smuzhiyun static int snd_amd7930_free(struct snd_amd7930 *amd)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun struct platform_device *op = amd->op;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun amd7930_idle(amd);
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun if (amd->irq)
897*4882a593Smuzhiyun free_irq(amd->irq, amd);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun if (amd->regs)
900*4882a593Smuzhiyun of_iounmap(&op->resource[0], amd->regs,
901*4882a593Smuzhiyun resource_size(&op->resource[0]));
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun kfree(amd);
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun return 0;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun
snd_amd7930_dev_free(struct snd_device * device)908*4882a593Smuzhiyun static int snd_amd7930_dev_free(struct snd_device *device)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun struct snd_amd7930 *amd = device->device_data;
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun return snd_amd7930_free(amd);
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun static const struct snd_device_ops snd_amd7930_dev_ops = {
916*4882a593Smuzhiyun .dev_free = snd_amd7930_dev_free,
917*4882a593Smuzhiyun };
918*4882a593Smuzhiyun
snd_amd7930_create(struct snd_card * card,struct platform_device * op,int irq,int dev,struct snd_amd7930 ** ramd)919*4882a593Smuzhiyun static int snd_amd7930_create(struct snd_card *card,
920*4882a593Smuzhiyun struct platform_device *op,
921*4882a593Smuzhiyun int irq, int dev,
922*4882a593Smuzhiyun struct snd_amd7930 **ramd)
923*4882a593Smuzhiyun {
924*4882a593Smuzhiyun struct snd_amd7930 *amd;
925*4882a593Smuzhiyun unsigned long flags;
926*4882a593Smuzhiyun int err;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun *ramd = NULL;
929*4882a593Smuzhiyun amd = kzalloc(sizeof(*amd), GFP_KERNEL);
930*4882a593Smuzhiyun if (amd == NULL)
931*4882a593Smuzhiyun return -ENOMEM;
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun spin_lock_init(&amd->lock);
934*4882a593Smuzhiyun amd->card = card;
935*4882a593Smuzhiyun amd->op = op;
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun amd->regs = of_ioremap(&op->resource[0], 0,
938*4882a593Smuzhiyun resource_size(&op->resource[0]), "amd7930");
939*4882a593Smuzhiyun if (!amd->regs) {
940*4882a593Smuzhiyun snd_printk(KERN_ERR
941*4882a593Smuzhiyun "amd7930-%d: Unable to map chip registers.\n", dev);
942*4882a593Smuzhiyun kfree(amd);
943*4882a593Smuzhiyun return -EIO;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun amd7930_idle(amd);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun if (request_irq(irq, snd_amd7930_interrupt,
949*4882a593Smuzhiyun IRQF_SHARED, "amd7930", amd)) {
950*4882a593Smuzhiyun snd_printk(KERN_ERR "amd7930-%d: Unable to grab IRQ %d\n",
951*4882a593Smuzhiyun dev, irq);
952*4882a593Smuzhiyun snd_amd7930_free(amd);
953*4882a593Smuzhiyun return -EBUSY;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun amd->irq = irq;
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun amd7930_enable_ints(amd);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun spin_lock_irqsave(&amd->lock, flags);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun amd->rgain = 128;
962*4882a593Smuzhiyun amd->pgain = 200;
963*4882a593Smuzhiyun amd->mgain = 0;
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun memset(&amd->map, 0, sizeof(amd->map));
966*4882a593Smuzhiyun amd->map.mmr1 = (AM_MAP_MMR1_GX | AM_MAP_MMR1_GER |
967*4882a593Smuzhiyun AM_MAP_MMR1_GR | AM_MAP_MMR1_STG);
968*4882a593Smuzhiyun amd->map.mmr2 = (AM_MAP_MMR2_LS | AM_MAP_MMR2_AINB);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun __amd7930_update_map(amd);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun /* Always MUX audio (Ba) to channel Bb. */
973*4882a593Smuzhiyun sbus_writeb(AMR_MUX_MCR1, amd->regs + AMD7930_CR);
974*4882a593Smuzhiyun sbus_writeb(AM_MUX_CHANNEL_Ba | (AM_MUX_CHANNEL_Bb << 4),
975*4882a593Smuzhiyun amd->regs + AMD7930_DR);
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun spin_unlock_irqrestore(&amd->lock, flags);
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL,
980*4882a593Smuzhiyun amd, &snd_amd7930_dev_ops)) < 0) {
981*4882a593Smuzhiyun snd_amd7930_free(amd);
982*4882a593Smuzhiyun return err;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun *ramd = amd;
986*4882a593Smuzhiyun return 0;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun
amd7930_sbus_probe(struct platform_device * op)989*4882a593Smuzhiyun static int amd7930_sbus_probe(struct platform_device *op)
990*4882a593Smuzhiyun {
991*4882a593Smuzhiyun struct resource *rp = &op->resource[0];
992*4882a593Smuzhiyun static int dev_num;
993*4882a593Smuzhiyun struct snd_card *card;
994*4882a593Smuzhiyun struct snd_amd7930 *amd;
995*4882a593Smuzhiyun int err, irq;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun irq = op->archdata.irqs[0];
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun if (dev_num >= SNDRV_CARDS)
1000*4882a593Smuzhiyun return -ENODEV;
1001*4882a593Smuzhiyun if (!enable[dev_num]) {
1002*4882a593Smuzhiyun dev_num++;
1003*4882a593Smuzhiyun return -ENOENT;
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun err = snd_card_new(&op->dev, index[dev_num], id[dev_num],
1007*4882a593Smuzhiyun THIS_MODULE, 0, &card);
1008*4882a593Smuzhiyun if (err < 0)
1009*4882a593Smuzhiyun return err;
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun strcpy(card->driver, "AMD7930");
1012*4882a593Smuzhiyun strcpy(card->shortname, "Sun AMD7930");
1013*4882a593Smuzhiyun sprintf(card->longname, "%s at 0x%02lx:0x%08Lx, irq %d",
1014*4882a593Smuzhiyun card->shortname,
1015*4882a593Smuzhiyun rp->flags & 0xffL,
1016*4882a593Smuzhiyun (unsigned long long)rp->start,
1017*4882a593Smuzhiyun irq);
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun if ((err = snd_amd7930_create(card, op,
1020*4882a593Smuzhiyun irq, dev_num, &amd)) < 0)
1021*4882a593Smuzhiyun goto out_err;
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun if ((err = snd_amd7930_pcm(amd)) < 0)
1024*4882a593Smuzhiyun goto out_err;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun if ((err = snd_amd7930_mixer(amd)) < 0)
1027*4882a593Smuzhiyun goto out_err;
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun if ((err = snd_card_register(card)) < 0)
1030*4882a593Smuzhiyun goto out_err;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun amd->next = amd7930_list;
1033*4882a593Smuzhiyun amd7930_list = amd;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun dev_num++;
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun return 0;
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun out_err:
1040*4882a593Smuzhiyun snd_card_free(card);
1041*4882a593Smuzhiyun return err;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun static const struct of_device_id amd7930_match[] = {
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun .name = "audio",
1047*4882a593Smuzhiyun },
1048*4882a593Smuzhiyun {},
1049*4882a593Smuzhiyun };
1050*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, amd7930_match);
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun static struct platform_driver amd7930_sbus_driver = {
1053*4882a593Smuzhiyun .driver = {
1054*4882a593Smuzhiyun .name = "audio",
1055*4882a593Smuzhiyun .of_match_table = amd7930_match,
1056*4882a593Smuzhiyun },
1057*4882a593Smuzhiyun .probe = amd7930_sbus_probe,
1058*4882a593Smuzhiyun };
1059*4882a593Smuzhiyun
amd7930_init(void)1060*4882a593Smuzhiyun static int __init amd7930_init(void)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun return platform_driver_register(&amd7930_sbus_driver);
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun
amd7930_exit(void)1065*4882a593Smuzhiyun static void __exit amd7930_exit(void)
1066*4882a593Smuzhiyun {
1067*4882a593Smuzhiyun struct snd_amd7930 *p = amd7930_list;
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun while (p != NULL) {
1070*4882a593Smuzhiyun struct snd_amd7930 *next = p->next;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun snd_card_free(p->card);
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun p = next;
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun amd7930_list = NULL;
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun platform_driver_unregister(&amd7930_sbus_driver);
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun module_init(amd7930_init);
1083*4882a593Smuzhiyun module_exit(amd7930_exit);
1084