xref: /OK3568_Linux_fs/kernel/sound/soc/zte/zx-tdm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ZTE's TDM driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2017 ZTE Ltd
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Baoyou Xie <baoyou.xie@linaro.org>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
15*4882a593Smuzhiyun #include <sound/pcm_params.h>
16*4882a593Smuzhiyun #include <sound/soc.h>
17*4882a593Smuzhiyun #include <sound/soc-dai.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define	REG_TIMING_CTRL		0x04
20*4882a593Smuzhiyun #define	REG_TX_FIFO_CTRL	0x0C
21*4882a593Smuzhiyun #define	REG_RX_FIFO_CTRL	0x10
22*4882a593Smuzhiyun #define REG_INT_EN		0x1C
23*4882a593Smuzhiyun #define REG_INT_STATUS		0x20
24*4882a593Smuzhiyun #define REG_DATABUF		0x24
25*4882a593Smuzhiyun #define REG_TS_MASK0		0x44
26*4882a593Smuzhiyun #define REG_PROCESS_CTRL	0x54
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define FIFO_CTRL_TX_RST	BIT(0)
29*4882a593Smuzhiyun #define FIFO_CTRL_RX_RST	BIT(0)
30*4882a593Smuzhiyun #define DEAGULT_FIFO_THRES	GENMASK(4, 2)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define FIFO_CTRL_TX_DMA_EN	BIT(1)
33*4882a593Smuzhiyun #define FIFO_CTRL_RX_DMA_EN	BIT(1)
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define TX_FIFO_RST_MASK	BIT(0)
36*4882a593Smuzhiyun #define RX_FIFO_RST_MASK	BIT(0)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define FIFOCTRL_TX_FIFO_RST	BIT(0)
39*4882a593Smuzhiyun #define FIFOCTRL_RX_FIFO_RST	BIT(0)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define TXTH_MASK		GENMASK(5, 2)
42*4882a593Smuzhiyun #define RXTH_MASK		GENMASK(5, 2)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define FIFOCTRL_THRESHOLD(x)	((x) << 2)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define TIMING_MS_MASK		BIT(1)
47*4882a593Smuzhiyun /*
48*4882a593Smuzhiyun  * 00: 8 clk cycles every timeslot
49*4882a593Smuzhiyun  * 01: 16 clk cycles every timeslot
50*4882a593Smuzhiyun  * 10: 32 clk cycles every timeslot
51*4882a593Smuzhiyun  */
52*4882a593Smuzhiyun #define TIMING_SYNC_WIDTH_MASK	GENMASK(6, 5)
53*4882a593Smuzhiyun #define TIMING_WIDTH_SHIFT      5
54*4882a593Smuzhiyun #define TIMING_DEFAULT_WIDTH    0
55*4882a593Smuzhiyun #define TIMING_TS_WIDTH(x)	((x) << TIMING_WIDTH_SHIFT)
56*4882a593Smuzhiyun #define TIMING_WIDTH_FACTOR     8
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define TIMING_MASTER_MODE	BIT(21)
59*4882a593Smuzhiyun #define TIMING_LSB_FIRST	BIT(20)
60*4882a593Smuzhiyun #define TIMING_TS_NUM(x)	(((x) - 1) << 7)
61*4882a593Smuzhiyun #define TIMING_CLK_SEL_MASK	GENMASK(2, 0)
62*4882a593Smuzhiyun #define TIMING_CLK_SEL_DEF	BIT(2)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define PROCESS_TX_EN		BIT(0)
65*4882a593Smuzhiyun #define PROCESS_RX_EN		BIT(1)
66*4882a593Smuzhiyun #define PROCESS_TDM_EN		BIT(2)
67*4882a593Smuzhiyun #define PROCESS_DISABLE_ALL	0
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define INT_DISABLE_ALL		0
70*4882a593Smuzhiyun #define INT_STATUS_MASK		GENMASK(6, 0)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun struct zx_tdm_info {
73*4882a593Smuzhiyun 	struct snd_dmaengine_dai_dma_data	dma_playback;
74*4882a593Smuzhiyun 	struct snd_dmaengine_dai_dma_data	dma_capture;
75*4882a593Smuzhiyun 	resource_size_t				phy_addr;
76*4882a593Smuzhiyun 	void __iomem				*regbase;
77*4882a593Smuzhiyun 	struct clk				*dai_wclk;
78*4882a593Smuzhiyun 	struct clk				*dai_pclk;
79*4882a593Smuzhiyun 	int					master;
80*4882a593Smuzhiyun 	struct device				*dev;
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
zx_tdm_readl(struct zx_tdm_info * tdm,u16 reg)83*4882a593Smuzhiyun static inline u32 zx_tdm_readl(struct zx_tdm_info *tdm, u16 reg)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	return readl_relaxed(tdm->regbase + reg);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
zx_tdm_writel(struct zx_tdm_info * tdm,u16 reg,u32 val)88*4882a593Smuzhiyun static inline void zx_tdm_writel(struct zx_tdm_info *tdm, u16 reg, u32 val)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	writel_relaxed(val, tdm->regbase + reg);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
zx_tdm_tx_en(struct zx_tdm_info * tdm,bool on)93*4882a593Smuzhiyun static void zx_tdm_tx_en(struct zx_tdm_info *tdm, bool on)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	unsigned long val;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	val = zx_tdm_readl(tdm, REG_PROCESS_CTRL);
98*4882a593Smuzhiyun 	if (on)
99*4882a593Smuzhiyun 		val |= PROCESS_TX_EN | PROCESS_TDM_EN;
100*4882a593Smuzhiyun 	else
101*4882a593Smuzhiyun 		val &= ~(PROCESS_TX_EN | PROCESS_TDM_EN);
102*4882a593Smuzhiyun 	zx_tdm_writel(tdm, REG_PROCESS_CTRL, val);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
zx_tdm_rx_en(struct zx_tdm_info * tdm,bool on)105*4882a593Smuzhiyun static void zx_tdm_rx_en(struct zx_tdm_info *tdm, bool on)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	unsigned long val;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	val = zx_tdm_readl(tdm, REG_PROCESS_CTRL);
110*4882a593Smuzhiyun 	if (on)
111*4882a593Smuzhiyun 		val |= PROCESS_RX_EN | PROCESS_TDM_EN;
112*4882a593Smuzhiyun 	else
113*4882a593Smuzhiyun 		val &= ~(PROCESS_RX_EN | PROCESS_TDM_EN);
114*4882a593Smuzhiyun 	zx_tdm_writel(tdm, REG_PROCESS_CTRL, val);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
zx_tdm_tx_dma_en(struct zx_tdm_info * tdm,bool on)117*4882a593Smuzhiyun static void zx_tdm_tx_dma_en(struct zx_tdm_info *tdm, bool on)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	unsigned long val;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	val = zx_tdm_readl(tdm, REG_TX_FIFO_CTRL);
122*4882a593Smuzhiyun 	val |= FIFO_CTRL_TX_RST | DEAGULT_FIFO_THRES;
123*4882a593Smuzhiyun 	if (on)
124*4882a593Smuzhiyun 		val |= FIFO_CTRL_TX_DMA_EN;
125*4882a593Smuzhiyun 	else
126*4882a593Smuzhiyun 		val &= ~FIFO_CTRL_TX_DMA_EN;
127*4882a593Smuzhiyun 	zx_tdm_writel(tdm, REG_TX_FIFO_CTRL, val);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
zx_tdm_rx_dma_en(struct zx_tdm_info * tdm,bool on)130*4882a593Smuzhiyun static void zx_tdm_rx_dma_en(struct zx_tdm_info *tdm, bool on)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	unsigned long val;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	val = zx_tdm_readl(tdm, REG_RX_FIFO_CTRL);
135*4882a593Smuzhiyun 	val |= FIFO_CTRL_RX_RST | DEAGULT_FIFO_THRES;
136*4882a593Smuzhiyun 	if (on)
137*4882a593Smuzhiyun 		val |= FIFO_CTRL_RX_DMA_EN;
138*4882a593Smuzhiyun 	else
139*4882a593Smuzhiyun 		val &= ~FIFO_CTRL_RX_DMA_EN;
140*4882a593Smuzhiyun 	zx_tdm_writel(tdm, REG_RX_FIFO_CTRL, val);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #define ZX_TDM_RATES	(SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000)
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #define ZX_TDM_FMTBIT \
146*4882a593Smuzhiyun 	(SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_MU_LAW | \
147*4882a593Smuzhiyun 	SNDRV_PCM_FMTBIT_A_LAW)
148*4882a593Smuzhiyun 
zx_tdm_dai_probe(struct snd_soc_dai * dai)149*4882a593Smuzhiyun static int zx_tdm_dai_probe(struct snd_soc_dai *dai)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	struct zx_tdm_info *zx_tdm = dev_get_drvdata(dai->dev);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	snd_soc_dai_set_drvdata(dai, zx_tdm);
154*4882a593Smuzhiyun 	zx_tdm->dma_playback.addr = zx_tdm->phy_addr + REG_DATABUF;
155*4882a593Smuzhiyun 	zx_tdm->dma_playback.maxburst = 16;
156*4882a593Smuzhiyun 	zx_tdm->dma_capture.addr = zx_tdm->phy_addr + REG_DATABUF;
157*4882a593Smuzhiyun 	zx_tdm->dma_capture.maxburst = 16;
158*4882a593Smuzhiyun 	snd_soc_dai_init_dma_data(dai, &zx_tdm->dma_playback,
159*4882a593Smuzhiyun 				  &zx_tdm->dma_capture);
160*4882a593Smuzhiyun 	return 0;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
zx_tdm_set_fmt(struct snd_soc_dai * cpu_dai,unsigned int fmt)163*4882a593Smuzhiyun static int zx_tdm_set_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	struct zx_tdm_info *tdm = snd_soc_dai_get_drvdata(cpu_dai);
166*4882a593Smuzhiyun 	unsigned long val;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	val = zx_tdm_readl(tdm, REG_TIMING_CTRL);
169*4882a593Smuzhiyun 	val &= ~(TIMING_SYNC_WIDTH_MASK | TIMING_MS_MASK);
170*4882a593Smuzhiyun 	val |= TIMING_DEFAULT_WIDTH << TIMING_WIDTH_SHIFT;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
173*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
174*4882a593Smuzhiyun 		tdm->master = 1;
175*4882a593Smuzhiyun 		val |= TIMING_MASTER_MODE;
176*4882a593Smuzhiyun 		break;
177*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
178*4882a593Smuzhiyun 		tdm->master = 0;
179*4882a593Smuzhiyun 		val &= ~TIMING_MASTER_MODE;
180*4882a593Smuzhiyun 		break;
181*4882a593Smuzhiyun 	default:
182*4882a593Smuzhiyun 		dev_err(cpu_dai->dev, "Unknown master/slave format\n");
183*4882a593Smuzhiyun 		return -EINVAL;
184*4882a593Smuzhiyun 	}
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	zx_tdm_writel(tdm, REG_TIMING_CTRL, val);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
zx_tdm_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * socdai)192*4882a593Smuzhiyun static int zx_tdm_hw_params(struct snd_pcm_substream *substream,
193*4882a593Smuzhiyun 			    struct snd_pcm_hw_params *params,
194*4882a593Smuzhiyun 			    struct snd_soc_dai *socdai)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	struct zx_tdm_info *tdm = snd_soc_dai_get_drvdata(socdai);
197*4882a593Smuzhiyun 	struct snd_dmaengine_dai_dma_data *dma_data;
198*4882a593Smuzhiyun 	unsigned int ts_width = TIMING_DEFAULT_WIDTH;
199*4882a593Smuzhiyun 	unsigned int ch_num = 32;
200*4882a593Smuzhiyun 	unsigned int mask = 0;
201*4882a593Smuzhiyun 	unsigned int ret = 0;
202*4882a593Smuzhiyun 	unsigned long val;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	dma_data = snd_soc_dai_get_dma_data(socdai, substream);
205*4882a593Smuzhiyun 	dma_data->addr_width = ch_num >> 3;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	switch (params_format(params)) {
208*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_MU_LAW:
209*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_A_LAW:
210*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S16_LE:
211*4882a593Smuzhiyun 		ts_width = 1;
212*4882a593Smuzhiyun 		break;
213*4882a593Smuzhiyun 	default:
214*4882a593Smuzhiyun 		dev_err(socdai->dev, "Unknown data format\n");
215*4882a593Smuzhiyun 		return -EINVAL;
216*4882a593Smuzhiyun 	}
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	val = zx_tdm_readl(tdm, REG_TIMING_CTRL);
219*4882a593Smuzhiyun 	val |= TIMING_TS_WIDTH(ts_width) | TIMING_TS_NUM(1);
220*4882a593Smuzhiyun 	zx_tdm_writel(tdm, REG_TIMING_CTRL, val);
221*4882a593Smuzhiyun 	zx_tdm_writel(tdm, REG_TS_MASK0, mask);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	if (tdm->master)
224*4882a593Smuzhiyun 		ret = clk_set_rate(tdm->dai_wclk,
225*4882a593Smuzhiyun 			params_rate(params) * TIMING_WIDTH_FACTOR * ch_num);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	return ret;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
zx_tdm_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)230*4882a593Smuzhiyun static int zx_tdm_trigger(struct snd_pcm_substream *substream, int cmd,
231*4882a593Smuzhiyun 			  struct snd_soc_dai *dai)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	int capture = (substream->stream == SNDRV_PCM_STREAM_CAPTURE);
234*4882a593Smuzhiyun 	struct zx_tdm_info *zx_tdm = dev_get_drvdata(dai->dev);
235*4882a593Smuzhiyun 	unsigned int val;
236*4882a593Smuzhiyun 	int ret = 0;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	switch (cmd) {
239*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
240*4882a593Smuzhiyun 		if (capture) {
241*4882a593Smuzhiyun 			val = zx_tdm_readl(zx_tdm, REG_RX_FIFO_CTRL);
242*4882a593Smuzhiyun 			val |= FIFOCTRL_RX_FIFO_RST;
243*4882a593Smuzhiyun 			zx_tdm_writel(zx_tdm, REG_RX_FIFO_CTRL, val);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 			zx_tdm_rx_dma_en(zx_tdm, true);
246*4882a593Smuzhiyun 		} else {
247*4882a593Smuzhiyun 			val = zx_tdm_readl(zx_tdm, REG_TX_FIFO_CTRL);
248*4882a593Smuzhiyun 			val |= FIFOCTRL_TX_FIFO_RST;
249*4882a593Smuzhiyun 			zx_tdm_writel(zx_tdm, REG_TX_FIFO_CTRL, val);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 			zx_tdm_tx_dma_en(zx_tdm, true);
252*4882a593Smuzhiyun 		}
253*4882a593Smuzhiyun 		break;
254*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_RESUME:
255*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
256*4882a593Smuzhiyun 		if (capture)
257*4882a593Smuzhiyun 			zx_tdm_rx_en(zx_tdm, true);
258*4882a593Smuzhiyun 		else
259*4882a593Smuzhiyun 			zx_tdm_tx_en(zx_tdm, true);
260*4882a593Smuzhiyun 		break;
261*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
262*4882a593Smuzhiyun 		if (capture)
263*4882a593Smuzhiyun 			zx_tdm_rx_dma_en(zx_tdm, false);
264*4882a593Smuzhiyun 		else
265*4882a593Smuzhiyun 			zx_tdm_tx_dma_en(zx_tdm, false);
266*4882a593Smuzhiyun 		break;
267*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_SUSPEND:
268*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
269*4882a593Smuzhiyun 		if (capture)
270*4882a593Smuzhiyun 			zx_tdm_rx_en(zx_tdm, false);
271*4882a593Smuzhiyun 		else
272*4882a593Smuzhiyun 			zx_tdm_tx_en(zx_tdm, false);
273*4882a593Smuzhiyun 		break;
274*4882a593Smuzhiyun 	default:
275*4882a593Smuzhiyun 		ret = -EINVAL;
276*4882a593Smuzhiyun 		break;
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	return ret;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
zx_tdm_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)282*4882a593Smuzhiyun static int zx_tdm_startup(struct snd_pcm_substream *substream,
283*4882a593Smuzhiyun 			  struct snd_soc_dai *dai)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	struct zx_tdm_info *zx_tdm = dev_get_drvdata(dai->dev);
286*4882a593Smuzhiyun 	int ret;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	ret = clk_prepare_enable(zx_tdm->dai_wclk);
289*4882a593Smuzhiyun 	if (ret)
290*4882a593Smuzhiyun 		return ret;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	ret = clk_prepare_enable(zx_tdm->dai_pclk);
293*4882a593Smuzhiyun 	if (ret) {
294*4882a593Smuzhiyun 		clk_disable_unprepare(zx_tdm->dai_wclk);
295*4882a593Smuzhiyun 		return ret;
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	return 0;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
zx_tdm_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)301*4882a593Smuzhiyun static void zx_tdm_shutdown(struct snd_pcm_substream *substream,
302*4882a593Smuzhiyun 			    struct snd_soc_dai *dai)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	struct zx_tdm_info *zx_tdm = dev_get_drvdata(dai->dev);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	clk_disable_unprepare(zx_tdm->dai_pclk);
307*4882a593Smuzhiyun 	clk_disable_unprepare(zx_tdm->dai_wclk);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun static const struct snd_soc_dai_ops zx_tdm_dai_ops = {
311*4882a593Smuzhiyun 	.trigger	= zx_tdm_trigger,
312*4882a593Smuzhiyun 	.hw_params	= zx_tdm_hw_params,
313*4882a593Smuzhiyun 	.set_fmt	= zx_tdm_set_fmt,
314*4882a593Smuzhiyun 	.startup	= zx_tdm_startup,
315*4882a593Smuzhiyun 	.shutdown	= zx_tdm_shutdown,
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun static const struct snd_soc_component_driver zx_tdm_component = {
319*4882a593Smuzhiyun 	.name			= "zx-tdm",
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun 
zx_tdm_init_state(struct zx_tdm_info * tdm)322*4882a593Smuzhiyun static void zx_tdm_init_state(struct zx_tdm_info *tdm)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	unsigned int val;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	zx_tdm_writel(tdm, REG_PROCESS_CTRL, PROCESS_DISABLE_ALL);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	val = zx_tdm_readl(tdm, REG_TIMING_CTRL);
329*4882a593Smuzhiyun 	val |= TIMING_LSB_FIRST;
330*4882a593Smuzhiyun 	val &= ~TIMING_CLK_SEL_MASK;
331*4882a593Smuzhiyun 	val |= TIMING_CLK_SEL_DEF;
332*4882a593Smuzhiyun 	zx_tdm_writel(tdm, REG_TIMING_CTRL, val);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	zx_tdm_writel(tdm, REG_INT_EN, INT_DISABLE_ALL);
335*4882a593Smuzhiyun 	/*
336*4882a593Smuzhiyun 	 * write INT_STATUS register to clear it.
337*4882a593Smuzhiyun 	 */
338*4882a593Smuzhiyun 	zx_tdm_writel(tdm, REG_INT_STATUS, INT_STATUS_MASK);
339*4882a593Smuzhiyun 	zx_tdm_writel(tdm, REG_RX_FIFO_CTRL, FIFOCTRL_RX_FIFO_RST);
340*4882a593Smuzhiyun 	zx_tdm_writel(tdm, REG_TX_FIFO_CTRL, FIFOCTRL_TX_FIFO_RST);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	val = zx_tdm_readl(tdm, REG_RX_FIFO_CTRL);
343*4882a593Smuzhiyun 	val &= ~(RXTH_MASK | RX_FIFO_RST_MASK);
344*4882a593Smuzhiyun 	val |= FIFOCTRL_THRESHOLD(8);
345*4882a593Smuzhiyun 	zx_tdm_writel(tdm, REG_RX_FIFO_CTRL, val);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	val = zx_tdm_readl(tdm, REG_TX_FIFO_CTRL);
348*4882a593Smuzhiyun 	val &= ~(TXTH_MASK | TX_FIFO_RST_MASK);
349*4882a593Smuzhiyun 	val |= FIFOCTRL_THRESHOLD(8);
350*4882a593Smuzhiyun 	zx_tdm_writel(tdm, REG_TX_FIFO_CTRL, val);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun static struct snd_soc_dai_driver zx_tdm_dai = {
354*4882a593Smuzhiyun 	.name	= "zx-tdm-dai",
355*4882a593Smuzhiyun 	.id	= 0,
356*4882a593Smuzhiyun 	.probe	= zx_tdm_dai_probe,
357*4882a593Smuzhiyun 	.playback   = {
358*4882a593Smuzhiyun 		.channels_min	= 1,
359*4882a593Smuzhiyun 		.channels_max	= 4,
360*4882a593Smuzhiyun 		.rates		= ZX_TDM_RATES,
361*4882a593Smuzhiyun 		.formats	= ZX_TDM_FMTBIT,
362*4882a593Smuzhiyun 	},
363*4882a593Smuzhiyun 	.capture = {
364*4882a593Smuzhiyun 		.channels_min	= 1,
365*4882a593Smuzhiyun 		.channels_max	= 4,
366*4882a593Smuzhiyun 		.rates		= ZX_TDM_RATES,
367*4882a593Smuzhiyun 		.formats	= ZX_TDM_FMTBIT,
368*4882a593Smuzhiyun 	},
369*4882a593Smuzhiyun 	.ops	= &zx_tdm_dai_ops,
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun 
zx_tdm_probe(struct platform_device * pdev)372*4882a593Smuzhiyun static int zx_tdm_probe(struct platform_device *pdev)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun 	struct of_phandle_args out_args;
375*4882a593Smuzhiyun 	unsigned int dma_reg_offset;
376*4882a593Smuzhiyun 	struct zx_tdm_info *zx_tdm;
377*4882a593Smuzhiyun 	unsigned int dma_mask;
378*4882a593Smuzhiyun 	struct resource *res;
379*4882a593Smuzhiyun 	struct regmap *regmap_sysctrl;
380*4882a593Smuzhiyun 	int ret;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	zx_tdm = devm_kzalloc(&pdev->dev, sizeof(*zx_tdm), GFP_KERNEL);
383*4882a593Smuzhiyun 	if (!zx_tdm)
384*4882a593Smuzhiyun 		return -ENOMEM;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	zx_tdm->dev = &pdev->dev;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	zx_tdm->dai_wclk = devm_clk_get(&pdev->dev, "wclk");
389*4882a593Smuzhiyun 	if (IS_ERR(zx_tdm->dai_wclk)) {
390*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Fail to get wclk\n");
391*4882a593Smuzhiyun 		return PTR_ERR(zx_tdm->dai_wclk);
392*4882a593Smuzhiyun 	}
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	zx_tdm->dai_pclk = devm_clk_get(&pdev->dev, "pclk");
395*4882a593Smuzhiyun 	if (IS_ERR(zx_tdm->dai_pclk)) {
396*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Fail to get pclk\n");
397*4882a593Smuzhiyun 		return PTR_ERR(zx_tdm->dai_pclk);
398*4882a593Smuzhiyun 	}
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
401*4882a593Smuzhiyun 	zx_tdm->phy_addr = res->start;
402*4882a593Smuzhiyun 	zx_tdm->regbase = devm_ioremap_resource(&pdev->dev, res);
403*4882a593Smuzhiyun 	if (IS_ERR(zx_tdm->regbase))
404*4882a593Smuzhiyun 		return PTR_ERR(zx_tdm->regbase);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	ret = of_parse_phandle_with_fixed_args(pdev->dev.of_node,
407*4882a593Smuzhiyun 				"zte,tdm-dma-sysctrl", 2, 0, &out_args);
408*4882a593Smuzhiyun 	if (ret) {
409*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Fail to get zte,tdm-dma-sysctrl\n");
410*4882a593Smuzhiyun 		return ret;
411*4882a593Smuzhiyun 	}
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	dma_reg_offset = out_args.args[0];
414*4882a593Smuzhiyun 	dma_mask = out_args.args[1];
415*4882a593Smuzhiyun 	regmap_sysctrl = syscon_node_to_regmap(out_args.np);
416*4882a593Smuzhiyun 	if (IS_ERR(regmap_sysctrl)) {
417*4882a593Smuzhiyun 		of_node_put(out_args.np);
418*4882a593Smuzhiyun 		return PTR_ERR(regmap_sysctrl);
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	regmap_update_bits(regmap_sysctrl, dma_reg_offset, dma_mask, dma_mask);
422*4882a593Smuzhiyun 	of_node_put(out_args.np);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	zx_tdm_init_state(zx_tdm);
425*4882a593Smuzhiyun 	platform_set_drvdata(pdev, zx_tdm);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&pdev->dev, &zx_tdm_component,
428*4882a593Smuzhiyun 						&zx_tdm_dai, 1);
429*4882a593Smuzhiyun 	if (ret) {
430*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Register DAI failed: %d\n", ret);
431*4882a593Smuzhiyun 		return ret;
432*4882a593Smuzhiyun 	}
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
435*4882a593Smuzhiyun 	if (ret)
436*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Register platform PCM failed: %d\n", ret);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	return ret;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun static const struct of_device_id zx_tdm_dt_ids[] = {
442*4882a593Smuzhiyun 	{ .compatible = "zte,zx296718-tdm", },
443*4882a593Smuzhiyun 	{}
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, zx_tdm_dt_ids);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun static struct platform_driver tdm_driver = {
448*4882a593Smuzhiyun 	.probe = zx_tdm_probe,
449*4882a593Smuzhiyun 	.driver = {
450*4882a593Smuzhiyun 		.name = "zx-tdm",
451*4882a593Smuzhiyun 		.of_match_table = zx_tdm_dt_ids,
452*4882a593Smuzhiyun 	},
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun module_platform_driver(tdm_driver);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun MODULE_AUTHOR("Baoyou Xie <baoyou.xie@linaro.org>");
457*4882a593Smuzhiyun MODULE_DESCRIPTION("ZTE TDM DAI driver");
458*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
459