1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2015 Linaro
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Jun Nie <jun.nie@linaro.org>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <sound/pcm.h>
15*4882a593Smuzhiyun #include <sound/pcm_params.h>
16*4882a593Smuzhiyun #include <sound/soc.h>
17*4882a593Smuzhiyun #include <sound/soc-dai.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <sound/core.h>
20*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
21*4882a593Smuzhiyun #include <sound/initval.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define ZX_I2S_PROCESS_CTRL 0x04
24*4882a593Smuzhiyun #define ZX_I2S_TIMING_CTRL 0x08
25*4882a593Smuzhiyun #define ZX_I2S_FIFO_CTRL 0x0C
26*4882a593Smuzhiyun #define ZX_I2S_FIFO_STATUS 0x10
27*4882a593Smuzhiyun #define ZX_I2S_INT_EN 0x14
28*4882a593Smuzhiyun #define ZX_I2S_INT_STATUS 0x18
29*4882a593Smuzhiyun #define ZX_I2S_DATA 0x1C
30*4882a593Smuzhiyun #define ZX_I2S_FRAME_CNTR 0x20
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define I2S_DEAGULT_FIFO_THRES (0x10)
33*4882a593Smuzhiyun #define I2S_MAX_FIFO_THRES (0x20)
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define ZX_I2S_PROCESS_TX_EN (1 << 0)
36*4882a593Smuzhiyun #define ZX_I2S_PROCESS_TX_DIS (0 << 0)
37*4882a593Smuzhiyun #define ZX_I2S_PROCESS_RX_EN (1 << 1)
38*4882a593Smuzhiyun #define ZX_I2S_PROCESS_RX_DIS (0 << 1)
39*4882a593Smuzhiyun #define ZX_I2S_PROCESS_I2S_EN (1 << 2)
40*4882a593Smuzhiyun #define ZX_I2S_PROCESS_I2S_DIS (0 << 2)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define ZX_I2S_TIMING_MAST (1 << 0)
43*4882a593Smuzhiyun #define ZX_I2S_TIMING_SLAVE (0 << 0)
44*4882a593Smuzhiyun #define ZX_I2S_TIMING_MS_MASK (1 << 0)
45*4882a593Smuzhiyun #define ZX_I2S_TIMING_LOOP (1 << 1)
46*4882a593Smuzhiyun #define ZX_I2S_TIMING_NOR (0 << 1)
47*4882a593Smuzhiyun #define ZX_I2S_TIMING_LOOP_MASK (1 << 1)
48*4882a593Smuzhiyun #define ZX_I2S_TIMING_PTNR (1 << 2)
49*4882a593Smuzhiyun #define ZX_I2S_TIMING_NTPR (0 << 2)
50*4882a593Smuzhiyun #define ZX_I2S_TIMING_PHASE_MASK (1 << 2)
51*4882a593Smuzhiyun #define ZX_I2S_TIMING_TDM (1 << 3)
52*4882a593Smuzhiyun #define ZX_I2S_TIMING_I2S (0 << 3)
53*4882a593Smuzhiyun #define ZX_I2S_TIMING_TIMING_MASK (1 << 3)
54*4882a593Smuzhiyun #define ZX_I2S_TIMING_LONG_SYNC (1 << 4)
55*4882a593Smuzhiyun #define ZX_I2S_TIMING_SHORT_SYNC (0 << 4)
56*4882a593Smuzhiyun #define ZX_I2S_TIMING_SYNC_MASK (1 << 4)
57*4882a593Smuzhiyun #define ZX_I2S_TIMING_TEAK_EN (1 << 5)
58*4882a593Smuzhiyun #define ZX_I2S_TIMING_TEAK_DIS (0 << 5)
59*4882a593Smuzhiyun #define ZX_I2S_TIMING_TEAK_MASK (1 << 5)
60*4882a593Smuzhiyun #define ZX_I2S_TIMING_STD_I2S (0 << 6)
61*4882a593Smuzhiyun #define ZX_I2S_TIMING_MSB_JUSTIF (1 << 6)
62*4882a593Smuzhiyun #define ZX_I2S_TIMING_LSB_JUSTIF (2 << 6)
63*4882a593Smuzhiyun #define ZX_I2S_TIMING_ALIGN_MASK (3 << 6)
64*4882a593Smuzhiyun #define ZX_I2S_TIMING_CHN_MASK (7 << 8)
65*4882a593Smuzhiyun #define ZX_I2S_TIMING_CHN(x) ((x - 1) << 8)
66*4882a593Smuzhiyun #define ZX_I2S_TIMING_LANE_MASK (3 << 11)
67*4882a593Smuzhiyun #define ZX_I2S_TIMING_LANE(x) ((x - 1) << 11)
68*4882a593Smuzhiyun #define ZX_I2S_TIMING_TSCFG_MASK (7 << 13)
69*4882a593Smuzhiyun #define ZX_I2S_TIMING_TSCFG(x) (x << 13)
70*4882a593Smuzhiyun #define ZX_I2S_TIMING_TS_WIDTH_MASK (0x1f << 16)
71*4882a593Smuzhiyun #define ZX_I2S_TIMING_TS_WIDTH(x) ((x - 1) << 16)
72*4882a593Smuzhiyun #define ZX_I2S_TIMING_DATA_SIZE_MASK (0x1f << 21)
73*4882a593Smuzhiyun #define ZX_I2S_TIMING_DATA_SIZE(x) ((x - 1) << 21)
74*4882a593Smuzhiyun #define ZX_I2S_TIMING_CFG_ERR_MASK (1 << 31)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define ZX_I2S_FIFO_CTRL_TX_RST (1 << 0)
77*4882a593Smuzhiyun #define ZX_I2S_FIFO_CTRL_TX_RST_MASK (1 << 0)
78*4882a593Smuzhiyun #define ZX_I2S_FIFO_CTRL_RX_RST (1 << 1)
79*4882a593Smuzhiyun #define ZX_I2S_FIFO_CTRL_RX_RST_MASK (1 << 1)
80*4882a593Smuzhiyun #define ZX_I2S_FIFO_CTRL_TX_DMA_EN (1 << 4)
81*4882a593Smuzhiyun #define ZX_I2S_FIFO_CTRL_TX_DMA_DIS (0 << 4)
82*4882a593Smuzhiyun #define ZX_I2S_FIFO_CTRL_TX_DMA_MASK (1 << 4)
83*4882a593Smuzhiyun #define ZX_I2S_FIFO_CTRL_RX_DMA_EN (1 << 5)
84*4882a593Smuzhiyun #define ZX_I2S_FIFO_CTRL_RX_DMA_DIS (0 << 5)
85*4882a593Smuzhiyun #define ZX_I2S_FIFO_CTRL_RX_DMA_MASK (1 << 5)
86*4882a593Smuzhiyun #define ZX_I2S_FIFO_CTRL_TX_THRES_MASK (0x1F << 8)
87*4882a593Smuzhiyun #define ZX_I2S_FIFO_CTRL_RX_THRES_MASK (0x1F << 16)
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define CLK_RAT (32 * 4)
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun struct zx_i2s_info {
92*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data dma_playback;
93*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data dma_capture;
94*4882a593Smuzhiyun struct clk *dai_wclk;
95*4882a593Smuzhiyun struct clk *dai_pclk;
96*4882a593Smuzhiyun void __iomem *reg_base;
97*4882a593Smuzhiyun int master;
98*4882a593Smuzhiyun resource_size_t mapbase;
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
zx_i2s_tx_en(void __iomem * base,bool on)101*4882a593Smuzhiyun static void zx_i2s_tx_en(void __iomem *base, bool on)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun unsigned long val;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun val = readl_relaxed(base + ZX_I2S_PROCESS_CTRL);
106*4882a593Smuzhiyun if (on)
107*4882a593Smuzhiyun val |= ZX_I2S_PROCESS_TX_EN | ZX_I2S_PROCESS_I2S_EN;
108*4882a593Smuzhiyun else
109*4882a593Smuzhiyun val &= ~(ZX_I2S_PROCESS_TX_EN | ZX_I2S_PROCESS_I2S_EN);
110*4882a593Smuzhiyun writel_relaxed(val, base + ZX_I2S_PROCESS_CTRL);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
zx_i2s_rx_en(void __iomem * base,bool on)113*4882a593Smuzhiyun static void zx_i2s_rx_en(void __iomem *base, bool on)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun unsigned long val;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun val = readl_relaxed(base + ZX_I2S_PROCESS_CTRL);
118*4882a593Smuzhiyun if (on)
119*4882a593Smuzhiyun val |= ZX_I2S_PROCESS_RX_EN | ZX_I2S_PROCESS_I2S_EN;
120*4882a593Smuzhiyun else
121*4882a593Smuzhiyun val &= ~(ZX_I2S_PROCESS_RX_EN | ZX_I2S_PROCESS_I2S_EN);
122*4882a593Smuzhiyun writel_relaxed(val, base + ZX_I2S_PROCESS_CTRL);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
zx_i2s_tx_dma_en(void __iomem * base,bool on)125*4882a593Smuzhiyun static void zx_i2s_tx_dma_en(void __iomem *base, bool on)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun unsigned long val;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun val = readl_relaxed(base + ZX_I2S_FIFO_CTRL);
130*4882a593Smuzhiyun val |= ZX_I2S_FIFO_CTRL_TX_RST | (I2S_DEAGULT_FIFO_THRES << 8);
131*4882a593Smuzhiyun if (on)
132*4882a593Smuzhiyun val |= ZX_I2S_FIFO_CTRL_TX_DMA_EN;
133*4882a593Smuzhiyun else
134*4882a593Smuzhiyun val &= ~ZX_I2S_FIFO_CTRL_TX_DMA_EN;
135*4882a593Smuzhiyun writel_relaxed(val, base + ZX_I2S_FIFO_CTRL);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
zx_i2s_rx_dma_en(void __iomem * base,bool on)138*4882a593Smuzhiyun static void zx_i2s_rx_dma_en(void __iomem *base, bool on)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun unsigned long val;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun val = readl_relaxed(base + ZX_I2S_FIFO_CTRL);
143*4882a593Smuzhiyun val |= ZX_I2S_FIFO_CTRL_RX_RST | (I2S_DEAGULT_FIFO_THRES << 16);
144*4882a593Smuzhiyun if (on)
145*4882a593Smuzhiyun val |= ZX_I2S_FIFO_CTRL_RX_DMA_EN;
146*4882a593Smuzhiyun else
147*4882a593Smuzhiyun val &= ~ZX_I2S_FIFO_CTRL_RX_DMA_EN;
148*4882a593Smuzhiyun writel_relaxed(val, base + ZX_I2S_FIFO_CTRL);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define ZX_I2S_RATES \
152*4882a593Smuzhiyun (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 | SNDRV_PCM_RATE_16000 | \
153*4882a593Smuzhiyun SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | \
154*4882a593Smuzhiyun SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000| \
155*4882a593Smuzhiyun SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_192000)
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun #define ZX_I2S_FMTBIT \
158*4882a593Smuzhiyun (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE | \
159*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32_LE)
160*4882a593Smuzhiyun
zx_i2s_dai_probe(struct snd_soc_dai * dai)161*4882a593Smuzhiyun static int zx_i2s_dai_probe(struct snd_soc_dai *dai)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun struct zx_i2s_info *zx_i2s = dev_get_drvdata(dai->dev);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun snd_soc_dai_set_drvdata(dai, zx_i2s);
166*4882a593Smuzhiyun zx_i2s->dma_playback.addr = zx_i2s->mapbase + ZX_I2S_DATA;
167*4882a593Smuzhiyun zx_i2s->dma_playback.maxburst = 16;
168*4882a593Smuzhiyun zx_i2s->dma_capture.addr = zx_i2s->mapbase + ZX_I2S_DATA;
169*4882a593Smuzhiyun zx_i2s->dma_capture.maxburst = 16;
170*4882a593Smuzhiyun snd_soc_dai_init_dma_data(dai, &zx_i2s->dma_playback,
171*4882a593Smuzhiyun &zx_i2s->dma_capture);
172*4882a593Smuzhiyun return 0;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
zx_i2s_set_fmt(struct snd_soc_dai * cpu_dai,unsigned int fmt)175*4882a593Smuzhiyun static int zx_i2s_set_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun struct zx_i2s_info *i2s = snd_soc_dai_get_drvdata(cpu_dai);
178*4882a593Smuzhiyun unsigned long val;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun val = readl_relaxed(i2s->reg_base + ZX_I2S_TIMING_CTRL);
181*4882a593Smuzhiyun val &= ~(ZX_I2S_TIMING_TIMING_MASK | ZX_I2S_TIMING_ALIGN_MASK |
182*4882a593Smuzhiyun ZX_I2S_TIMING_TEAK_MASK | ZX_I2S_TIMING_SYNC_MASK |
183*4882a593Smuzhiyun ZX_I2S_TIMING_MS_MASK);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
186*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
187*4882a593Smuzhiyun val |= (ZX_I2S_TIMING_I2S | ZX_I2S_TIMING_STD_I2S);
188*4882a593Smuzhiyun break;
189*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
190*4882a593Smuzhiyun val |= (ZX_I2S_TIMING_I2S | ZX_I2S_TIMING_MSB_JUSTIF);
191*4882a593Smuzhiyun break;
192*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
193*4882a593Smuzhiyun val |= (ZX_I2S_TIMING_I2S | ZX_I2S_TIMING_LSB_JUSTIF);
194*4882a593Smuzhiyun break;
195*4882a593Smuzhiyun default:
196*4882a593Smuzhiyun dev_err(cpu_dai->dev, "Unknown i2s timing\n");
197*4882a593Smuzhiyun return -EINVAL;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
201*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
202*4882a593Smuzhiyun /* Codec is master, and I2S is slave. */
203*4882a593Smuzhiyun i2s->master = 0;
204*4882a593Smuzhiyun val |= ZX_I2S_TIMING_SLAVE;
205*4882a593Smuzhiyun break;
206*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
207*4882a593Smuzhiyun /* Codec is slave, and I2S is master. */
208*4882a593Smuzhiyun i2s->master = 1;
209*4882a593Smuzhiyun val |= ZX_I2S_TIMING_MAST;
210*4882a593Smuzhiyun break;
211*4882a593Smuzhiyun default:
212*4882a593Smuzhiyun dev_err(cpu_dai->dev, "Unknown master/slave format\n");
213*4882a593Smuzhiyun return -EINVAL;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun writel_relaxed(val, i2s->reg_base + ZX_I2S_TIMING_CTRL);
217*4882a593Smuzhiyun return 0;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
zx_i2s_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * socdai)220*4882a593Smuzhiyun static int zx_i2s_hw_params(struct snd_pcm_substream *substream,
221*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
222*4882a593Smuzhiyun struct snd_soc_dai *socdai)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun struct zx_i2s_info *i2s = snd_soc_dai_get_drvdata(socdai);
225*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data *dma_data;
226*4882a593Smuzhiyun unsigned int lane, ch_num, len, ret = 0;
227*4882a593Smuzhiyun unsigned int ts_width = 32;
228*4882a593Smuzhiyun unsigned long val;
229*4882a593Smuzhiyun unsigned long chn_cfg;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun dma_data = snd_soc_dai_get_dma_data(socdai, substream);
232*4882a593Smuzhiyun dma_data->addr_width = ts_width >> 3;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun val = readl_relaxed(i2s->reg_base + ZX_I2S_TIMING_CTRL);
235*4882a593Smuzhiyun val &= ~(ZX_I2S_TIMING_TS_WIDTH_MASK | ZX_I2S_TIMING_DATA_SIZE_MASK |
236*4882a593Smuzhiyun ZX_I2S_TIMING_LANE_MASK | ZX_I2S_TIMING_CHN_MASK |
237*4882a593Smuzhiyun ZX_I2S_TIMING_TSCFG_MASK);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun switch (params_format(params)) {
240*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S16_LE:
241*4882a593Smuzhiyun len = 16;
242*4882a593Smuzhiyun break;
243*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S24_LE:
244*4882a593Smuzhiyun len = 24;
245*4882a593Smuzhiyun break;
246*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S32_LE:
247*4882a593Smuzhiyun len = 32;
248*4882a593Smuzhiyun break;
249*4882a593Smuzhiyun default:
250*4882a593Smuzhiyun dev_err(socdai->dev, "Unknown data format\n");
251*4882a593Smuzhiyun return -EINVAL;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun val |= ZX_I2S_TIMING_TS_WIDTH(ts_width) | ZX_I2S_TIMING_DATA_SIZE(len);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun ch_num = params_channels(params);
256*4882a593Smuzhiyun switch (ch_num) {
257*4882a593Smuzhiyun case 1:
258*4882a593Smuzhiyun lane = 1;
259*4882a593Smuzhiyun chn_cfg = 2;
260*4882a593Smuzhiyun break;
261*4882a593Smuzhiyun case 2:
262*4882a593Smuzhiyun case 4:
263*4882a593Smuzhiyun case 6:
264*4882a593Smuzhiyun case 8:
265*4882a593Smuzhiyun lane = ch_num / 2;
266*4882a593Smuzhiyun chn_cfg = 3;
267*4882a593Smuzhiyun break;
268*4882a593Smuzhiyun default:
269*4882a593Smuzhiyun dev_err(socdai->dev, "Not support channel num %d\n", ch_num);
270*4882a593Smuzhiyun return -EINVAL;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun val |= ZX_I2S_TIMING_LANE(lane);
273*4882a593Smuzhiyun val |= ZX_I2S_TIMING_TSCFG(chn_cfg);
274*4882a593Smuzhiyun val |= ZX_I2S_TIMING_CHN(ch_num);
275*4882a593Smuzhiyun writel_relaxed(val, i2s->reg_base + ZX_I2S_TIMING_CTRL);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun if (i2s->master)
278*4882a593Smuzhiyun ret = clk_set_rate(i2s->dai_wclk,
279*4882a593Smuzhiyun params_rate(params) * ch_num * CLK_RAT);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun return ret;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
zx_i2s_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)284*4882a593Smuzhiyun static int zx_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
285*4882a593Smuzhiyun struct snd_soc_dai *dai)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun struct zx_i2s_info *zx_i2s = dev_get_drvdata(dai->dev);
288*4882a593Smuzhiyun int capture = (substream->stream == SNDRV_PCM_STREAM_CAPTURE);
289*4882a593Smuzhiyun int ret = 0;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun switch (cmd) {
292*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
293*4882a593Smuzhiyun if (capture)
294*4882a593Smuzhiyun zx_i2s_rx_dma_en(zx_i2s->reg_base, true);
295*4882a593Smuzhiyun else
296*4882a593Smuzhiyun zx_i2s_tx_dma_en(zx_i2s->reg_base, true);
297*4882a593Smuzhiyun fallthrough;
298*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
299*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
300*4882a593Smuzhiyun if (capture)
301*4882a593Smuzhiyun zx_i2s_rx_en(zx_i2s->reg_base, true);
302*4882a593Smuzhiyun else
303*4882a593Smuzhiyun zx_i2s_tx_en(zx_i2s->reg_base, true);
304*4882a593Smuzhiyun break;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
307*4882a593Smuzhiyun if (capture)
308*4882a593Smuzhiyun zx_i2s_rx_dma_en(zx_i2s->reg_base, false);
309*4882a593Smuzhiyun else
310*4882a593Smuzhiyun zx_i2s_tx_dma_en(zx_i2s->reg_base, false);
311*4882a593Smuzhiyun fallthrough;
312*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
313*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
314*4882a593Smuzhiyun if (capture)
315*4882a593Smuzhiyun zx_i2s_rx_en(zx_i2s->reg_base, false);
316*4882a593Smuzhiyun else
317*4882a593Smuzhiyun zx_i2s_tx_en(zx_i2s->reg_base, false);
318*4882a593Smuzhiyun break;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun default:
321*4882a593Smuzhiyun ret = -EINVAL;
322*4882a593Smuzhiyun break;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun return ret;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
zx_i2s_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)328*4882a593Smuzhiyun static int zx_i2s_startup(struct snd_pcm_substream *substream,
329*4882a593Smuzhiyun struct snd_soc_dai *dai)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun struct zx_i2s_info *zx_i2s = dev_get_drvdata(dai->dev);
332*4882a593Smuzhiyun int ret;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun ret = clk_prepare_enable(zx_i2s->dai_wclk);
335*4882a593Smuzhiyun if (ret)
336*4882a593Smuzhiyun return ret;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun ret = clk_prepare_enable(zx_i2s->dai_pclk);
339*4882a593Smuzhiyun if (ret) {
340*4882a593Smuzhiyun clk_disable_unprepare(zx_i2s->dai_wclk);
341*4882a593Smuzhiyun return ret;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun return ret;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
zx_i2s_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)347*4882a593Smuzhiyun static void zx_i2s_shutdown(struct snd_pcm_substream *substream,
348*4882a593Smuzhiyun struct snd_soc_dai *dai)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun struct zx_i2s_info *zx_i2s = dev_get_drvdata(dai->dev);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun clk_disable_unprepare(zx_i2s->dai_wclk);
353*4882a593Smuzhiyun clk_disable_unprepare(zx_i2s->dai_pclk);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun static const struct snd_soc_dai_ops zx_i2s_dai_ops = {
357*4882a593Smuzhiyun .trigger = zx_i2s_trigger,
358*4882a593Smuzhiyun .hw_params = zx_i2s_hw_params,
359*4882a593Smuzhiyun .set_fmt = zx_i2s_set_fmt,
360*4882a593Smuzhiyun .startup = zx_i2s_startup,
361*4882a593Smuzhiyun .shutdown = zx_i2s_shutdown,
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun static const struct snd_soc_component_driver zx_i2s_component = {
365*4882a593Smuzhiyun .name = "zx-i2s",
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun static struct snd_soc_dai_driver zx_i2s_dai = {
369*4882a593Smuzhiyun .name = "zx-i2s-dai",
370*4882a593Smuzhiyun .id = 0,
371*4882a593Smuzhiyun .probe = zx_i2s_dai_probe,
372*4882a593Smuzhiyun .playback = {
373*4882a593Smuzhiyun .channels_min = 1,
374*4882a593Smuzhiyun .channels_max = 8,
375*4882a593Smuzhiyun .rates = ZX_I2S_RATES,
376*4882a593Smuzhiyun .formats = ZX_I2S_FMTBIT,
377*4882a593Smuzhiyun },
378*4882a593Smuzhiyun .capture = {
379*4882a593Smuzhiyun .channels_min = 1,
380*4882a593Smuzhiyun .channels_max = 2,
381*4882a593Smuzhiyun .rates = ZX_I2S_RATES,
382*4882a593Smuzhiyun .formats = ZX_I2S_FMTBIT,
383*4882a593Smuzhiyun },
384*4882a593Smuzhiyun .ops = &zx_i2s_dai_ops,
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun
zx_i2s_probe(struct platform_device * pdev)387*4882a593Smuzhiyun static int zx_i2s_probe(struct platform_device *pdev)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun struct resource *res;
390*4882a593Smuzhiyun struct zx_i2s_info *zx_i2s;
391*4882a593Smuzhiyun int ret;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun zx_i2s = devm_kzalloc(&pdev->dev, sizeof(*zx_i2s), GFP_KERNEL);
394*4882a593Smuzhiyun if (!zx_i2s)
395*4882a593Smuzhiyun return -ENOMEM;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun zx_i2s->dai_wclk = devm_clk_get(&pdev->dev, "wclk");
398*4882a593Smuzhiyun if (IS_ERR(zx_i2s->dai_wclk)) {
399*4882a593Smuzhiyun dev_err(&pdev->dev, "Fail to get wclk\n");
400*4882a593Smuzhiyun return PTR_ERR(zx_i2s->dai_wclk);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun zx_i2s->dai_pclk = devm_clk_get(&pdev->dev, "pclk");
404*4882a593Smuzhiyun if (IS_ERR(zx_i2s->dai_pclk)) {
405*4882a593Smuzhiyun dev_err(&pdev->dev, "Fail to get pclk\n");
406*4882a593Smuzhiyun return PTR_ERR(zx_i2s->dai_pclk);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
410*4882a593Smuzhiyun zx_i2s->mapbase = res->start;
411*4882a593Smuzhiyun zx_i2s->reg_base = devm_ioremap_resource(&pdev->dev, res);
412*4882a593Smuzhiyun if (IS_ERR(zx_i2s->reg_base)) {
413*4882a593Smuzhiyun dev_err(&pdev->dev, "ioremap failed!\n");
414*4882a593Smuzhiyun return PTR_ERR(zx_i2s->reg_base);
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun writel_relaxed(0, zx_i2s->reg_base + ZX_I2S_FIFO_CTRL);
418*4882a593Smuzhiyun platform_set_drvdata(pdev, zx_i2s);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&pdev->dev, &zx_i2s_component,
421*4882a593Smuzhiyun &zx_i2s_dai, 1);
422*4882a593Smuzhiyun if (ret) {
423*4882a593Smuzhiyun dev_err(&pdev->dev, "Register DAI failed: %d\n", ret);
424*4882a593Smuzhiyun return ret;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
428*4882a593Smuzhiyun if (ret)
429*4882a593Smuzhiyun dev_err(&pdev->dev, "Register platform PCM failed: %d\n", ret);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun return ret;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun static const struct of_device_id zx_i2s_dt_ids[] = {
435*4882a593Smuzhiyun { .compatible = "zte,zx296702-i2s", },
436*4882a593Smuzhiyun {}
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, zx_i2s_dt_ids);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun static struct platform_driver i2s_driver = {
441*4882a593Smuzhiyun .probe = zx_i2s_probe,
442*4882a593Smuzhiyun .driver = {
443*4882a593Smuzhiyun .name = "zx-i2s",
444*4882a593Smuzhiyun .of_match_table = zx_i2s_dt_ids,
445*4882a593Smuzhiyun },
446*4882a593Smuzhiyun };
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun module_platform_driver(i2s_driver);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun MODULE_AUTHOR("Jun Nie <jun.nie@linaro.org>");
451*4882a593Smuzhiyun MODULE_DESCRIPTION("ZTE I2S SoC DAI");
452*4882a593Smuzhiyun MODULE_LICENSE("GPL");
453