1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Xilinx ASoC SPDIF audio support
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (C) 2018 Xilinx, Inc.
6*4882a593Smuzhiyun //
7*4882a593Smuzhiyun // Author: Maruthi Srinivas Bayyavarapu <maruthis@xilinx.com>
8*4882a593Smuzhiyun //
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_platform.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <sound/pcm_params.h>
17*4882a593Smuzhiyun #include <sound/soc.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define XLNX_SPDIF_RATES \
20*4882a593Smuzhiyun (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 | \
21*4882a593Smuzhiyun SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 | \
22*4882a593Smuzhiyun SNDRV_PCM_RATE_192000)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define XLNX_SPDIF_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define XSPDIF_IRQ_STS_REG 0x20
27*4882a593Smuzhiyun #define XSPDIF_IRQ_ENABLE_REG 0x28
28*4882a593Smuzhiyun #define XSPDIF_SOFT_RESET_REG 0x40
29*4882a593Smuzhiyun #define XSPDIF_CONTROL_REG 0x44
30*4882a593Smuzhiyun #define XSPDIF_CHAN_0_STS_REG 0x4C
31*4882a593Smuzhiyun #define XSPDIF_GLOBAL_IRQ_ENABLE_REG 0x1C
32*4882a593Smuzhiyun #define XSPDIF_CH_A_USER_DATA_REG_0 0x64
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define XSPDIF_CORE_ENABLE_MASK BIT(0)
35*4882a593Smuzhiyun #define XSPDIF_FIFO_FLUSH_MASK BIT(1)
36*4882a593Smuzhiyun #define XSPDIF_CH_STS_MASK BIT(5)
37*4882a593Smuzhiyun #define XSPDIF_GLOBAL_IRQ_ENABLE BIT(31)
38*4882a593Smuzhiyun #define XSPDIF_CLOCK_CONFIG_BITS_MASK GENMASK(5, 2)
39*4882a593Smuzhiyun #define XSPDIF_CLOCK_CONFIG_BITS_SHIFT 2
40*4882a593Smuzhiyun #define XSPDIF_SOFT_RESET_VALUE 0xA
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define MAX_CHANNELS 2
43*4882a593Smuzhiyun #define AES_SAMPLE_WIDTH 32
44*4882a593Smuzhiyun #define CH_STATUS_UPDATE_TIMEOUT 40
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun struct spdif_dev_data {
47*4882a593Smuzhiyun u32 mode;
48*4882a593Smuzhiyun u32 aclk;
49*4882a593Smuzhiyun bool rx_chsts_updated;
50*4882a593Smuzhiyun void __iomem *base;
51*4882a593Smuzhiyun struct clk *axi_clk;
52*4882a593Smuzhiyun wait_queue_head_t chsts_q;
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
xlnx_spdifrx_irq_handler(int irq,void * arg)55*4882a593Smuzhiyun static irqreturn_t xlnx_spdifrx_irq_handler(int irq, void *arg)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun u32 val;
58*4882a593Smuzhiyun struct spdif_dev_data *ctx = arg;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun val = readl(ctx->base + XSPDIF_IRQ_STS_REG);
61*4882a593Smuzhiyun if (val & XSPDIF_CH_STS_MASK) {
62*4882a593Smuzhiyun writel(val & XSPDIF_CH_STS_MASK,
63*4882a593Smuzhiyun ctx->base + XSPDIF_IRQ_STS_REG);
64*4882a593Smuzhiyun val = readl(ctx->base +
65*4882a593Smuzhiyun XSPDIF_IRQ_ENABLE_REG);
66*4882a593Smuzhiyun writel(val & ~XSPDIF_CH_STS_MASK,
67*4882a593Smuzhiyun ctx->base + XSPDIF_IRQ_ENABLE_REG);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun ctx->rx_chsts_updated = true;
70*4882a593Smuzhiyun wake_up_interruptible(&ctx->chsts_q);
71*4882a593Smuzhiyun return IRQ_HANDLED;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun return IRQ_NONE;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
xlnx_spdif_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)77*4882a593Smuzhiyun static int xlnx_spdif_startup(struct snd_pcm_substream *substream,
78*4882a593Smuzhiyun struct snd_soc_dai *dai)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun u32 val;
81*4882a593Smuzhiyun struct spdif_dev_data *ctx = dev_get_drvdata(dai->dev);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun val = readl(ctx->base + XSPDIF_CONTROL_REG);
84*4882a593Smuzhiyun val |= XSPDIF_FIFO_FLUSH_MASK;
85*4882a593Smuzhiyun writel(val, ctx->base + XSPDIF_CONTROL_REG);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
88*4882a593Smuzhiyun writel(XSPDIF_CH_STS_MASK,
89*4882a593Smuzhiyun ctx->base + XSPDIF_IRQ_ENABLE_REG);
90*4882a593Smuzhiyun writel(XSPDIF_GLOBAL_IRQ_ENABLE,
91*4882a593Smuzhiyun ctx->base + XSPDIF_GLOBAL_IRQ_ENABLE_REG);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun return 0;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
xlnx_spdif_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)97*4882a593Smuzhiyun static void xlnx_spdif_shutdown(struct snd_pcm_substream *substream,
98*4882a593Smuzhiyun struct snd_soc_dai *dai)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun struct spdif_dev_data *ctx = dev_get_drvdata(dai->dev);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun writel(XSPDIF_SOFT_RESET_VALUE, ctx->base + XSPDIF_SOFT_RESET_REG);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
xlnx_spdif_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)105*4882a593Smuzhiyun static int xlnx_spdif_hw_params(struct snd_pcm_substream *substream,
106*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
107*4882a593Smuzhiyun struct snd_soc_dai *dai)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun u32 val, clk_div, clk_cfg;
110*4882a593Smuzhiyun struct spdif_dev_data *ctx = dev_get_drvdata(dai->dev);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun clk_div = DIV_ROUND_CLOSEST(ctx->aclk, MAX_CHANNELS * AES_SAMPLE_WIDTH *
113*4882a593Smuzhiyun params_rate(params));
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun switch (clk_div) {
116*4882a593Smuzhiyun case 4:
117*4882a593Smuzhiyun clk_cfg = 0;
118*4882a593Smuzhiyun break;
119*4882a593Smuzhiyun case 8:
120*4882a593Smuzhiyun clk_cfg = 1;
121*4882a593Smuzhiyun break;
122*4882a593Smuzhiyun case 16:
123*4882a593Smuzhiyun clk_cfg = 2;
124*4882a593Smuzhiyun break;
125*4882a593Smuzhiyun case 24:
126*4882a593Smuzhiyun clk_cfg = 3;
127*4882a593Smuzhiyun break;
128*4882a593Smuzhiyun case 32:
129*4882a593Smuzhiyun clk_cfg = 4;
130*4882a593Smuzhiyun break;
131*4882a593Smuzhiyun case 48:
132*4882a593Smuzhiyun clk_cfg = 5;
133*4882a593Smuzhiyun break;
134*4882a593Smuzhiyun case 64:
135*4882a593Smuzhiyun clk_cfg = 6;
136*4882a593Smuzhiyun break;
137*4882a593Smuzhiyun default:
138*4882a593Smuzhiyun return -EINVAL;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun val = readl(ctx->base + XSPDIF_CONTROL_REG);
142*4882a593Smuzhiyun val &= ~XSPDIF_CLOCK_CONFIG_BITS_MASK;
143*4882a593Smuzhiyun val |= clk_cfg << XSPDIF_CLOCK_CONFIG_BITS_SHIFT;
144*4882a593Smuzhiyun writel(val, ctx->base + XSPDIF_CONTROL_REG);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun return 0;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
rx_stream_detect(struct snd_soc_dai * dai)149*4882a593Smuzhiyun static int rx_stream_detect(struct snd_soc_dai *dai)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun int err;
152*4882a593Smuzhiyun struct spdif_dev_data *ctx = dev_get_drvdata(dai->dev);
153*4882a593Smuzhiyun unsigned long jiffies = msecs_to_jiffies(CH_STATUS_UPDATE_TIMEOUT);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* start capture only if stream is detected within 40ms timeout */
156*4882a593Smuzhiyun err = wait_event_interruptible_timeout(ctx->chsts_q,
157*4882a593Smuzhiyun ctx->rx_chsts_updated,
158*4882a593Smuzhiyun jiffies);
159*4882a593Smuzhiyun if (!err) {
160*4882a593Smuzhiyun dev_err(dai->dev, "No streaming audio detected!\n");
161*4882a593Smuzhiyun return -EINVAL;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun ctx->rx_chsts_updated = false;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun return 0;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
xlnx_spdif_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)168*4882a593Smuzhiyun static int xlnx_spdif_trigger(struct snd_pcm_substream *substream, int cmd,
169*4882a593Smuzhiyun struct snd_soc_dai *dai)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun u32 val;
172*4882a593Smuzhiyun int ret = 0;
173*4882a593Smuzhiyun struct spdif_dev_data *ctx = dev_get_drvdata(dai->dev);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun val = readl(ctx->base + XSPDIF_CONTROL_REG);
176*4882a593Smuzhiyun switch (cmd) {
177*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
178*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
179*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
180*4882a593Smuzhiyun val |= XSPDIF_CORE_ENABLE_MASK;
181*4882a593Smuzhiyun writel(val, ctx->base + XSPDIF_CONTROL_REG);
182*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
183*4882a593Smuzhiyun ret = rx_stream_detect(dai);
184*4882a593Smuzhiyun break;
185*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
186*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
187*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
188*4882a593Smuzhiyun val &= ~XSPDIF_CORE_ENABLE_MASK;
189*4882a593Smuzhiyun writel(val, ctx->base + XSPDIF_CONTROL_REG);
190*4882a593Smuzhiyun break;
191*4882a593Smuzhiyun default:
192*4882a593Smuzhiyun ret = -EINVAL;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun return ret;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun static const struct snd_soc_dai_ops xlnx_spdif_dai_ops = {
199*4882a593Smuzhiyun .startup = xlnx_spdif_startup,
200*4882a593Smuzhiyun .shutdown = xlnx_spdif_shutdown,
201*4882a593Smuzhiyun .trigger = xlnx_spdif_trigger,
202*4882a593Smuzhiyun .hw_params = xlnx_spdif_hw_params,
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun static struct snd_soc_dai_driver xlnx_spdif_tx_dai = {
206*4882a593Smuzhiyun .name = "xlnx_spdif_tx",
207*4882a593Smuzhiyun .playback = {
208*4882a593Smuzhiyun .channels_min = 2,
209*4882a593Smuzhiyun .channels_max = 2,
210*4882a593Smuzhiyun .rates = XLNX_SPDIF_RATES,
211*4882a593Smuzhiyun .formats = XLNX_SPDIF_FORMATS,
212*4882a593Smuzhiyun },
213*4882a593Smuzhiyun .ops = &xlnx_spdif_dai_ops,
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun static struct snd_soc_dai_driver xlnx_spdif_rx_dai = {
217*4882a593Smuzhiyun .name = "xlnx_spdif_rx",
218*4882a593Smuzhiyun .capture = {
219*4882a593Smuzhiyun .channels_min = 2,
220*4882a593Smuzhiyun .channels_max = 2,
221*4882a593Smuzhiyun .rates = XLNX_SPDIF_RATES,
222*4882a593Smuzhiyun .formats = XLNX_SPDIF_FORMATS,
223*4882a593Smuzhiyun },
224*4882a593Smuzhiyun .ops = &xlnx_spdif_dai_ops,
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun static const struct snd_soc_component_driver xlnx_spdif_component = {
228*4882a593Smuzhiyun .name = "xlnx-spdif",
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun static const struct of_device_id xlnx_spdif_of_match[] = {
232*4882a593Smuzhiyun { .compatible = "xlnx,spdif-2.0", },
233*4882a593Smuzhiyun {},
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, xlnx_spdif_of_match);
236*4882a593Smuzhiyun
xlnx_spdif_probe(struct platform_device * pdev)237*4882a593Smuzhiyun static int xlnx_spdif_probe(struct platform_device *pdev)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun int ret;
240*4882a593Smuzhiyun struct resource *res;
241*4882a593Smuzhiyun struct snd_soc_dai_driver *dai_drv;
242*4882a593Smuzhiyun struct spdif_dev_data *ctx;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun struct device *dev = &pdev->dev;
245*4882a593Smuzhiyun struct device_node *node = dev->of_node;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
248*4882a593Smuzhiyun if (!ctx)
249*4882a593Smuzhiyun return -ENOMEM;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun ctx->axi_clk = devm_clk_get(dev, "s_axi_aclk");
252*4882a593Smuzhiyun if (IS_ERR(ctx->axi_clk)) {
253*4882a593Smuzhiyun ret = PTR_ERR(ctx->axi_clk);
254*4882a593Smuzhiyun dev_err(dev, "failed to get s_axi_aclk(%d)\n", ret);
255*4882a593Smuzhiyun return ret;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun ret = clk_prepare_enable(ctx->axi_clk);
258*4882a593Smuzhiyun if (ret) {
259*4882a593Smuzhiyun dev_err(dev, "failed to enable s_axi_aclk(%d)\n", ret);
260*4882a593Smuzhiyun return ret;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun ctx->base = devm_platform_ioremap_resource(pdev, 0);
264*4882a593Smuzhiyun if (IS_ERR(ctx->base)) {
265*4882a593Smuzhiyun ret = PTR_ERR(ctx->base);
266*4882a593Smuzhiyun goto clk_err;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun ret = of_property_read_u32(node, "xlnx,spdif-mode", &ctx->mode);
269*4882a593Smuzhiyun if (ret < 0) {
270*4882a593Smuzhiyun dev_err(dev, "cannot get SPDIF mode\n");
271*4882a593Smuzhiyun goto clk_err;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun if (ctx->mode) {
274*4882a593Smuzhiyun dai_drv = &xlnx_spdif_tx_dai;
275*4882a593Smuzhiyun } else {
276*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
277*4882a593Smuzhiyun if (!res) {
278*4882a593Smuzhiyun dev_err(dev, "No IRQ resource found\n");
279*4882a593Smuzhiyun ret = -ENODEV;
280*4882a593Smuzhiyun goto clk_err;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun ret = devm_request_irq(dev, res->start,
283*4882a593Smuzhiyun xlnx_spdifrx_irq_handler,
284*4882a593Smuzhiyun 0, "XLNX_SPDIF_RX", ctx);
285*4882a593Smuzhiyun if (ret) {
286*4882a593Smuzhiyun dev_err(dev, "spdif rx irq request failed\n");
287*4882a593Smuzhiyun ret = -ENODEV;
288*4882a593Smuzhiyun goto clk_err;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun init_waitqueue_head(&ctx->chsts_q);
292*4882a593Smuzhiyun dai_drv = &xlnx_spdif_rx_dai;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun ret = of_property_read_u32(node, "xlnx,aud_clk_i", &ctx->aclk);
296*4882a593Smuzhiyun if (ret < 0) {
297*4882a593Smuzhiyun dev_err(dev, "cannot get aud_clk_i value\n");
298*4882a593Smuzhiyun goto clk_err;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun dev_set_drvdata(dev, ctx);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun ret = devm_snd_soc_register_component(dev, &xlnx_spdif_component,
304*4882a593Smuzhiyun dai_drv, 1);
305*4882a593Smuzhiyun if (ret) {
306*4882a593Smuzhiyun dev_err(dev, "SPDIF component registration failed\n");
307*4882a593Smuzhiyun goto clk_err;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun writel(XSPDIF_SOFT_RESET_VALUE, ctx->base + XSPDIF_SOFT_RESET_REG);
311*4882a593Smuzhiyun dev_info(dev, "%s DAI registered\n", dai_drv->name);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun clk_err:
314*4882a593Smuzhiyun clk_disable_unprepare(ctx->axi_clk);
315*4882a593Smuzhiyun return ret;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
xlnx_spdif_remove(struct platform_device * pdev)318*4882a593Smuzhiyun static int xlnx_spdif_remove(struct platform_device *pdev)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun struct spdif_dev_data *ctx = dev_get_drvdata(&pdev->dev);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun clk_disable_unprepare(ctx->axi_clk);
323*4882a593Smuzhiyun return 0;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun static struct platform_driver xlnx_spdif_driver = {
327*4882a593Smuzhiyun .driver = {
328*4882a593Smuzhiyun .name = "xlnx-spdif",
329*4882a593Smuzhiyun .of_match_table = xlnx_spdif_of_match,
330*4882a593Smuzhiyun },
331*4882a593Smuzhiyun .probe = xlnx_spdif_probe,
332*4882a593Smuzhiyun .remove = xlnx_spdif_remove,
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun module_platform_driver(xlnx_spdif_driver);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun MODULE_AUTHOR("Maruthi Srinivas Bayyavarapu <maruthis@xilinx.com>");
337*4882a593Smuzhiyun MODULE_DESCRIPTION("XILINX SPDIF driver");
338*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
339