1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Xilinx ASoC audio formatter support
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (C) 2018 Xilinx, Inc.
6*4882a593Smuzhiyun //
7*4882a593Smuzhiyun // Author: Maruthi Srinivas Bayyavarapu <maruthis@xilinx.com>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/of_irq.h>
14*4882a593Smuzhiyun #include <linux/sizes.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <sound/asoundef.h>
17*4882a593Smuzhiyun #include <sound/soc.h>
18*4882a593Smuzhiyun #include <sound/pcm_params.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define DRV_NAME "xlnx_formatter_pcm"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define XLNX_S2MM_OFFSET 0
23*4882a593Smuzhiyun #define XLNX_MM2S_OFFSET 0x100
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define XLNX_AUD_CORE_CONFIG 0x4
26*4882a593Smuzhiyun #define XLNX_AUD_CTRL 0x10
27*4882a593Smuzhiyun #define XLNX_AUD_STS 0x14
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define AUD_CTRL_RESET_MASK BIT(1)
30*4882a593Smuzhiyun #define AUD_CFG_MM2S_MASK BIT(15)
31*4882a593Smuzhiyun #define AUD_CFG_S2MM_MASK BIT(31)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define XLNX_AUD_FS_MULTIPLIER 0x18
34*4882a593Smuzhiyun #define XLNX_AUD_PERIOD_CONFIG 0x1C
35*4882a593Smuzhiyun #define XLNX_AUD_BUFF_ADDR_LSB 0x20
36*4882a593Smuzhiyun #define XLNX_AUD_BUFF_ADDR_MSB 0x24
37*4882a593Smuzhiyun #define XLNX_AUD_XFER_COUNT 0x28
38*4882a593Smuzhiyun #define XLNX_AUD_CH_STS_START 0x2C
39*4882a593Smuzhiyun #define XLNX_BYTES_PER_CH 0x44
40*4882a593Smuzhiyun #define XLNX_AUD_ALIGN_BYTES 64
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define AUD_STS_IOC_IRQ_MASK BIT(31)
43*4882a593Smuzhiyun #define AUD_STS_CH_STS_MASK BIT(29)
44*4882a593Smuzhiyun #define AUD_CTRL_IOC_IRQ_MASK BIT(13)
45*4882a593Smuzhiyun #define AUD_CTRL_TOUT_IRQ_MASK BIT(14)
46*4882a593Smuzhiyun #define AUD_CTRL_DMA_EN_MASK BIT(0)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define CFG_MM2S_CH_MASK GENMASK(11, 8)
49*4882a593Smuzhiyun #define CFG_MM2S_CH_SHIFT 8
50*4882a593Smuzhiyun #define CFG_MM2S_XFER_MASK GENMASK(14, 13)
51*4882a593Smuzhiyun #define CFG_MM2S_XFER_SHIFT 13
52*4882a593Smuzhiyun #define CFG_MM2S_PKG_MASK BIT(12)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define CFG_S2MM_CH_MASK GENMASK(27, 24)
55*4882a593Smuzhiyun #define CFG_S2MM_CH_SHIFT 24
56*4882a593Smuzhiyun #define CFG_S2MM_XFER_MASK GENMASK(30, 29)
57*4882a593Smuzhiyun #define CFG_S2MM_XFER_SHIFT 29
58*4882a593Smuzhiyun #define CFG_S2MM_PKG_MASK BIT(28)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define AUD_CTRL_DATA_WIDTH_SHIFT 16
61*4882a593Smuzhiyun #define AUD_CTRL_ACTIVE_CH_SHIFT 19
62*4882a593Smuzhiyun #define PERIOD_CFG_PERIODS_SHIFT 16
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define PERIODS_MIN 2
65*4882a593Smuzhiyun #define PERIODS_MAX 6
66*4882a593Smuzhiyun #define PERIOD_BYTES_MIN 192
67*4882a593Smuzhiyun #define PERIOD_BYTES_MAX (50 * 1024)
68*4882a593Smuzhiyun #define XLNX_PARAM_UNKNOWN 0
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun enum bit_depth {
71*4882a593Smuzhiyun BIT_DEPTH_8,
72*4882a593Smuzhiyun BIT_DEPTH_16,
73*4882a593Smuzhiyun BIT_DEPTH_20,
74*4882a593Smuzhiyun BIT_DEPTH_24,
75*4882a593Smuzhiyun BIT_DEPTH_32,
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun struct xlnx_pcm_drv_data {
79*4882a593Smuzhiyun void __iomem *mmio;
80*4882a593Smuzhiyun bool s2mm_presence;
81*4882a593Smuzhiyun bool mm2s_presence;
82*4882a593Smuzhiyun int s2mm_irq;
83*4882a593Smuzhiyun int mm2s_irq;
84*4882a593Smuzhiyun struct snd_pcm_substream *play_stream;
85*4882a593Smuzhiyun struct snd_pcm_substream *capture_stream;
86*4882a593Smuzhiyun struct clk *axi_clk;
87*4882a593Smuzhiyun unsigned int sysclk;
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun * struct xlnx_pcm_stream_param - stream configuration
92*4882a593Smuzhiyun * @mmio: base address offset
93*4882a593Smuzhiyun * @interleaved: audio channels arrangement in buffer
94*4882a593Smuzhiyun * @xfer_mode: data formatting mode during transfer
95*4882a593Smuzhiyun * @ch_limit: Maximum channels supported
96*4882a593Smuzhiyun * @buffer_size: stream ring buffer size
97*4882a593Smuzhiyun */
98*4882a593Smuzhiyun struct xlnx_pcm_stream_param {
99*4882a593Smuzhiyun void __iomem *mmio;
100*4882a593Smuzhiyun bool interleaved;
101*4882a593Smuzhiyun u32 xfer_mode;
102*4882a593Smuzhiyun u32 ch_limit;
103*4882a593Smuzhiyun u64 buffer_size;
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun static const struct snd_pcm_hardware xlnx_pcm_hardware = {
107*4882a593Smuzhiyun .info = SNDRV_PCM_INFO_INTERLEAVED | SNDRV_PCM_INFO_BLOCK_TRANSFER |
108*4882a593Smuzhiyun SNDRV_PCM_INFO_BATCH | SNDRV_PCM_INFO_PAUSE |
109*4882a593Smuzhiyun SNDRV_PCM_INFO_RESUME,
110*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE |
111*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE,
112*4882a593Smuzhiyun .channels_min = 2,
113*4882a593Smuzhiyun .channels_max = 2,
114*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
115*4882a593Smuzhiyun .rate_min = 8000,
116*4882a593Smuzhiyun .rate_max = 192000,
117*4882a593Smuzhiyun .buffer_bytes_max = PERIODS_MAX * PERIOD_BYTES_MAX,
118*4882a593Smuzhiyun .period_bytes_min = PERIOD_BYTES_MIN,
119*4882a593Smuzhiyun .period_bytes_max = PERIOD_BYTES_MAX,
120*4882a593Smuzhiyun .periods_min = PERIODS_MIN,
121*4882a593Smuzhiyun .periods_max = PERIODS_MAX,
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun enum {
125*4882a593Smuzhiyun AES_TO_AES,
126*4882a593Smuzhiyun AES_TO_PCM,
127*4882a593Smuzhiyun PCM_TO_PCM,
128*4882a593Smuzhiyun PCM_TO_AES
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
xlnx_parse_aes_params(u32 chsts_reg1_val,u32 chsts_reg2_val,struct device * dev)131*4882a593Smuzhiyun static void xlnx_parse_aes_params(u32 chsts_reg1_val, u32 chsts_reg2_val,
132*4882a593Smuzhiyun struct device *dev)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun u32 padded, srate, bit_depth, status[2];
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun if (chsts_reg1_val & IEC958_AES0_PROFESSIONAL) {
137*4882a593Smuzhiyun status[0] = chsts_reg1_val & 0xff;
138*4882a593Smuzhiyun status[1] = (chsts_reg1_val >> 16) & 0xff;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun switch (status[0] & IEC958_AES0_PRO_FS) {
141*4882a593Smuzhiyun case IEC958_AES0_PRO_FS_44100:
142*4882a593Smuzhiyun srate = 44100;
143*4882a593Smuzhiyun break;
144*4882a593Smuzhiyun case IEC958_AES0_PRO_FS_48000:
145*4882a593Smuzhiyun srate = 48000;
146*4882a593Smuzhiyun break;
147*4882a593Smuzhiyun case IEC958_AES0_PRO_FS_32000:
148*4882a593Smuzhiyun srate = 32000;
149*4882a593Smuzhiyun break;
150*4882a593Smuzhiyun case IEC958_AES0_PRO_FS_NOTID:
151*4882a593Smuzhiyun default:
152*4882a593Smuzhiyun srate = XLNX_PARAM_UNKNOWN;
153*4882a593Smuzhiyun break;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun switch (status[1] & IEC958_AES2_PRO_SBITS) {
157*4882a593Smuzhiyun case IEC958_AES2_PRO_WORDLEN_NOTID:
158*4882a593Smuzhiyun case IEC958_AES2_PRO_SBITS_20:
159*4882a593Smuzhiyun padded = 0;
160*4882a593Smuzhiyun break;
161*4882a593Smuzhiyun case IEC958_AES2_PRO_SBITS_24:
162*4882a593Smuzhiyun padded = 4;
163*4882a593Smuzhiyun break;
164*4882a593Smuzhiyun default:
165*4882a593Smuzhiyun bit_depth = XLNX_PARAM_UNKNOWN;
166*4882a593Smuzhiyun goto log_params;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun switch (status[1] & IEC958_AES2_PRO_WORDLEN) {
170*4882a593Smuzhiyun case IEC958_AES2_PRO_WORDLEN_20_16:
171*4882a593Smuzhiyun bit_depth = 16 + padded;
172*4882a593Smuzhiyun break;
173*4882a593Smuzhiyun case IEC958_AES2_PRO_WORDLEN_22_18:
174*4882a593Smuzhiyun bit_depth = 18 + padded;
175*4882a593Smuzhiyun break;
176*4882a593Smuzhiyun case IEC958_AES2_PRO_WORDLEN_23_19:
177*4882a593Smuzhiyun bit_depth = 19 + padded;
178*4882a593Smuzhiyun break;
179*4882a593Smuzhiyun case IEC958_AES2_PRO_WORDLEN_24_20:
180*4882a593Smuzhiyun bit_depth = 20 + padded;
181*4882a593Smuzhiyun break;
182*4882a593Smuzhiyun case IEC958_AES2_PRO_WORDLEN_NOTID:
183*4882a593Smuzhiyun default:
184*4882a593Smuzhiyun bit_depth = XLNX_PARAM_UNKNOWN;
185*4882a593Smuzhiyun break;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun } else {
189*4882a593Smuzhiyun status[0] = (chsts_reg1_val >> 24) & 0xff;
190*4882a593Smuzhiyun status[1] = chsts_reg2_val & 0xff;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun switch (status[0] & IEC958_AES3_CON_FS) {
193*4882a593Smuzhiyun case IEC958_AES3_CON_FS_44100:
194*4882a593Smuzhiyun srate = 44100;
195*4882a593Smuzhiyun break;
196*4882a593Smuzhiyun case IEC958_AES3_CON_FS_48000:
197*4882a593Smuzhiyun srate = 48000;
198*4882a593Smuzhiyun break;
199*4882a593Smuzhiyun case IEC958_AES3_CON_FS_32000:
200*4882a593Smuzhiyun srate = 32000;
201*4882a593Smuzhiyun break;
202*4882a593Smuzhiyun default:
203*4882a593Smuzhiyun srate = XLNX_PARAM_UNKNOWN;
204*4882a593Smuzhiyun break;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun if (status[1] & IEC958_AES4_CON_MAX_WORDLEN_24)
208*4882a593Smuzhiyun padded = 4;
209*4882a593Smuzhiyun else
210*4882a593Smuzhiyun padded = 0;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun switch (status[1] & IEC958_AES4_CON_WORDLEN) {
213*4882a593Smuzhiyun case IEC958_AES4_CON_WORDLEN_20_16:
214*4882a593Smuzhiyun bit_depth = 16 + padded;
215*4882a593Smuzhiyun break;
216*4882a593Smuzhiyun case IEC958_AES4_CON_WORDLEN_22_18:
217*4882a593Smuzhiyun bit_depth = 18 + padded;
218*4882a593Smuzhiyun break;
219*4882a593Smuzhiyun case IEC958_AES4_CON_WORDLEN_23_19:
220*4882a593Smuzhiyun bit_depth = 19 + padded;
221*4882a593Smuzhiyun break;
222*4882a593Smuzhiyun case IEC958_AES4_CON_WORDLEN_24_20:
223*4882a593Smuzhiyun bit_depth = 20 + padded;
224*4882a593Smuzhiyun break;
225*4882a593Smuzhiyun case IEC958_AES4_CON_WORDLEN_21_17:
226*4882a593Smuzhiyun bit_depth = 17 + padded;
227*4882a593Smuzhiyun break;
228*4882a593Smuzhiyun case IEC958_AES4_CON_WORDLEN_NOTID:
229*4882a593Smuzhiyun default:
230*4882a593Smuzhiyun bit_depth = XLNX_PARAM_UNKNOWN;
231*4882a593Smuzhiyun break;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun log_params:
236*4882a593Smuzhiyun if (srate != XLNX_PARAM_UNKNOWN)
237*4882a593Smuzhiyun dev_info(dev, "sample rate = %d\n", srate);
238*4882a593Smuzhiyun else
239*4882a593Smuzhiyun dev_info(dev, "sample rate = unknown\n");
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun if (bit_depth != XLNX_PARAM_UNKNOWN)
242*4882a593Smuzhiyun dev_info(dev, "bit_depth = %d\n", bit_depth);
243*4882a593Smuzhiyun else
244*4882a593Smuzhiyun dev_info(dev, "bit_depth = unknown\n");
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
xlnx_formatter_pcm_reset(void __iomem * mmio_base)247*4882a593Smuzhiyun static int xlnx_formatter_pcm_reset(void __iomem *mmio_base)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun u32 val, retries = 0;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun val = readl(mmio_base + XLNX_AUD_CTRL);
252*4882a593Smuzhiyun val |= AUD_CTRL_RESET_MASK;
253*4882a593Smuzhiyun writel(val, mmio_base + XLNX_AUD_CTRL);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun val = readl(mmio_base + XLNX_AUD_CTRL);
256*4882a593Smuzhiyun /* Poll for maximum timeout of approximately 100ms (1 * 100)*/
257*4882a593Smuzhiyun while ((val & AUD_CTRL_RESET_MASK) && (retries < 100)) {
258*4882a593Smuzhiyun mdelay(1);
259*4882a593Smuzhiyun retries++;
260*4882a593Smuzhiyun val = readl(mmio_base + XLNX_AUD_CTRL);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun if (val & AUD_CTRL_RESET_MASK)
263*4882a593Smuzhiyun return -ENODEV;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun return 0;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
xlnx_formatter_disable_irqs(void __iomem * mmio_base,int stream)268*4882a593Smuzhiyun static void xlnx_formatter_disable_irqs(void __iomem *mmio_base, int stream)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun u32 val;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun val = readl(mmio_base + XLNX_AUD_CTRL);
273*4882a593Smuzhiyun val &= ~AUD_CTRL_IOC_IRQ_MASK;
274*4882a593Smuzhiyun if (stream == SNDRV_PCM_STREAM_CAPTURE)
275*4882a593Smuzhiyun val &= ~AUD_CTRL_TOUT_IRQ_MASK;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun writel(val, mmio_base + XLNX_AUD_CTRL);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
xlnx_mm2s_irq_handler(int irq,void * arg)280*4882a593Smuzhiyun static irqreturn_t xlnx_mm2s_irq_handler(int irq, void *arg)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun u32 val;
283*4882a593Smuzhiyun void __iomem *reg;
284*4882a593Smuzhiyun struct device *dev = arg;
285*4882a593Smuzhiyun struct xlnx_pcm_drv_data *adata = dev_get_drvdata(dev);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun reg = adata->mmio + XLNX_MM2S_OFFSET + XLNX_AUD_STS;
288*4882a593Smuzhiyun val = readl(reg);
289*4882a593Smuzhiyun if (val & AUD_STS_IOC_IRQ_MASK) {
290*4882a593Smuzhiyun writel(val & AUD_STS_IOC_IRQ_MASK, reg);
291*4882a593Smuzhiyun if (adata->play_stream)
292*4882a593Smuzhiyun snd_pcm_period_elapsed(adata->play_stream);
293*4882a593Smuzhiyun return IRQ_HANDLED;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun return IRQ_NONE;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
xlnx_s2mm_irq_handler(int irq,void * arg)299*4882a593Smuzhiyun static irqreturn_t xlnx_s2mm_irq_handler(int irq, void *arg)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun u32 val;
302*4882a593Smuzhiyun void __iomem *reg;
303*4882a593Smuzhiyun struct device *dev = arg;
304*4882a593Smuzhiyun struct xlnx_pcm_drv_data *adata = dev_get_drvdata(dev);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun reg = adata->mmio + XLNX_S2MM_OFFSET + XLNX_AUD_STS;
307*4882a593Smuzhiyun val = readl(reg);
308*4882a593Smuzhiyun if (val & AUD_STS_IOC_IRQ_MASK) {
309*4882a593Smuzhiyun writel(val & AUD_STS_IOC_IRQ_MASK, reg);
310*4882a593Smuzhiyun if (adata->capture_stream)
311*4882a593Smuzhiyun snd_pcm_period_elapsed(adata->capture_stream);
312*4882a593Smuzhiyun return IRQ_HANDLED;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun return IRQ_NONE;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
xlnx_formatter_set_sysclk(struct snd_soc_component * component,int clk_id,int source,unsigned int freq,int dir)318*4882a593Smuzhiyun static int xlnx_formatter_set_sysclk(struct snd_soc_component *component,
319*4882a593Smuzhiyun int clk_id, int source, unsigned int freq, int dir)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun struct xlnx_pcm_drv_data *adata = dev_get_drvdata(component->dev);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun adata->sysclk = freq;
324*4882a593Smuzhiyun return 0;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
xlnx_formatter_pcm_open(struct snd_soc_component * component,struct snd_pcm_substream * substream)327*4882a593Smuzhiyun static int xlnx_formatter_pcm_open(struct snd_soc_component *component,
328*4882a593Smuzhiyun struct snd_pcm_substream *substream)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun int err;
331*4882a593Smuzhiyun u32 val, data_format_mode;
332*4882a593Smuzhiyun u32 ch_count_mask, ch_count_shift, data_xfer_mode, data_xfer_shift;
333*4882a593Smuzhiyun struct xlnx_pcm_stream_param *stream_data;
334*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
335*4882a593Smuzhiyun struct xlnx_pcm_drv_data *adata = dev_get_drvdata(component->dev);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK &&
338*4882a593Smuzhiyun !adata->mm2s_presence)
339*4882a593Smuzhiyun return -ENODEV;
340*4882a593Smuzhiyun else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE &&
341*4882a593Smuzhiyun !adata->s2mm_presence)
342*4882a593Smuzhiyun return -ENODEV;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun stream_data = kzalloc(sizeof(*stream_data), GFP_KERNEL);
345*4882a593Smuzhiyun if (!stream_data)
346*4882a593Smuzhiyun return -ENOMEM;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
349*4882a593Smuzhiyun ch_count_mask = CFG_MM2S_CH_MASK;
350*4882a593Smuzhiyun ch_count_shift = CFG_MM2S_CH_SHIFT;
351*4882a593Smuzhiyun data_xfer_mode = CFG_MM2S_XFER_MASK;
352*4882a593Smuzhiyun data_xfer_shift = CFG_MM2S_XFER_SHIFT;
353*4882a593Smuzhiyun data_format_mode = CFG_MM2S_PKG_MASK;
354*4882a593Smuzhiyun stream_data->mmio = adata->mmio + XLNX_MM2S_OFFSET;
355*4882a593Smuzhiyun adata->play_stream = substream;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun } else {
358*4882a593Smuzhiyun ch_count_mask = CFG_S2MM_CH_MASK;
359*4882a593Smuzhiyun ch_count_shift = CFG_S2MM_CH_SHIFT;
360*4882a593Smuzhiyun data_xfer_mode = CFG_S2MM_XFER_MASK;
361*4882a593Smuzhiyun data_xfer_shift = CFG_S2MM_XFER_SHIFT;
362*4882a593Smuzhiyun data_format_mode = CFG_S2MM_PKG_MASK;
363*4882a593Smuzhiyun stream_data->mmio = adata->mmio + XLNX_S2MM_OFFSET;
364*4882a593Smuzhiyun adata->capture_stream = substream;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun val = readl(adata->mmio + XLNX_AUD_CORE_CONFIG);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun if (!(val & data_format_mode))
370*4882a593Smuzhiyun stream_data->interleaved = true;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun stream_data->xfer_mode = (val & data_xfer_mode) >> data_xfer_shift;
373*4882a593Smuzhiyun stream_data->ch_limit = (val & ch_count_mask) >> ch_count_shift;
374*4882a593Smuzhiyun dev_info(component->dev,
375*4882a593Smuzhiyun "stream %d : format = %d mode = %d ch_limit = %d\n",
376*4882a593Smuzhiyun substream->stream, stream_data->interleaved,
377*4882a593Smuzhiyun stream_data->xfer_mode, stream_data->ch_limit);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun snd_soc_set_runtime_hwparams(substream, &xlnx_pcm_hardware);
380*4882a593Smuzhiyun runtime->private_data = stream_data;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /* Resize the period bytes as divisible by 64 */
383*4882a593Smuzhiyun err = snd_pcm_hw_constraint_step(runtime, 0,
384*4882a593Smuzhiyun SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
385*4882a593Smuzhiyun XLNX_AUD_ALIGN_BYTES);
386*4882a593Smuzhiyun if (err) {
387*4882a593Smuzhiyun dev_err(component->dev,
388*4882a593Smuzhiyun "Unable to set constraint on period bytes\n");
389*4882a593Smuzhiyun return err;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /* Resize the buffer bytes as divisible by 64 */
393*4882a593Smuzhiyun err = snd_pcm_hw_constraint_step(runtime, 0,
394*4882a593Smuzhiyun SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
395*4882a593Smuzhiyun XLNX_AUD_ALIGN_BYTES);
396*4882a593Smuzhiyun if (err) {
397*4882a593Smuzhiyun dev_err(component->dev,
398*4882a593Smuzhiyun "Unable to set constraint on buffer bytes\n");
399*4882a593Smuzhiyun return err;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /* Set periods as integer multiple */
403*4882a593Smuzhiyun err = snd_pcm_hw_constraint_integer(runtime,
404*4882a593Smuzhiyun SNDRV_PCM_HW_PARAM_PERIODS);
405*4882a593Smuzhiyun if (err < 0) {
406*4882a593Smuzhiyun dev_err(component->dev,
407*4882a593Smuzhiyun "Unable to set constraint on periods to be integer\n");
408*4882a593Smuzhiyun return err;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* enable DMA IOC irq */
412*4882a593Smuzhiyun val = readl(stream_data->mmio + XLNX_AUD_CTRL);
413*4882a593Smuzhiyun val |= AUD_CTRL_IOC_IRQ_MASK;
414*4882a593Smuzhiyun writel(val, stream_data->mmio + XLNX_AUD_CTRL);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun return 0;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
xlnx_formatter_pcm_close(struct snd_soc_component * component,struct snd_pcm_substream * substream)419*4882a593Smuzhiyun static int xlnx_formatter_pcm_close(struct snd_soc_component *component,
420*4882a593Smuzhiyun struct snd_pcm_substream *substream)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun int ret;
423*4882a593Smuzhiyun struct xlnx_pcm_stream_param *stream_data =
424*4882a593Smuzhiyun substream->runtime->private_data;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun ret = xlnx_formatter_pcm_reset(stream_data->mmio);
427*4882a593Smuzhiyun if (ret) {
428*4882a593Smuzhiyun dev_err(component->dev, "audio formatter reset failed\n");
429*4882a593Smuzhiyun goto err_reset;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun xlnx_formatter_disable_irqs(stream_data->mmio, substream->stream);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun err_reset:
434*4882a593Smuzhiyun kfree(stream_data);
435*4882a593Smuzhiyun return 0;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun static snd_pcm_uframes_t
xlnx_formatter_pcm_pointer(struct snd_soc_component * component,struct snd_pcm_substream * substream)439*4882a593Smuzhiyun xlnx_formatter_pcm_pointer(struct snd_soc_component *component,
440*4882a593Smuzhiyun struct snd_pcm_substream *substream)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun u32 pos;
443*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
444*4882a593Smuzhiyun struct xlnx_pcm_stream_param *stream_data = runtime->private_data;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun pos = readl(stream_data->mmio + XLNX_AUD_XFER_COUNT);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun if (pos >= stream_data->buffer_size)
449*4882a593Smuzhiyun pos = 0;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun return bytes_to_frames(runtime, pos);
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
xlnx_formatter_pcm_hw_params(struct snd_soc_component * component,struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params)454*4882a593Smuzhiyun static int xlnx_formatter_pcm_hw_params(struct snd_soc_component *component,
455*4882a593Smuzhiyun struct snd_pcm_substream *substream,
456*4882a593Smuzhiyun struct snd_pcm_hw_params *params)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun u32 low, high, active_ch, val, bytes_per_ch, bits_per_sample;
459*4882a593Smuzhiyun u32 aes_reg1_val, aes_reg2_val;
460*4882a593Smuzhiyun u64 size;
461*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
462*4882a593Smuzhiyun struct xlnx_pcm_stream_param *stream_data = runtime->private_data;
463*4882a593Smuzhiyun struct xlnx_pcm_drv_data *adata = dev_get_drvdata(component->dev);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun active_ch = params_channels(params);
466*4882a593Smuzhiyun if (active_ch > stream_data->ch_limit)
467*4882a593Smuzhiyun return -EINVAL;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK &&
470*4882a593Smuzhiyun adata->sysclk) {
471*4882a593Smuzhiyun unsigned int mclk_fs = adata->sysclk / params_rate(params);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun if (adata->sysclk % params_rate(params) != 0) {
474*4882a593Smuzhiyun dev_warn(component->dev, "sysclk %u not divisible by rate %u\n",
475*4882a593Smuzhiyun adata->sysclk, params_rate(params));
476*4882a593Smuzhiyun return -EINVAL;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun writel(mclk_fs, stream_data->mmio + XLNX_AUD_FS_MULTIPLIER);
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_CAPTURE &&
483*4882a593Smuzhiyun stream_data->xfer_mode == AES_TO_PCM) {
484*4882a593Smuzhiyun val = readl(stream_data->mmio + XLNX_AUD_STS);
485*4882a593Smuzhiyun if (val & AUD_STS_CH_STS_MASK) {
486*4882a593Smuzhiyun aes_reg1_val = readl(stream_data->mmio +
487*4882a593Smuzhiyun XLNX_AUD_CH_STS_START);
488*4882a593Smuzhiyun aes_reg2_val = readl(stream_data->mmio +
489*4882a593Smuzhiyun XLNX_AUD_CH_STS_START + 0x4);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun xlnx_parse_aes_params(aes_reg1_val, aes_reg2_val,
492*4882a593Smuzhiyun component->dev);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun size = params_buffer_bytes(params);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun stream_data->buffer_size = size;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun low = lower_32_bits(runtime->dma_addr);
501*4882a593Smuzhiyun high = upper_32_bits(runtime->dma_addr);
502*4882a593Smuzhiyun writel(low, stream_data->mmio + XLNX_AUD_BUFF_ADDR_LSB);
503*4882a593Smuzhiyun writel(high, stream_data->mmio + XLNX_AUD_BUFF_ADDR_MSB);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun val = readl(stream_data->mmio + XLNX_AUD_CTRL);
506*4882a593Smuzhiyun bits_per_sample = params_width(params);
507*4882a593Smuzhiyun switch (bits_per_sample) {
508*4882a593Smuzhiyun case 8:
509*4882a593Smuzhiyun val |= (BIT_DEPTH_8 << AUD_CTRL_DATA_WIDTH_SHIFT);
510*4882a593Smuzhiyun break;
511*4882a593Smuzhiyun case 16:
512*4882a593Smuzhiyun val |= (BIT_DEPTH_16 << AUD_CTRL_DATA_WIDTH_SHIFT);
513*4882a593Smuzhiyun break;
514*4882a593Smuzhiyun case 20:
515*4882a593Smuzhiyun val |= (BIT_DEPTH_20 << AUD_CTRL_DATA_WIDTH_SHIFT);
516*4882a593Smuzhiyun break;
517*4882a593Smuzhiyun case 24:
518*4882a593Smuzhiyun val |= (BIT_DEPTH_24 << AUD_CTRL_DATA_WIDTH_SHIFT);
519*4882a593Smuzhiyun break;
520*4882a593Smuzhiyun case 32:
521*4882a593Smuzhiyun val |= (BIT_DEPTH_32 << AUD_CTRL_DATA_WIDTH_SHIFT);
522*4882a593Smuzhiyun break;
523*4882a593Smuzhiyun default:
524*4882a593Smuzhiyun return -EINVAL;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun val |= active_ch << AUD_CTRL_ACTIVE_CH_SHIFT;
528*4882a593Smuzhiyun writel(val, stream_data->mmio + XLNX_AUD_CTRL);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun val = (params_periods(params) << PERIOD_CFG_PERIODS_SHIFT)
531*4882a593Smuzhiyun | params_period_bytes(params);
532*4882a593Smuzhiyun writel(val, stream_data->mmio + XLNX_AUD_PERIOD_CONFIG);
533*4882a593Smuzhiyun bytes_per_ch = DIV_ROUND_UP(params_period_bytes(params), active_ch);
534*4882a593Smuzhiyun writel(bytes_per_ch, stream_data->mmio + XLNX_BYTES_PER_CH);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun return 0;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
xlnx_formatter_pcm_trigger(struct snd_soc_component * component,struct snd_pcm_substream * substream,int cmd)539*4882a593Smuzhiyun static int xlnx_formatter_pcm_trigger(struct snd_soc_component *component,
540*4882a593Smuzhiyun struct snd_pcm_substream *substream,
541*4882a593Smuzhiyun int cmd)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun u32 val;
544*4882a593Smuzhiyun struct xlnx_pcm_stream_param *stream_data =
545*4882a593Smuzhiyun substream->runtime->private_data;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun switch (cmd) {
548*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
549*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
550*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
551*4882a593Smuzhiyun val = readl(stream_data->mmio + XLNX_AUD_CTRL);
552*4882a593Smuzhiyun val |= AUD_CTRL_DMA_EN_MASK;
553*4882a593Smuzhiyun writel(val, stream_data->mmio + XLNX_AUD_CTRL);
554*4882a593Smuzhiyun break;
555*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
556*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
557*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
558*4882a593Smuzhiyun val = readl(stream_data->mmio + XLNX_AUD_CTRL);
559*4882a593Smuzhiyun val &= ~AUD_CTRL_DMA_EN_MASK;
560*4882a593Smuzhiyun writel(val, stream_data->mmio + XLNX_AUD_CTRL);
561*4882a593Smuzhiyun break;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun return 0;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
xlnx_formatter_pcm_new(struct snd_soc_component * component,struct snd_soc_pcm_runtime * rtd)567*4882a593Smuzhiyun static int xlnx_formatter_pcm_new(struct snd_soc_component *component,
568*4882a593Smuzhiyun struct snd_soc_pcm_runtime *rtd)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun snd_pcm_set_managed_buffer_all(rtd->pcm,
571*4882a593Smuzhiyun SNDRV_DMA_TYPE_DEV, component->dev,
572*4882a593Smuzhiyun xlnx_pcm_hardware.buffer_bytes_max,
573*4882a593Smuzhiyun xlnx_pcm_hardware.buffer_bytes_max);
574*4882a593Smuzhiyun return 0;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun static const struct snd_soc_component_driver xlnx_asoc_component = {
578*4882a593Smuzhiyun .name = DRV_NAME,
579*4882a593Smuzhiyun .set_sysclk = xlnx_formatter_set_sysclk,
580*4882a593Smuzhiyun .open = xlnx_formatter_pcm_open,
581*4882a593Smuzhiyun .close = xlnx_formatter_pcm_close,
582*4882a593Smuzhiyun .hw_params = xlnx_formatter_pcm_hw_params,
583*4882a593Smuzhiyun .trigger = xlnx_formatter_pcm_trigger,
584*4882a593Smuzhiyun .pointer = xlnx_formatter_pcm_pointer,
585*4882a593Smuzhiyun .pcm_construct = xlnx_formatter_pcm_new,
586*4882a593Smuzhiyun };
587*4882a593Smuzhiyun
xlnx_formatter_pcm_probe(struct platform_device * pdev)588*4882a593Smuzhiyun static int xlnx_formatter_pcm_probe(struct platform_device *pdev)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun int ret;
591*4882a593Smuzhiyun u32 val;
592*4882a593Smuzhiyun struct xlnx_pcm_drv_data *aud_drv_data;
593*4882a593Smuzhiyun struct device *dev = &pdev->dev;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun aud_drv_data = devm_kzalloc(dev, sizeof(*aud_drv_data), GFP_KERNEL);
596*4882a593Smuzhiyun if (!aud_drv_data)
597*4882a593Smuzhiyun return -ENOMEM;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun aud_drv_data->axi_clk = devm_clk_get(dev, "s_axi_lite_aclk");
600*4882a593Smuzhiyun if (IS_ERR(aud_drv_data->axi_clk)) {
601*4882a593Smuzhiyun ret = PTR_ERR(aud_drv_data->axi_clk);
602*4882a593Smuzhiyun dev_err(dev, "failed to get s_axi_lite_aclk(%d)\n", ret);
603*4882a593Smuzhiyun return ret;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun ret = clk_prepare_enable(aud_drv_data->axi_clk);
606*4882a593Smuzhiyun if (ret) {
607*4882a593Smuzhiyun dev_err(dev,
608*4882a593Smuzhiyun "failed to enable s_axi_lite_aclk(%d)\n", ret);
609*4882a593Smuzhiyun return ret;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun aud_drv_data->mmio = devm_platform_ioremap_resource(pdev, 0);
613*4882a593Smuzhiyun if (IS_ERR(aud_drv_data->mmio)) {
614*4882a593Smuzhiyun dev_err(dev, "audio formatter ioremap failed\n");
615*4882a593Smuzhiyun ret = PTR_ERR(aud_drv_data->mmio);
616*4882a593Smuzhiyun goto clk_err;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun val = readl(aud_drv_data->mmio + XLNX_AUD_CORE_CONFIG);
620*4882a593Smuzhiyun if (val & AUD_CFG_MM2S_MASK) {
621*4882a593Smuzhiyun aud_drv_data->mm2s_presence = true;
622*4882a593Smuzhiyun ret = xlnx_formatter_pcm_reset(aud_drv_data->mmio +
623*4882a593Smuzhiyun XLNX_MM2S_OFFSET);
624*4882a593Smuzhiyun if (ret) {
625*4882a593Smuzhiyun dev_err(dev, "audio formatter reset failed\n");
626*4882a593Smuzhiyun goto clk_err;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun xlnx_formatter_disable_irqs(aud_drv_data->mmio +
629*4882a593Smuzhiyun XLNX_MM2S_OFFSET,
630*4882a593Smuzhiyun SNDRV_PCM_STREAM_PLAYBACK);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun aud_drv_data->mm2s_irq = platform_get_irq_byname(pdev,
633*4882a593Smuzhiyun "irq_mm2s");
634*4882a593Smuzhiyun if (aud_drv_data->mm2s_irq < 0) {
635*4882a593Smuzhiyun ret = aud_drv_data->mm2s_irq;
636*4882a593Smuzhiyun goto clk_err;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun ret = devm_request_irq(dev, aud_drv_data->mm2s_irq,
639*4882a593Smuzhiyun xlnx_mm2s_irq_handler, 0,
640*4882a593Smuzhiyun "xlnx_formatter_pcm_mm2s_irq", dev);
641*4882a593Smuzhiyun if (ret) {
642*4882a593Smuzhiyun dev_err(dev, "xlnx audio mm2s irq request failed\n");
643*4882a593Smuzhiyun goto clk_err;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun if (val & AUD_CFG_S2MM_MASK) {
647*4882a593Smuzhiyun aud_drv_data->s2mm_presence = true;
648*4882a593Smuzhiyun ret = xlnx_formatter_pcm_reset(aud_drv_data->mmio +
649*4882a593Smuzhiyun XLNX_S2MM_OFFSET);
650*4882a593Smuzhiyun if (ret) {
651*4882a593Smuzhiyun dev_err(dev, "audio formatter reset failed\n");
652*4882a593Smuzhiyun goto clk_err;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun xlnx_formatter_disable_irqs(aud_drv_data->mmio +
655*4882a593Smuzhiyun XLNX_S2MM_OFFSET,
656*4882a593Smuzhiyun SNDRV_PCM_STREAM_CAPTURE);
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun aud_drv_data->s2mm_irq = platform_get_irq_byname(pdev,
659*4882a593Smuzhiyun "irq_s2mm");
660*4882a593Smuzhiyun if (aud_drv_data->s2mm_irq < 0) {
661*4882a593Smuzhiyun ret = aud_drv_data->s2mm_irq;
662*4882a593Smuzhiyun goto clk_err;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun ret = devm_request_irq(dev, aud_drv_data->s2mm_irq,
665*4882a593Smuzhiyun xlnx_s2mm_irq_handler, 0,
666*4882a593Smuzhiyun "xlnx_formatter_pcm_s2mm_irq",
667*4882a593Smuzhiyun dev);
668*4882a593Smuzhiyun if (ret) {
669*4882a593Smuzhiyun dev_err(dev, "xlnx audio s2mm irq request failed\n");
670*4882a593Smuzhiyun goto clk_err;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun dev_set_drvdata(dev, aud_drv_data);
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun ret = devm_snd_soc_register_component(dev, &xlnx_asoc_component,
677*4882a593Smuzhiyun NULL, 0);
678*4882a593Smuzhiyun if (ret) {
679*4882a593Smuzhiyun dev_err(dev, "pcm platform device register failed\n");
680*4882a593Smuzhiyun goto clk_err;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun return 0;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun clk_err:
686*4882a593Smuzhiyun clk_disable_unprepare(aud_drv_data->axi_clk);
687*4882a593Smuzhiyun return ret;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
xlnx_formatter_pcm_remove(struct platform_device * pdev)690*4882a593Smuzhiyun static int xlnx_formatter_pcm_remove(struct platform_device *pdev)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun int ret = 0;
693*4882a593Smuzhiyun struct xlnx_pcm_drv_data *adata = dev_get_drvdata(&pdev->dev);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun if (adata->s2mm_presence)
696*4882a593Smuzhiyun ret = xlnx_formatter_pcm_reset(adata->mmio + XLNX_S2MM_OFFSET);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /* Try MM2S reset, even if S2MM reset fails */
699*4882a593Smuzhiyun if (adata->mm2s_presence)
700*4882a593Smuzhiyun ret = xlnx_formatter_pcm_reset(adata->mmio + XLNX_MM2S_OFFSET);
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun if (ret)
703*4882a593Smuzhiyun dev_err(&pdev->dev, "audio formatter reset failed\n");
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun clk_disable_unprepare(adata->axi_clk);
706*4882a593Smuzhiyun return ret;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun static const struct of_device_id xlnx_formatter_pcm_of_match[] = {
710*4882a593Smuzhiyun { .compatible = "xlnx,audio-formatter-1.0"},
711*4882a593Smuzhiyun {},
712*4882a593Smuzhiyun };
713*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, xlnx_formatter_pcm_of_match);
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun static struct platform_driver xlnx_formatter_pcm_driver = {
716*4882a593Smuzhiyun .probe = xlnx_formatter_pcm_probe,
717*4882a593Smuzhiyun .remove = xlnx_formatter_pcm_remove,
718*4882a593Smuzhiyun .driver = {
719*4882a593Smuzhiyun .name = DRV_NAME,
720*4882a593Smuzhiyun .of_match_table = xlnx_formatter_pcm_of_match,
721*4882a593Smuzhiyun },
722*4882a593Smuzhiyun };
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun module_platform_driver(xlnx_formatter_pcm_driver);
725*4882a593Smuzhiyun MODULE_AUTHOR("Maruthi Srinivas Bayyavarapu <maruthis@xilinx.com>");
726*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
727