1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright (C) ST-Ericsson SA 2012 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Author: Ola Lilja <ola.o.lilja@stericsson.com>, 6*4882a593Smuzhiyun * for ST-Ericsson. 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * License terms: 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #ifndef UX500_MSP_I2S_H 13*4882a593Smuzhiyun #define UX500_MSP_I2S_H 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #include <linux/platform_device.h> 16*4882a593Smuzhiyun #include <linux/platform_data/asoc-ux500-msp.h> 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #define MSP_INPUT_FREQ_APB 48000000 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun /*** Stereo mode. Used for APB data accesses as 16 bits accesses (mono), 21*4882a593Smuzhiyun * 32 bits accesses (stereo). 22*4882a593Smuzhiyun ***/ 23*4882a593Smuzhiyun enum msp_stereo_mode { 24*4882a593Smuzhiyun MSP_MONO, 25*4882a593Smuzhiyun MSP_STEREO 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun /* Direction (Transmit/Receive mode) */ 29*4882a593Smuzhiyun enum msp_direction { 30*4882a593Smuzhiyun MSP_TX = 1, 31*4882a593Smuzhiyun MSP_RX = 2 32*4882a593Smuzhiyun }; 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun /* Transmit and receive configuration register */ 35*4882a593Smuzhiyun #define MSP_BIG_ENDIAN 0x00000000 36*4882a593Smuzhiyun #define MSP_LITTLE_ENDIAN 0x00001000 37*4882a593Smuzhiyun #define MSP_UNEXPECTED_FS_ABORT 0x00000000 38*4882a593Smuzhiyun #define MSP_UNEXPECTED_FS_IGNORE 0x00008000 39*4882a593Smuzhiyun #define MSP_NON_MODE_BIT_MASK 0x00009000 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun /* Global configuration register */ 42*4882a593Smuzhiyun #define RX_ENABLE 0x00000001 43*4882a593Smuzhiyun #define RX_FIFO_ENABLE 0x00000002 44*4882a593Smuzhiyun #define RX_SYNC_SRG 0x00000010 45*4882a593Smuzhiyun #define RX_CLK_POL_RISING 0x00000020 46*4882a593Smuzhiyun #define RX_CLK_SEL_SRG 0x00000040 47*4882a593Smuzhiyun #define TX_ENABLE 0x00000100 48*4882a593Smuzhiyun #define TX_FIFO_ENABLE 0x00000200 49*4882a593Smuzhiyun #define TX_SYNC_SRG_PROG 0x00001800 50*4882a593Smuzhiyun #define TX_SYNC_SRG_AUTO 0x00001000 51*4882a593Smuzhiyun #define TX_CLK_POL_RISING 0x00002000 52*4882a593Smuzhiyun #define TX_CLK_SEL_SRG 0x00004000 53*4882a593Smuzhiyun #define TX_EXTRA_DELAY_ENABLE 0x00008000 54*4882a593Smuzhiyun #define SRG_ENABLE 0x00010000 55*4882a593Smuzhiyun #define FRAME_GEN_ENABLE 0x00100000 56*4882a593Smuzhiyun #define SRG_CLK_SEL_APB 0x00000000 57*4882a593Smuzhiyun #define RX_FIFO_SYNC_HI 0x00000000 58*4882a593Smuzhiyun #define TX_FIFO_SYNC_HI 0x00000000 59*4882a593Smuzhiyun #define SPI_CLK_MODE_NORMAL 0x00000000 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun #define MSP_FRAME_SIZE_AUTO -1 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #define MSP_DR 0x00 64*4882a593Smuzhiyun #define MSP_GCR 0x04 65*4882a593Smuzhiyun #define MSP_TCF 0x08 66*4882a593Smuzhiyun #define MSP_RCF 0x0c 67*4882a593Smuzhiyun #define MSP_SRG 0x10 68*4882a593Smuzhiyun #define MSP_FLR 0x14 69*4882a593Smuzhiyun #define MSP_DMACR 0x18 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun #define MSP_IMSC 0x20 72*4882a593Smuzhiyun #define MSP_RIS 0x24 73*4882a593Smuzhiyun #define MSP_MIS 0x28 74*4882a593Smuzhiyun #define MSP_ICR 0x2c 75*4882a593Smuzhiyun #define MSP_MCR 0x30 76*4882a593Smuzhiyun #define MSP_RCV 0x34 77*4882a593Smuzhiyun #define MSP_RCM 0x38 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun #define MSP_TCE0 0x40 80*4882a593Smuzhiyun #define MSP_TCE1 0x44 81*4882a593Smuzhiyun #define MSP_TCE2 0x48 82*4882a593Smuzhiyun #define MSP_TCE3 0x4c 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun #define MSP_RCE0 0x60 85*4882a593Smuzhiyun #define MSP_RCE1 0x64 86*4882a593Smuzhiyun #define MSP_RCE2 0x68 87*4882a593Smuzhiyun #define MSP_RCE3 0x6c 88*4882a593Smuzhiyun #define MSP_IODLY 0x70 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun #define MSP_ITCR 0x80 91*4882a593Smuzhiyun #define MSP_ITIP 0x84 92*4882a593Smuzhiyun #define MSP_ITOP 0x88 93*4882a593Smuzhiyun #define MSP_TSTDR 0x8c 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #define MSP_PID0 0xfe0 96*4882a593Smuzhiyun #define MSP_PID1 0xfe4 97*4882a593Smuzhiyun #define MSP_PID2 0xfe8 98*4882a593Smuzhiyun #define MSP_PID3 0xfec 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun #define MSP_CID0 0xff0 101*4882a593Smuzhiyun #define MSP_CID1 0xff4 102*4882a593Smuzhiyun #define MSP_CID2 0xff8 103*4882a593Smuzhiyun #define MSP_CID3 0xffc 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun /* Protocol dependant parameters list */ 106*4882a593Smuzhiyun #define RX_ENABLE_MASK BIT(0) 107*4882a593Smuzhiyun #define RX_FIFO_ENABLE_MASK BIT(1) 108*4882a593Smuzhiyun #define RX_FSYNC_MASK BIT(2) 109*4882a593Smuzhiyun #define DIRECT_COMPANDING_MASK BIT(3) 110*4882a593Smuzhiyun #define RX_SYNC_SEL_MASK BIT(4) 111*4882a593Smuzhiyun #define RX_CLK_POL_MASK BIT(5) 112*4882a593Smuzhiyun #define RX_CLK_SEL_MASK BIT(6) 113*4882a593Smuzhiyun #define LOOPBACK_MASK BIT(7) 114*4882a593Smuzhiyun #define TX_ENABLE_MASK BIT(8) 115*4882a593Smuzhiyun #define TX_FIFO_ENABLE_MASK BIT(9) 116*4882a593Smuzhiyun #define TX_FSYNC_MASK BIT(10) 117*4882a593Smuzhiyun #define TX_MSP_TDR_TSR BIT(11) 118*4882a593Smuzhiyun #define TX_SYNC_SEL_MASK (BIT(12) | BIT(11)) 119*4882a593Smuzhiyun #define TX_CLK_POL_MASK BIT(13) 120*4882a593Smuzhiyun #define TX_CLK_SEL_MASK BIT(14) 121*4882a593Smuzhiyun #define TX_EXTRA_DELAY_MASK BIT(15) 122*4882a593Smuzhiyun #define SRG_ENABLE_MASK BIT(16) 123*4882a593Smuzhiyun #define SRG_CLK_POL_MASK BIT(17) 124*4882a593Smuzhiyun #define SRG_CLK_SEL_MASK (BIT(19) | BIT(18)) 125*4882a593Smuzhiyun #define FRAME_GEN_EN_MASK BIT(20) 126*4882a593Smuzhiyun #define SPI_CLK_MODE_MASK (BIT(22) | BIT(21)) 127*4882a593Smuzhiyun #define SPI_BURST_MODE_MASK BIT(23) 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun #define RXEN_SHIFT 0 130*4882a593Smuzhiyun #define RFFEN_SHIFT 1 131*4882a593Smuzhiyun #define RFSPOL_SHIFT 2 132*4882a593Smuzhiyun #define DCM_SHIFT 3 133*4882a593Smuzhiyun #define RFSSEL_SHIFT 4 134*4882a593Smuzhiyun #define RCKPOL_SHIFT 5 135*4882a593Smuzhiyun #define RCKSEL_SHIFT 6 136*4882a593Smuzhiyun #define LBM_SHIFT 7 137*4882a593Smuzhiyun #define TXEN_SHIFT 8 138*4882a593Smuzhiyun #define TFFEN_SHIFT 9 139*4882a593Smuzhiyun #define TFSPOL_SHIFT 10 140*4882a593Smuzhiyun #define TFSSEL_SHIFT 11 141*4882a593Smuzhiyun #define TCKPOL_SHIFT 13 142*4882a593Smuzhiyun #define TCKSEL_SHIFT 14 143*4882a593Smuzhiyun #define TXDDL_SHIFT 15 144*4882a593Smuzhiyun #define SGEN_SHIFT 16 145*4882a593Smuzhiyun #define SCKPOL_SHIFT 17 146*4882a593Smuzhiyun #define SCKSEL_SHIFT 18 147*4882a593Smuzhiyun #define FGEN_SHIFT 20 148*4882a593Smuzhiyun #define SPICKM_SHIFT 21 149*4882a593Smuzhiyun #define TBSWAP_SHIFT 28 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun #define RCKPOL_MASK BIT(0) 152*4882a593Smuzhiyun #define TCKPOL_MASK BIT(0) 153*4882a593Smuzhiyun #define SPICKM_MASK (BIT(1) | BIT(0)) 154*4882a593Smuzhiyun #define MSP_RX_CLKPOL_BIT(n) ((n & RCKPOL_MASK) << RCKPOL_SHIFT) 155*4882a593Smuzhiyun #define MSP_TX_CLKPOL_BIT(n) ((n & TCKPOL_MASK) << TCKPOL_SHIFT) 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun #define P1ELEN_SHIFT 0 158*4882a593Smuzhiyun #define P1FLEN_SHIFT 3 159*4882a593Smuzhiyun #define DTYP_SHIFT 10 160*4882a593Smuzhiyun #define ENDN_SHIFT 12 161*4882a593Smuzhiyun #define DDLY_SHIFT 13 162*4882a593Smuzhiyun #define FSIG_SHIFT 15 163*4882a593Smuzhiyun #define P2ELEN_SHIFT 16 164*4882a593Smuzhiyun #define P2FLEN_SHIFT 19 165*4882a593Smuzhiyun #define P2SM_SHIFT 26 166*4882a593Smuzhiyun #define P2EN_SHIFT 27 167*4882a593Smuzhiyun #define FSYNC_SHIFT 15 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun #define P1ELEN_MASK 0x00000007 170*4882a593Smuzhiyun #define P2ELEN_MASK 0x00070000 171*4882a593Smuzhiyun #define P1FLEN_MASK 0x00000378 172*4882a593Smuzhiyun #define P2FLEN_MASK 0x03780000 173*4882a593Smuzhiyun #define DDLY_MASK 0x00003000 174*4882a593Smuzhiyun #define DTYP_MASK 0x00000600 175*4882a593Smuzhiyun #define P2SM_MASK 0x04000000 176*4882a593Smuzhiyun #define P2EN_MASK 0x08000000 177*4882a593Smuzhiyun #define ENDN_MASK 0x00001000 178*4882a593Smuzhiyun #define TFSPOL_MASK 0x00000400 179*4882a593Smuzhiyun #define TBSWAP_MASK 0x30000000 180*4882a593Smuzhiyun #define COMPANDING_MODE_MASK 0x00000c00 181*4882a593Smuzhiyun #define FSYNC_MASK 0x00008000 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun #define MSP_P1_ELEM_LEN_BITS(n) (n & P1ELEN_MASK) 184*4882a593Smuzhiyun #define MSP_P2_ELEM_LEN_BITS(n) (((n) << P2ELEN_SHIFT) & P2ELEN_MASK) 185*4882a593Smuzhiyun #define MSP_P1_FRAME_LEN_BITS(n) (((n) << P1FLEN_SHIFT) & P1FLEN_MASK) 186*4882a593Smuzhiyun #define MSP_P2_FRAME_LEN_BITS(n) (((n) << P2FLEN_SHIFT) & P2FLEN_MASK) 187*4882a593Smuzhiyun #define MSP_DATA_DELAY_BITS(n) (((n) << DDLY_SHIFT) & DDLY_MASK) 188*4882a593Smuzhiyun #define MSP_DATA_TYPE_BITS(n) (((n) << DTYP_SHIFT) & DTYP_MASK) 189*4882a593Smuzhiyun #define MSP_P2_START_MODE_BIT(n) ((n << P2SM_SHIFT) & P2SM_MASK) 190*4882a593Smuzhiyun #define MSP_P2_ENABLE_BIT(n) ((n << P2EN_SHIFT) & P2EN_MASK) 191*4882a593Smuzhiyun #define MSP_SET_ENDIANNES_BIT(n) ((n << ENDN_SHIFT) & ENDN_MASK) 192*4882a593Smuzhiyun #define MSP_FSYNC_POL(n) ((n << TFSPOL_SHIFT) & TFSPOL_MASK) 193*4882a593Smuzhiyun #define MSP_DATA_WORD_SWAP(n) ((n << TBSWAP_SHIFT) & TBSWAP_MASK) 194*4882a593Smuzhiyun #define MSP_SET_COMPANDING_MODE(n) ((n << DTYP_SHIFT) & \ 195*4882a593Smuzhiyun COMPANDING_MODE_MASK) 196*4882a593Smuzhiyun #define MSP_SET_FSYNC_IGNORE(n) ((n << FSYNC_SHIFT) & FSYNC_MASK) 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun /* Flag register */ 199*4882a593Smuzhiyun #define RX_BUSY BIT(0) 200*4882a593Smuzhiyun #define RX_FIFO_EMPTY BIT(1) 201*4882a593Smuzhiyun #define RX_FIFO_FULL BIT(2) 202*4882a593Smuzhiyun #define TX_BUSY BIT(3) 203*4882a593Smuzhiyun #define TX_FIFO_EMPTY BIT(4) 204*4882a593Smuzhiyun #define TX_FIFO_FULL BIT(5) 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun #define RBUSY_SHIFT 0 207*4882a593Smuzhiyun #define RFE_SHIFT 1 208*4882a593Smuzhiyun #define RFU_SHIFT 2 209*4882a593Smuzhiyun #define TBUSY_SHIFT 3 210*4882a593Smuzhiyun #define TFE_SHIFT 4 211*4882a593Smuzhiyun #define TFU_SHIFT 5 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun /* Multichannel control register */ 214*4882a593Smuzhiyun #define RMCEN_SHIFT 0 215*4882a593Smuzhiyun #define RMCSF_SHIFT 1 216*4882a593Smuzhiyun #define RCMPM_SHIFT 3 217*4882a593Smuzhiyun #define TMCEN_SHIFT 5 218*4882a593Smuzhiyun #define TNCSF_SHIFT 6 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun /* Sample rate generator register */ 221*4882a593Smuzhiyun #define SCKDIV_SHIFT 0 222*4882a593Smuzhiyun #define FRWID_SHIFT 10 223*4882a593Smuzhiyun #define FRPER_SHIFT 16 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun #define SCK_DIV_MASK 0x0000003FF 226*4882a593Smuzhiyun #define FRAME_WIDTH_BITS(n) (((n) << FRWID_SHIFT) & 0x0000FC00) 227*4882a593Smuzhiyun #define FRAME_PERIOD_BITS(n) (((n) << FRPER_SHIFT) & 0x1FFF0000) 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun /* DMA controller register */ 230*4882a593Smuzhiyun #define RX_DMA_ENABLE BIT(0) 231*4882a593Smuzhiyun #define TX_DMA_ENABLE BIT(1) 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun #define RDMAE_SHIFT 0 234*4882a593Smuzhiyun #define TDMAE_SHIFT 1 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun /* Interrupt Register */ 237*4882a593Smuzhiyun #define RX_SERVICE_INT BIT(0) 238*4882a593Smuzhiyun #define RX_OVERRUN_ERROR_INT BIT(1) 239*4882a593Smuzhiyun #define RX_FSYNC_ERR_INT BIT(2) 240*4882a593Smuzhiyun #define RX_FSYNC_INT BIT(3) 241*4882a593Smuzhiyun #define TX_SERVICE_INT BIT(4) 242*4882a593Smuzhiyun #define TX_UNDERRUN_ERR_INT BIT(5) 243*4882a593Smuzhiyun #define TX_FSYNC_ERR_INT BIT(6) 244*4882a593Smuzhiyun #define TX_FSYNC_INT BIT(7) 245*4882a593Smuzhiyun #define ALL_INT 0x000000ff 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun /* MSP test control register */ 248*4882a593Smuzhiyun #define MSP_ITCR_ITEN BIT(0) 249*4882a593Smuzhiyun #define MSP_ITCR_TESTFIFO BIT(1) 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun #define RMCEN_BIT 0 252*4882a593Smuzhiyun #define RMCSF_BIT 1 253*4882a593Smuzhiyun #define RCMPM_BIT 3 254*4882a593Smuzhiyun #define TMCEN_BIT 5 255*4882a593Smuzhiyun #define TNCSF_BIT 6 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun /* Single or dual phase mode */ 258*4882a593Smuzhiyun enum msp_phase_mode { 259*4882a593Smuzhiyun MSP_SINGLE_PHASE, 260*4882a593Smuzhiyun MSP_DUAL_PHASE 261*4882a593Smuzhiyun }; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun /* Frame length */ 264*4882a593Smuzhiyun enum msp_frame_length { 265*4882a593Smuzhiyun MSP_FRAME_LEN_1 = 0, 266*4882a593Smuzhiyun MSP_FRAME_LEN_2 = 1, 267*4882a593Smuzhiyun MSP_FRAME_LEN_4 = 3, 268*4882a593Smuzhiyun MSP_FRAME_LEN_8 = 7, 269*4882a593Smuzhiyun MSP_FRAME_LEN_12 = 11, 270*4882a593Smuzhiyun MSP_FRAME_LEN_16 = 15, 271*4882a593Smuzhiyun MSP_FRAME_LEN_20 = 19, 272*4882a593Smuzhiyun MSP_FRAME_LEN_32 = 31, 273*4882a593Smuzhiyun MSP_FRAME_LEN_48 = 47, 274*4882a593Smuzhiyun MSP_FRAME_LEN_64 = 63 275*4882a593Smuzhiyun }; 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun /* Element length */ 278*4882a593Smuzhiyun enum msp_elem_length { 279*4882a593Smuzhiyun MSP_ELEM_LEN_8 = 0, 280*4882a593Smuzhiyun MSP_ELEM_LEN_10 = 1, 281*4882a593Smuzhiyun MSP_ELEM_LEN_12 = 2, 282*4882a593Smuzhiyun MSP_ELEM_LEN_14 = 3, 283*4882a593Smuzhiyun MSP_ELEM_LEN_16 = 4, 284*4882a593Smuzhiyun MSP_ELEM_LEN_20 = 5, 285*4882a593Smuzhiyun MSP_ELEM_LEN_24 = 6, 286*4882a593Smuzhiyun MSP_ELEM_LEN_32 = 7 287*4882a593Smuzhiyun }; 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun enum msp_data_xfer_width { 290*4882a593Smuzhiyun MSP_DATA_TRANSFER_WIDTH_BYTE, 291*4882a593Smuzhiyun MSP_DATA_TRANSFER_WIDTH_HALFWORD, 292*4882a593Smuzhiyun MSP_DATA_TRANSFER_WIDTH_WORD 293*4882a593Smuzhiyun }; 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun enum msp_frame_sync { 296*4882a593Smuzhiyun MSP_FSYNC_UNIGNORE = 0, 297*4882a593Smuzhiyun MSP_FSYNC_IGNORE = 1, 298*4882a593Smuzhiyun }; 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun enum msp_phase2_start_mode { 301*4882a593Smuzhiyun MSP_PHASE2_START_MODE_IMEDIATE, 302*4882a593Smuzhiyun MSP_PHASE2_START_MODE_FSYNC 303*4882a593Smuzhiyun }; 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun enum msp_btf { 306*4882a593Smuzhiyun MSP_BTF_MS_BIT_FIRST = 0, 307*4882a593Smuzhiyun MSP_BTF_LS_BIT_FIRST = 1 308*4882a593Smuzhiyun }; 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun enum msp_fsync_pol { 311*4882a593Smuzhiyun MSP_FSYNC_POL_ACT_HI = 0, 312*4882a593Smuzhiyun MSP_FSYNC_POL_ACT_LO = 1 313*4882a593Smuzhiyun }; 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun /* Data delay (in bit clock cycles) */ 316*4882a593Smuzhiyun enum msp_delay { 317*4882a593Smuzhiyun MSP_DELAY_0 = 0, 318*4882a593Smuzhiyun MSP_DELAY_1 = 1, 319*4882a593Smuzhiyun MSP_DELAY_2 = 2, 320*4882a593Smuzhiyun MSP_DELAY_3 = 3 321*4882a593Smuzhiyun }; 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun /* Configurations of clocks (transmit, receive or sample rate generator) */ 324*4882a593Smuzhiyun enum msp_edge { 325*4882a593Smuzhiyun MSP_FALLING_EDGE = 0, 326*4882a593Smuzhiyun MSP_RISING_EDGE = 1, 327*4882a593Smuzhiyun }; 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun enum msp_hws { 330*4882a593Smuzhiyun MSP_SWAP_NONE = 0, 331*4882a593Smuzhiyun MSP_SWAP_BYTE_PER_WORD = 1, 332*4882a593Smuzhiyun MSP_SWAP_BYTE_PER_HALF_WORD = 2, 333*4882a593Smuzhiyun MSP_SWAP_HALF_WORD_PER_WORD = 3 334*4882a593Smuzhiyun }; 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun enum msp_compress_mode { 337*4882a593Smuzhiyun MSP_COMPRESS_MODE_LINEAR = 0, 338*4882a593Smuzhiyun MSP_COMPRESS_MODE_MU_LAW = 2, 339*4882a593Smuzhiyun MSP_COMPRESS_MODE_A_LAW = 3 340*4882a593Smuzhiyun }; 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun enum msp_expand_mode { 343*4882a593Smuzhiyun MSP_EXPAND_MODE_LINEAR = 0, 344*4882a593Smuzhiyun MSP_EXPAND_MODE_LINEAR_SIGNED = 1, 345*4882a593Smuzhiyun MSP_EXPAND_MODE_MU_LAW = 2, 346*4882a593Smuzhiyun MSP_EXPAND_MODE_A_LAW = 3 347*4882a593Smuzhiyun }; 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun #define MSP_FRAME_PERIOD_IN_MONO_MODE 256 350*4882a593Smuzhiyun #define MSP_FRAME_PERIOD_IN_STEREO_MODE 32 351*4882a593Smuzhiyun #define MSP_FRAME_WIDTH_IN_STEREO_MODE 16 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun enum msp_protocol { 354*4882a593Smuzhiyun MSP_I2S_PROTOCOL, 355*4882a593Smuzhiyun MSP_PCM_PROTOCOL, 356*4882a593Smuzhiyun MSP_PCM_COMPAND_PROTOCOL, 357*4882a593Smuzhiyun MSP_INVALID_PROTOCOL 358*4882a593Smuzhiyun }; 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun /* 361*4882a593Smuzhiyun * No of registers to backup during 362*4882a593Smuzhiyun * suspend resume 363*4882a593Smuzhiyun */ 364*4882a593Smuzhiyun #define MAX_MSP_BACKUP_REGS 36 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun enum i2s_direction_t { 367*4882a593Smuzhiyun MSP_DIR_TX = 0x01, 368*4882a593Smuzhiyun MSP_DIR_RX = 0x02, 369*4882a593Smuzhiyun }; 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun enum msp_data_size { 372*4882a593Smuzhiyun MSP_DATA_BITS_DEFAULT = -1, 373*4882a593Smuzhiyun MSP_DATA_BITS_8 = 0x00, 374*4882a593Smuzhiyun MSP_DATA_BITS_10, 375*4882a593Smuzhiyun MSP_DATA_BITS_12, 376*4882a593Smuzhiyun MSP_DATA_BITS_14, 377*4882a593Smuzhiyun MSP_DATA_BITS_16, 378*4882a593Smuzhiyun MSP_DATA_BITS_20, 379*4882a593Smuzhiyun MSP_DATA_BITS_24, 380*4882a593Smuzhiyun MSP_DATA_BITS_32, 381*4882a593Smuzhiyun }; 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun enum msp_state { 384*4882a593Smuzhiyun MSP_STATE_IDLE = 0, 385*4882a593Smuzhiyun MSP_STATE_CONFIGURED = 1, 386*4882a593Smuzhiyun MSP_STATE_RUNNING = 2, 387*4882a593Smuzhiyun }; 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun enum msp_rx_comparison_enable_mode { 390*4882a593Smuzhiyun MSP_COMPARISON_DISABLED = 0, 391*4882a593Smuzhiyun MSP_COMPARISON_NONEQUAL_ENABLED = 2, 392*4882a593Smuzhiyun MSP_COMPARISON_EQUAL_ENABLED = 3 393*4882a593Smuzhiyun }; 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun struct msp_multichannel_config { 396*4882a593Smuzhiyun bool rx_multichannel_enable; 397*4882a593Smuzhiyun bool tx_multichannel_enable; 398*4882a593Smuzhiyun enum msp_rx_comparison_enable_mode rx_comparison_enable_mode; 399*4882a593Smuzhiyun u8 padding; 400*4882a593Smuzhiyun u32 comparison_value; 401*4882a593Smuzhiyun u32 comparison_mask; 402*4882a593Smuzhiyun u32 rx_channel_0_enable; 403*4882a593Smuzhiyun u32 rx_channel_1_enable; 404*4882a593Smuzhiyun u32 rx_channel_2_enable; 405*4882a593Smuzhiyun u32 rx_channel_3_enable; 406*4882a593Smuzhiyun u32 tx_channel_0_enable; 407*4882a593Smuzhiyun u32 tx_channel_1_enable; 408*4882a593Smuzhiyun u32 tx_channel_2_enable; 409*4882a593Smuzhiyun u32 tx_channel_3_enable; 410*4882a593Smuzhiyun }; 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun struct msp_protdesc { 413*4882a593Smuzhiyun u32 rx_phase_mode; 414*4882a593Smuzhiyun u32 tx_phase_mode; 415*4882a593Smuzhiyun u32 rx_phase2_start_mode; 416*4882a593Smuzhiyun u32 tx_phase2_start_mode; 417*4882a593Smuzhiyun u32 rx_byte_order; 418*4882a593Smuzhiyun u32 tx_byte_order; 419*4882a593Smuzhiyun u32 rx_frame_len_1; 420*4882a593Smuzhiyun u32 rx_frame_len_2; 421*4882a593Smuzhiyun u32 tx_frame_len_1; 422*4882a593Smuzhiyun u32 tx_frame_len_2; 423*4882a593Smuzhiyun u32 rx_elem_len_1; 424*4882a593Smuzhiyun u32 rx_elem_len_2; 425*4882a593Smuzhiyun u32 tx_elem_len_1; 426*4882a593Smuzhiyun u32 tx_elem_len_2; 427*4882a593Smuzhiyun u32 rx_data_delay; 428*4882a593Smuzhiyun u32 tx_data_delay; 429*4882a593Smuzhiyun u32 rx_clk_pol; 430*4882a593Smuzhiyun u32 tx_clk_pol; 431*4882a593Smuzhiyun u32 rx_fsync_pol; 432*4882a593Smuzhiyun u32 tx_fsync_pol; 433*4882a593Smuzhiyun u32 rx_half_word_swap; 434*4882a593Smuzhiyun u32 tx_half_word_swap; 435*4882a593Smuzhiyun u32 compression_mode; 436*4882a593Smuzhiyun u32 expansion_mode; 437*4882a593Smuzhiyun u32 frame_sync_ignore; 438*4882a593Smuzhiyun u32 frame_period; 439*4882a593Smuzhiyun u32 frame_width; 440*4882a593Smuzhiyun u32 clocks_per_frame; 441*4882a593Smuzhiyun }; 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun struct ux500_msp_config { 444*4882a593Smuzhiyun unsigned int f_inputclk; 445*4882a593Smuzhiyun unsigned int rx_clk_sel; 446*4882a593Smuzhiyun unsigned int tx_clk_sel; 447*4882a593Smuzhiyun unsigned int srg_clk_sel; 448*4882a593Smuzhiyun unsigned int rx_fsync_pol; 449*4882a593Smuzhiyun unsigned int tx_fsync_pol; 450*4882a593Smuzhiyun unsigned int rx_fsync_sel; 451*4882a593Smuzhiyun unsigned int tx_fsync_sel; 452*4882a593Smuzhiyun unsigned int rx_fifo_config; 453*4882a593Smuzhiyun unsigned int tx_fifo_config; 454*4882a593Smuzhiyun unsigned int loopback_enable; 455*4882a593Smuzhiyun unsigned int tx_data_enable; 456*4882a593Smuzhiyun unsigned int default_protdesc; 457*4882a593Smuzhiyun struct msp_protdesc protdesc; 458*4882a593Smuzhiyun int multichannel_configured; 459*4882a593Smuzhiyun struct msp_multichannel_config multichannel_config; 460*4882a593Smuzhiyun unsigned int direction; 461*4882a593Smuzhiyun unsigned int protocol; 462*4882a593Smuzhiyun unsigned int frame_freq; 463*4882a593Smuzhiyun enum msp_data_size data_size; 464*4882a593Smuzhiyun unsigned int def_elem_len; 465*4882a593Smuzhiyun unsigned int iodelay; 466*4882a593Smuzhiyun }; 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun struct ux500_msp_dma_params { 469*4882a593Smuzhiyun unsigned int data_size; 470*4882a593Smuzhiyun dma_addr_t tx_rx_addr; 471*4882a593Smuzhiyun struct stedma40_chan_cfg *dma_cfg; 472*4882a593Smuzhiyun }; 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun struct ux500_msp { 475*4882a593Smuzhiyun int id; 476*4882a593Smuzhiyun void __iomem *registers; 477*4882a593Smuzhiyun struct device *dev; 478*4882a593Smuzhiyun struct ux500_msp_dma_params playback_dma_data; 479*4882a593Smuzhiyun struct ux500_msp_dma_params capture_dma_data; 480*4882a593Smuzhiyun enum msp_state msp_state; 481*4882a593Smuzhiyun int def_elem_len; 482*4882a593Smuzhiyun unsigned int dir_busy; 483*4882a593Smuzhiyun int loopback_enable; 484*4882a593Smuzhiyun unsigned int f_bitclk; 485*4882a593Smuzhiyun }; 486*4882a593Smuzhiyun 487*4882a593Smuzhiyun struct msp_i2s_platform_data; 488*4882a593Smuzhiyun int ux500_msp_i2s_init_msp(struct platform_device *pdev, 489*4882a593Smuzhiyun struct ux500_msp **msp_p, 490*4882a593Smuzhiyun struct msp_i2s_platform_data *platform_data); 491*4882a593Smuzhiyun void ux500_msp_i2s_cleanup_msp(struct platform_device *pdev, 492*4882a593Smuzhiyun struct ux500_msp *msp); 493*4882a593Smuzhiyun int ux500_msp_i2s_open(struct ux500_msp *msp, struct ux500_msp_config *config); 494*4882a593Smuzhiyun int ux500_msp_i2s_close(struct ux500_msp *msp, 495*4882a593Smuzhiyun unsigned int dir); 496*4882a593Smuzhiyun int ux500_msp_i2s_trigger(struct ux500_msp *msp, int cmd, 497*4882a593Smuzhiyun int direction); 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun #endif 500