1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * TXx9 ACLC AC97 driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2009 Atsushi Nemoto
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Based on RBTX49xx patch from CELF patch archive.
8*4882a593Smuzhiyun * (C) Copyright TOSHIBA CORPORATION 2004-2006
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/gfp.h>
17*4882a593Smuzhiyun #include <asm/mach-tx39xx/ioremap.h> /* for TXX9_DIRECTMAP_BASE */
18*4882a593Smuzhiyun #include <sound/core.h>
19*4882a593Smuzhiyun #include <sound/pcm.h>
20*4882a593Smuzhiyun #include <sound/soc.h>
21*4882a593Smuzhiyun #include "txx9aclc.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define AC97_DIR \
24*4882a593Smuzhiyun (SND_SOC_DAIDIR_PLAYBACK | SND_SOC_DAIDIR_CAPTURE)
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define AC97_RATES \
27*4882a593Smuzhiyun SNDRV_PCM_RATE_8000_48000
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
30*4882a593Smuzhiyun #define AC97_FMTS SNDRV_PCM_FMTBIT_S16_BE
31*4882a593Smuzhiyun #else
32*4882a593Smuzhiyun #define AC97_FMTS SNDRV_PCM_FMTBIT_S16_LE
33*4882a593Smuzhiyun #endif
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static DECLARE_WAIT_QUEUE_HEAD(ac97_waitq);
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* REVISIT: How to find txx9aclc_drvdata from snd_ac97? */
38*4882a593Smuzhiyun static struct txx9aclc_plat_drvdata *txx9aclc_drvdata;
39*4882a593Smuzhiyun
txx9aclc_regready(struct txx9aclc_plat_drvdata * drvdata)40*4882a593Smuzhiyun static int txx9aclc_regready(struct txx9aclc_plat_drvdata *drvdata)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun return __raw_readl(drvdata->base + ACINTSTS) & ACINT_REGACCRDY;
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* AC97 controller reads codec register */
txx9aclc_ac97_read(struct snd_ac97 * ac97,unsigned short reg)46*4882a593Smuzhiyun static unsigned short txx9aclc_ac97_read(struct snd_ac97 *ac97,
47*4882a593Smuzhiyun unsigned short reg)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun struct txx9aclc_plat_drvdata *drvdata = txx9aclc_drvdata;
50*4882a593Smuzhiyun void __iomem *base = drvdata->base;
51*4882a593Smuzhiyun u32 dat;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun if (!(__raw_readl(base + ACINTSTS) & ACINT_CODECRDY(ac97->num)))
54*4882a593Smuzhiyun return 0xffff;
55*4882a593Smuzhiyun reg |= ac97->num << 7;
56*4882a593Smuzhiyun dat = (reg << ACREGACC_REG_SHIFT) | ACREGACC_READ;
57*4882a593Smuzhiyun __raw_writel(dat, base + ACREGACC);
58*4882a593Smuzhiyun __raw_writel(ACINT_REGACCRDY, base + ACINTEN);
59*4882a593Smuzhiyun if (!wait_event_timeout(ac97_waitq, txx9aclc_regready(txx9aclc_drvdata), HZ)) {
60*4882a593Smuzhiyun __raw_writel(ACINT_REGACCRDY, base + ACINTDIS);
61*4882a593Smuzhiyun printk(KERN_ERR "ac97 read timeout (reg %#x)\n", reg);
62*4882a593Smuzhiyun dat = 0xffff;
63*4882a593Smuzhiyun goto done;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun dat = __raw_readl(base + ACREGACC);
66*4882a593Smuzhiyun if (((dat >> ACREGACC_REG_SHIFT) & 0xff) != reg) {
67*4882a593Smuzhiyun printk(KERN_ERR "reg mismatch %x with %x\n",
68*4882a593Smuzhiyun dat, reg);
69*4882a593Smuzhiyun dat = 0xffff;
70*4882a593Smuzhiyun goto done;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun dat = (dat >> ACREGACC_DAT_SHIFT) & 0xffff;
73*4882a593Smuzhiyun done:
74*4882a593Smuzhiyun __raw_writel(ACINT_REGACCRDY, base + ACINTDIS);
75*4882a593Smuzhiyun return dat;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* AC97 controller writes to codec register */
txx9aclc_ac97_write(struct snd_ac97 * ac97,unsigned short reg,unsigned short val)79*4882a593Smuzhiyun static void txx9aclc_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
80*4882a593Smuzhiyun unsigned short val)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun struct txx9aclc_plat_drvdata *drvdata = txx9aclc_drvdata;
83*4882a593Smuzhiyun void __iomem *base = drvdata->base;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun __raw_writel(((reg | (ac97->num << 7)) << ACREGACC_REG_SHIFT) |
86*4882a593Smuzhiyun (val << ACREGACC_DAT_SHIFT),
87*4882a593Smuzhiyun base + ACREGACC);
88*4882a593Smuzhiyun __raw_writel(ACINT_REGACCRDY, base + ACINTEN);
89*4882a593Smuzhiyun if (!wait_event_timeout(ac97_waitq, txx9aclc_regready(txx9aclc_drvdata), HZ)) {
90*4882a593Smuzhiyun printk(KERN_ERR
91*4882a593Smuzhiyun "ac97 write timeout (reg %#x)\n", reg);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun __raw_writel(ACINT_REGACCRDY, base + ACINTDIS);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
txx9aclc_ac97_cold_reset(struct snd_ac97 * ac97)96*4882a593Smuzhiyun static void txx9aclc_ac97_cold_reset(struct snd_ac97 *ac97)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun struct txx9aclc_plat_drvdata *drvdata = txx9aclc_drvdata;
99*4882a593Smuzhiyun void __iomem *base = drvdata->base;
100*4882a593Smuzhiyun u32 ready = ACINT_CODECRDY(ac97->num) | ACINT_REGACCRDY;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun __raw_writel(ACCTL_ENLINK, base + ACCTLDIS);
103*4882a593Smuzhiyun udelay(1);
104*4882a593Smuzhiyun __raw_writel(ACCTL_ENLINK, base + ACCTLEN);
105*4882a593Smuzhiyun /* wait for primary codec ready status */
106*4882a593Smuzhiyun __raw_writel(ready, base + ACINTEN);
107*4882a593Smuzhiyun if (!wait_event_timeout(ac97_waitq,
108*4882a593Smuzhiyun (__raw_readl(base + ACINTSTS) & ready) == ready,
109*4882a593Smuzhiyun HZ)) {
110*4882a593Smuzhiyun dev_err(&ac97->dev, "primary codec is not ready "
111*4882a593Smuzhiyun "(status %#x)\n",
112*4882a593Smuzhiyun __raw_readl(base + ACINTSTS));
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun __raw_writel(ACINT_REGACCRDY, base + ACINTSTS);
115*4882a593Smuzhiyun __raw_writel(ready, base + ACINTDIS);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* AC97 controller operations */
119*4882a593Smuzhiyun static struct snd_ac97_bus_ops txx9aclc_ac97_ops = {
120*4882a593Smuzhiyun .read = txx9aclc_ac97_read,
121*4882a593Smuzhiyun .write = txx9aclc_ac97_write,
122*4882a593Smuzhiyun .reset = txx9aclc_ac97_cold_reset,
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
txx9aclc_ac97_irq(int irq,void * dev_id)125*4882a593Smuzhiyun static irqreturn_t txx9aclc_ac97_irq(int irq, void *dev_id)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun struct txx9aclc_plat_drvdata *drvdata = dev_id;
128*4882a593Smuzhiyun void __iomem *base = drvdata->base;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun __raw_writel(__raw_readl(base + ACINTMSTS), base + ACINTDIS);
131*4882a593Smuzhiyun wake_up(&ac97_waitq);
132*4882a593Smuzhiyun return IRQ_HANDLED;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
txx9aclc_ac97_probe(struct snd_soc_dai * dai)135*4882a593Smuzhiyun static int txx9aclc_ac97_probe(struct snd_soc_dai *dai)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun txx9aclc_drvdata = snd_soc_dai_get_drvdata(dai);
138*4882a593Smuzhiyun return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
txx9aclc_ac97_remove(struct snd_soc_dai * dai)141*4882a593Smuzhiyun static int txx9aclc_ac97_remove(struct snd_soc_dai *dai)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun struct txx9aclc_plat_drvdata *drvdata = snd_soc_dai_get_drvdata(dai);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* disable AC-link */
146*4882a593Smuzhiyun __raw_writel(ACCTL_ENLINK, drvdata->base + ACCTLDIS);
147*4882a593Smuzhiyun txx9aclc_drvdata = NULL;
148*4882a593Smuzhiyun return 0;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun static struct snd_soc_dai_driver txx9aclc_ac97_dai = {
152*4882a593Smuzhiyun .probe = txx9aclc_ac97_probe,
153*4882a593Smuzhiyun .remove = txx9aclc_ac97_remove,
154*4882a593Smuzhiyun .playback = {
155*4882a593Smuzhiyun .rates = AC97_RATES,
156*4882a593Smuzhiyun .formats = AC97_FMTS,
157*4882a593Smuzhiyun .channels_min = 2,
158*4882a593Smuzhiyun .channels_max = 2,
159*4882a593Smuzhiyun },
160*4882a593Smuzhiyun .capture = {
161*4882a593Smuzhiyun .rates = AC97_RATES,
162*4882a593Smuzhiyun .formats = AC97_FMTS,
163*4882a593Smuzhiyun .channels_min = 2,
164*4882a593Smuzhiyun .channels_max = 2,
165*4882a593Smuzhiyun },
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun static const struct snd_soc_component_driver txx9aclc_ac97_component = {
169*4882a593Smuzhiyun .name = "txx9aclc-ac97",
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
txx9aclc_ac97_dev_probe(struct platform_device * pdev)172*4882a593Smuzhiyun static int txx9aclc_ac97_dev_probe(struct platform_device *pdev)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun struct txx9aclc_plat_drvdata *drvdata;
175*4882a593Smuzhiyun struct resource *r;
176*4882a593Smuzhiyun int err;
177*4882a593Smuzhiyun int irq;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
180*4882a593Smuzhiyun if (irq < 0)
181*4882a593Smuzhiyun return irq;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun drvdata = devm_kzalloc(&pdev->dev, sizeof(*drvdata), GFP_KERNEL);
184*4882a593Smuzhiyun if (!drvdata)
185*4882a593Smuzhiyun return -ENOMEM;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
188*4882a593Smuzhiyun drvdata->base = devm_ioremap_resource(&pdev->dev, r);
189*4882a593Smuzhiyun if (IS_ERR(drvdata->base))
190*4882a593Smuzhiyun return PTR_ERR(drvdata->base);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun platform_set_drvdata(pdev, drvdata);
193*4882a593Smuzhiyun drvdata->physbase = r->start;
194*4882a593Smuzhiyun if (sizeof(drvdata->physbase) > sizeof(r->start) &&
195*4882a593Smuzhiyun r->start >= TXX9_DIRECTMAP_BASE &&
196*4882a593Smuzhiyun r->start < TXX9_DIRECTMAP_BASE + 0x400000)
197*4882a593Smuzhiyun drvdata->physbase |= 0xf00000000ull;
198*4882a593Smuzhiyun err = devm_request_irq(&pdev->dev, irq, txx9aclc_ac97_irq,
199*4882a593Smuzhiyun 0, dev_name(&pdev->dev), drvdata);
200*4882a593Smuzhiyun if (err < 0)
201*4882a593Smuzhiyun return err;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun err = snd_soc_set_ac97_ops(&txx9aclc_ac97_ops);
204*4882a593Smuzhiyun if (err < 0)
205*4882a593Smuzhiyun return err;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun return devm_snd_soc_register_component(&pdev->dev, &txx9aclc_ac97_component,
208*4882a593Smuzhiyun &txx9aclc_ac97_dai, 1);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
txx9aclc_ac97_dev_remove(struct platform_device * pdev)211*4882a593Smuzhiyun static int txx9aclc_ac97_dev_remove(struct platform_device *pdev)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun snd_soc_set_ac97_ops(NULL);
214*4882a593Smuzhiyun return 0;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun static struct platform_driver txx9aclc_ac97_driver = {
218*4882a593Smuzhiyun .probe = txx9aclc_ac97_dev_probe,
219*4882a593Smuzhiyun .remove = txx9aclc_ac97_dev_remove,
220*4882a593Smuzhiyun .driver = {
221*4882a593Smuzhiyun .name = "txx9aclc-ac97",
222*4882a593Smuzhiyun },
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun module_platform_driver(txx9aclc_ac97_driver);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun MODULE_AUTHOR("Atsushi Nemoto <anemo@mba.ocn.ne.jp>");
228*4882a593Smuzhiyun MODULE_DESCRIPTION("TXx9 ACLC AC97 driver");
229*4882a593Smuzhiyun MODULE_LICENSE("GPL");
230*4882a593Smuzhiyun MODULE_ALIAS("platform:txx9aclc-ac97");
231