1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * omap-mcpdm.c -- OMAP ALSA SoC DAI driver using McPDM port
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2009 - 2011 Texas Instruments
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Misael Lopez Cruz <misael.lopez@ti.com>
8*4882a593Smuzhiyun * Contact: Jorge Eduardo Candelaria <x0107209@ti.com>
9*4882a593Smuzhiyun * Margarita Olaya <magi.olaya@ti.com>
10*4882a593Smuzhiyun * Peter Ujfalusi <peter.ujfalusi@ti.com>
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/irq.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/pm_runtime.h>
22*4882a593Smuzhiyun #include <linux/of_device.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <sound/core.h>
25*4882a593Smuzhiyun #include <sound/pcm.h>
26*4882a593Smuzhiyun #include <sound/pcm_params.h>
27*4882a593Smuzhiyun #include <sound/soc.h>
28*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include "omap-mcpdm.h"
31*4882a593Smuzhiyun #include "sdma-pcm.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun struct mcpdm_link_config {
34*4882a593Smuzhiyun u32 link_mask; /* channel mask for the direction */
35*4882a593Smuzhiyun u32 threshold; /* FIFO threshold */
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun struct omap_mcpdm {
39*4882a593Smuzhiyun struct device *dev;
40*4882a593Smuzhiyun unsigned long phys_base;
41*4882a593Smuzhiyun void __iomem *io_base;
42*4882a593Smuzhiyun int irq;
43*4882a593Smuzhiyun struct pm_qos_request pm_qos_req;
44*4882a593Smuzhiyun int latency[2];
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun struct mutex mutex;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* Playback/Capture configuration */
49*4882a593Smuzhiyun struct mcpdm_link_config config[2];
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* McPDM dn offsets for rx1, and 2 channels */
52*4882a593Smuzhiyun u32 dn_rx_offset;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* McPDM needs to be restarted due to runtime reconfiguration */
55*4882a593Smuzhiyun bool restart;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* pm state for suspend/resume handling */
58*4882a593Smuzhiyun int pm_active_count;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data dma_data[2];
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /*
64*4882a593Smuzhiyun * Stream DMA parameters
65*4882a593Smuzhiyun */
66*4882a593Smuzhiyun
omap_mcpdm_write(struct omap_mcpdm * mcpdm,u16 reg,u32 val)67*4882a593Smuzhiyun static inline void omap_mcpdm_write(struct omap_mcpdm *mcpdm, u16 reg, u32 val)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun writel_relaxed(val, mcpdm->io_base + reg);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
omap_mcpdm_read(struct omap_mcpdm * mcpdm,u16 reg)72*4882a593Smuzhiyun static inline int omap_mcpdm_read(struct omap_mcpdm *mcpdm, u16 reg)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun return readl_relaxed(mcpdm->io_base + reg);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #ifdef DEBUG
omap_mcpdm_reg_dump(struct omap_mcpdm * mcpdm)78*4882a593Smuzhiyun static void omap_mcpdm_reg_dump(struct omap_mcpdm *mcpdm)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun dev_dbg(mcpdm->dev, "***********************\n");
81*4882a593Smuzhiyun dev_dbg(mcpdm->dev, "IRQSTATUS_RAW: 0x%04x\n",
82*4882a593Smuzhiyun omap_mcpdm_read(mcpdm, MCPDM_REG_IRQSTATUS_RAW));
83*4882a593Smuzhiyun dev_dbg(mcpdm->dev, "IRQSTATUS: 0x%04x\n",
84*4882a593Smuzhiyun omap_mcpdm_read(mcpdm, MCPDM_REG_IRQSTATUS));
85*4882a593Smuzhiyun dev_dbg(mcpdm->dev, "IRQENABLE_SET: 0x%04x\n",
86*4882a593Smuzhiyun omap_mcpdm_read(mcpdm, MCPDM_REG_IRQENABLE_SET));
87*4882a593Smuzhiyun dev_dbg(mcpdm->dev, "IRQENABLE_CLR: 0x%04x\n",
88*4882a593Smuzhiyun omap_mcpdm_read(mcpdm, MCPDM_REG_IRQENABLE_CLR));
89*4882a593Smuzhiyun dev_dbg(mcpdm->dev, "IRQWAKE_EN: 0x%04x\n",
90*4882a593Smuzhiyun omap_mcpdm_read(mcpdm, MCPDM_REG_IRQWAKE_EN));
91*4882a593Smuzhiyun dev_dbg(mcpdm->dev, "DMAENABLE_SET: 0x%04x\n",
92*4882a593Smuzhiyun omap_mcpdm_read(mcpdm, MCPDM_REG_DMAENABLE_SET));
93*4882a593Smuzhiyun dev_dbg(mcpdm->dev, "DMAENABLE_CLR: 0x%04x\n",
94*4882a593Smuzhiyun omap_mcpdm_read(mcpdm, MCPDM_REG_DMAENABLE_CLR));
95*4882a593Smuzhiyun dev_dbg(mcpdm->dev, "DMAWAKEEN: 0x%04x\n",
96*4882a593Smuzhiyun omap_mcpdm_read(mcpdm, MCPDM_REG_DMAWAKEEN));
97*4882a593Smuzhiyun dev_dbg(mcpdm->dev, "CTRL: 0x%04x\n",
98*4882a593Smuzhiyun omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL));
99*4882a593Smuzhiyun dev_dbg(mcpdm->dev, "DN_DATA: 0x%04x\n",
100*4882a593Smuzhiyun omap_mcpdm_read(mcpdm, MCPDM_REG_DN_DATA));
101*4882a593Smuzhiyun dev_dbg(mcpdm->dev, "UP_DATA: 0x%04x\n",
102*4882a593Smuzhiyun omap_mcpdm_read(mcpdm, MCPDM_REG_UP_DATA));
103*4882a593Smuzhiyun dev_dbg(mcpdm->dev, "FIFO_CTRL_DN: 0x%04x\n",
104*4882a593Smuzhiyun omap_mcpdm_read(mcpdm, MCPDM_REG_FIFO_CTRL_DN));
105*4882a593Smuzhiyun dev_dbg(mcpdm->dev, "FIFO_CTRL_UP: 0x%04x\n",
106*4882a593Smuzhiyun omap_mcpdm_read(mcpdm, MCPDM_REG_FIFO_CTRL_UP));
107*4882a593Smuzhiyun dev_dbg(mcpdm->dev, "***********************\n");
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun #else
omap_mcpdm_reg_dump(struct omap_mcpdm * mcpdm)110*4882a593Smuzhiyun static void omap_mcpdm_reg_dump(struct omap_mcpdm *mcpdm) {}
111*4882a593Smuzhiyun #endif
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /*
114*4882a593Smuzhiyun * Enables the transfer through the PDM interface to/from the Phoenix
115*4882a593Smuzhiyun * codec by enabling the corresponding UP or DN channels.
116*4882a593Smuzhiyun */
omap_mcpdm_start(struct omap_mcpdm * mcpdm)117*4882a593Smuzhiyun static void omap_mcpdm_start(struct omap_mcpdm *mcpdm)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun u32 ctrl = omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL);
120*4882a593Smuzhiyun u32 link_mask = mcpdm->config[0].link_mask | mcpdm->config[1].link_mask;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun ctrl |= (MCPDM_SW_DN_RST | MCPDM_SW_UP_RST);
123*4882a593Smuzhiyun omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun ctrl |= link_mask;
126*4882a593Smuzhiyun omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun ctrl &= ~(MCPDM_SW_DN_RST | MCPDM_SW_UP_RST);
129*4882a593Smuzhiyun omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /*
133*4882a593Smuzhiyun * Disables the transfer through the PDM interface to/from the Phoenix
134*4882a593Smuzhiyun * codec by disabling the corresponding UP or DN channels.
135*4882a593Smuzhiyun */
omap_mcpdm_stop(struct omap_mcpdm * mcpdm)136*4882a593Smuzhiyun static void omap_mcpdm_stop(struct omap_mcpdm *mcpdm)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun u32 ctrl = omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL);
139*4882a593Smuzhiyun u32 link_mask = MCPDM_PDM_DN_MASK | MCPDM_PDM_UP_MASK;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun ctrl |= (MCPDM_SW_DN_RST | MCPDM_SW_UP_RST);
142*4882a593Smuzhiyun omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun ctrl &= ~(link_mask);
145*4882a593Smuzhiyun omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun ctrl &= ~(MCPDM_SW_DN_RST | MCPDM_SW_UP_RST);
148*4882a593Smuzhiyun omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /*
153*4882a593Smuzhiyun * Is the physical McPDM interface active.
154*4882a593Smuzhiyun */
omap_mcpdm_active(struct omap_mcpdm * mcpdm)155*4882a593Smuzhiyun static inline int omap_mcpdm_active(struct omap_mcpdm *mcpdm)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun return omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL) &
158*4882a593Smuzhiyun (MCPDM_PDM_DN_MASK | MCPDM_PDM_UP_MASK);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /*
162*4882a593Smuzhiyun * Configures McPDM uplink, and downlink for audio.
163*4882a593Smuzhiyun * This function should be called before omap_mcpdm_start.
164*4882a593Smuzhiyun */
omap_mcpdm_open_streams(struct omap_mcpdm * mcpdm)165*4882a593Smuzhiyun static void omap_mcpdm_open_streams(struct omap_mcpdm *mcpdm)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun u32 ctrl = omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl | MCPDM_WD_EN);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun omap_mcpdm_write(mcpdm, MCPDM_REG_IRQENABLE_SET,
172*4882a593Smuzhiyun MCPDM_DN_IRQ_EMPTY | MCPDM_DN_IRQ_FULL |
173*4882a593Smuzhiyun MCPDM_UP_IRQ_EMPTY | MCPDM_UP_IRQ_FULL);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* Enable DN RX1/2 offset cancellation feature, if configured */
176*4882a593Smuzhiyun if (mcpdm->dn_rx_offset) {
177*4882a593Smuzhiyun u32 dn_offset = mcpdm->dn_rx_offset;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun omap_mcpdm_write(mcpdm, MCPDM_REG_DN_OFFSET, dn_offset);
180*4882a593Smuzhiyun dn_offset |= (MCPDM_DN_OFST_RX1_EN | MCPDM_DN_OFST_RX2_EN);
181*4882a593Smuzhiyun omap_mcpdm_write(mcpdm, MCPDM_REG_DN_OFFSET, dn_offset);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun omap_mcpdm_write(mcpdm, MCPDM_REG_FIFO_CTRL_DN,
185*4882a593Smuzhiyun mcpdm->config[SNDRV_PCM_STREAM_PLAYBACK].threshold);
186*4882a593Smuzhiyun omap_mcpdm_write(mcpdm, MCPDM_REG_FIFO_CTRL_UP,
187*4882a593Smuzhiyun mcpdm->config[SNDRV_PCM_STREAM_CAPTURE].threshold);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun omap_mcpdm_write(mcpdm, MCPDM_REG_DMAENABLE_SET,
190*4882a593Smuzhiyun MCPDM_DMA_DN_ENABLE | MCPDM_DMA_UP_ENABLE);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /*
194*4882a593Smuzhiyun * Cleans McPDM uplink, and downlink configuration.
195*4882a593Smuzhiyun * This function should be called when the stream is closed.
196*4882a593Smuzhiyun */
omap_mcpdm_close_streams(struct omap_mcpdm * mcpdm)197*4882a593Smuzhiyun static void omap_mcpdm_close_streams(struct omap_mcpdm *mcpdm)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun /* Disable irq request generation for downlink */
200*4882a593Smuzhiyun omap_mcpdm_write(mcpdm, MCPDM_REG_IRQENABLE_CLR,
201*4882a593Smuzhiyun MCPDM_DN_IRQ_EMPTY | MCPDM_DN_IRQ_FULL);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /* Disable DMA request generation for downlink */
204*4882a593Smuzhiyun omap_mcpdm_write(mcpdm, MCPDM_REG_DMAENABLE_CLR, MCPDM_DMA_DN_ENABLE);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* Disable irq request generation for uplink */
207*4882a593Smuzhiyun omap_mcpdm_write(mcpdm, MCPDM_REG_IRQENABLE_CLR,
208*4882a593Smuzhiyun MCPDM_UP_IRQ_EMPTY | MCPDM_UP_IRQ_FULL);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* Disable DMA request generation for uplink */
211*4882a593Smuzhiyun omap_mcpdm_write(mcpdm, MCPDM_REG_DMAENABLE_CLR, MCPDM_DMA_UP_ENABLE);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* Disable RX1/2 offset cancellation */
214*4882a593Smuzhiyun if (mcpdm->dn_rx_offset)
215*4882a593Smuzhiyun omap_mcpdm_write(mcpdm, MCPDM_REG_DN_OFFSET, 0);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
omap_mcpdm_irq_handler(int irq,void * dev_id)218*4882a593Smuzhiyun static irqreturn_t omap_mcpdm_irq_handler(int irq, void *dev_id)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun struct omap_mcpdm *mcpdm = dev_id;
221*4882a593Smuzhiyun int irq_status;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun irq_status = omap_mcpdm_read(mcpdm, MCPDM_REG_IRQSTATUS);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* Acknowledge irq event */
226*4882a593Smuzhiyun omap_mcpdm_write(mcpdm, MCPDM_REG_IRQSTATUS, irq_status);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun if (irq_status & MCPDM_DN_IRQ_FULL)
229*4882a593Smuzhiyun dev_dbg(mcpdm->dev, "DN (playback) FIFO Full\n");
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun if (irq_status & MCPDM_DN_IRQ_EMPTY)
232*4882a593Smuzhiyun dev_dbg(mcpdm->dev, "DN (playback) FIFO Empty\n");
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun if (irq_status & MCPDM_DN_IRQ)
235*4882a593Smuzhiyun dev_dbg(mcpdm->dev, "DN (playback) write request\n");
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun if (irq_status & MCPDM_UP_IRQ_FULL)
238*4882a593Smuzhiyun dev_dbg(mcpdm->dev, "UP (capture) FIFO Full\n");
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun if (irq_status & MCPDM_UP_IRQ_EMPTY)
241*4882a593Smuzhiyun dev_dbg(mcpdm->dev, "UP (capture) FIFO Empty\n");
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun if (irq_status & MCPDM_UP_IRQ)
244*4882a593Smuzhiyun dev_dbg(mcpdm->dev, "UP (capture) write request\n");
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun return IRQ_HANDLED;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
omap_mcpdm_dai_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)249*4882a593Smuzhiyun static int omap_mcpdm_dai_startup(struct snd_pcm_substream *substream,
250*4882a593Smuzhiyun struct snd_soc_dai *dai)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun mutex_lock(&mcpdm->mutex);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun if (!snd_soc_dai_active(dai))
257*4882a593Smuzhiyun omap_mcpdm_open_streams(mcpdm);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun mutex_unlock(&mcpdm->mutex);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun return 0;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
omap_mcpdm_dai_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)264*4882a593Smuzhiyun static void omap_mcpdm_dai_shutdown(struct snd_pcm_substream *substream,
265*4882a593Smuzhiyun struct snd_soc_dai *dai)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
268*4882a593Smuzhiyun int tx = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
269*4882a593Smuzhiyun int stream1 = tx ? SNDRV_PCM_STREAM_PLAYBACK : SNDRV_PCM_STREAM_CAPTURE;
270*4882a593Smuzhiyun int stream2 = tx ? SNDRV_PCM_STREAM_CAPTURE : SNDRV_PCM_STREAM_PLAYBACK;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun mutex_lock(&mcpdm->mutex);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun if (!snd_soc_dai_active(dai)) {
275*4882a593Smuzhiyun if (omap_mcpdm_active(mcpdm)) {
276*4882a593Smuzhiyun omap_mcpdm_stop(mcpdm);
277*4882a593Smuzhiyun omap_mcpdm_close_streams(mcpdm);
278*4882a593Smuzhiyun mcpdm->config[0].link_mask = 0;
279*4882a593Smuzhiyun mcpdm->config[1].link_mask = 0;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun if (mcpdm->latency[stream2])
284*4882a593Smuzhiyun cpu_latency_qos_update_request(&mcpdm->pm_qos_req,
285*4882a593Smuzhiyun mcpdm->latency[stream2]);
286*4882a593Smuzhiyun else if (mcpdm->latency[stream1])
287*4882a593Smuzhiyun cpu_latency_qos_remove_request(&mcpdm->pm_qos_req);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun mcpdm->latency[stream1] = 0;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun mutex_unlock(&mcpdm->mutex);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
omap_mcpdm_dai_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)294*4882a593Smuzhiyun static int omap_mcpdm_dai_hw_params(struct snd_pcm_substream *substream,
295*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
296*4882a593Smuzhiyun struct snd_soc_dai *dai)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
299*4882a593Smuzhiyun int stream = substream->stream;
300*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data *dma_data;
301*4882a593Smuzhiyun u32 threshold;
302*4882a593Smuzhiyun int channels, latency;
303*4882a593Smuzhiyun int link_mask = 0;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun channels = params_channels(params);
306*4882a593Smuzhiyun switch (channels) {
307*4882a593Smuzhiyun case 5:
308*4882a593Smuzhiyun if (stream == SNDRV_PCM_STREAM_CAPTURE)
309*4882a593Smuzhiyun /* up to 3 channels for capture */
310*4882a593Smuzhiyun return -EINVAL;
311*4882a593Smuzhiyun link_mask |= 1 << 4;
312*4882a593Smuzhiyun fallthrough;
313*4882a593Smuzhiyun case 4:
314*4882a593Smuzhiyun if (stream == SNDRV_PCM_STREAM_CAPTURE)
315*4882a593Smuzhiyun /* up to 3 channels for capture */
316*4882a593Smuzhiyun return -EINVAL;
317*4882a593Smuzhiyun link_mask |= 1 << 3;
318*4882a593Smuzhiyun fallthrough;
319*4882a593Smuzhiyun case 3:
320*4882a593Smuzhiyun link_mask |= 1 << 2;
321*4882a593Smuzhiyun fallthrough;
322*4882a593Smuzhiyun case 2:
323*4882a593Smuzhiyun link_mask |= 1 << 1;
324*4882a593Smuzhiyun fallthrough;
325*4882a593Smuzhiyun case 1:
326*4882a593Smuzhiyun link_mask |= 1 << 0;
327*4882a593Smuzhiyun break;
328*4882a593Smuzhiyun default:
329*4882a593Smuzhiyun /* unsupported number of channels */
330*4882a593Smuzhiyun return -EINVAL;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun dma_data = snd_soc_dai_get_dma_data(dai, substream);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun threshold = mcpdm->config[stream].threshold;
336*4882a593Smuzhiyun /* Configure McPDM channels, and DMA packet size */
337*4882a593Smuzhiyun if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
338*4882a593Smuzhiyun link_mask <<= 3;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* If capture is not running assume a stereo stream to come */
341*4882a593Smuzhiyun if (!mcpdm->config[!stream].link_mask)
342*4882a593Smuzhiyun mcpdm->config[!stream].link_mask = 0x3;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun dma_data->maxburst =
345*4882a593Smuzhiyun (MCPDM_DN_THRES_MAX - threshold) * channels;
346*4882a593Smuzhiyun latency = threshold;
347*4882a593Smuzhiyun } else {
348*4882a593Smuzhiyun /* If playback is not running assume a stereo stream to come */
349*4882a593Smuzhiyun if (!mcpdm->config[!stream].link_mask)
350*4882a593Smuzhiyun mcpdm->config[!stream].link_mask = (0x3 << 3);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun dma_data->maxburst = threshold * channels;
353*4882a593Smuzhiyun latency = (MCPDM_DN_THRES_MAX - threshold);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /*
357*4882a593Smuzhiyun * The DMA must act to a DMA request within latency time (usec) to avoid
358*4882a593Smuzhiyun * under/overflow
359*4882a593Smuzhiyun */
360*4882a593Smuzhiyun mcpdm->latency[stream] = latency * USEC_PER_SEC / params_rate(params);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if (!mcpdm->latency[stream])
363*4882a593Smuzhiyun mcpdm->latency[stream] = 10;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /* Check if we need to restart McPDM with this stream */
366*4882a593Smuzhiyun if (mcpdm->config[stream].link_mask &&
367*4882a593Smuzhiyun mcpdm->config[stream].link_mask != link_mask)
368*4882a593Smuzhiyun mcpdm->restart = true;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun mcpdm->config[stream].link_mask = link_mask;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun return 0;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
omap_mcpdm_prepare(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)375*4882a593Smuzhiyun static int omap_mcpdm_prepare(struct snd_pcm_substream *substream,
376*4882a593Smuzhiyun struct snd_soc_dai *dai)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
379*4882a593Smuzhiyun struct pm_qos_request *pm_qos_req = &mcpdm->pm_qos_req;
380*4882a593Smuzhiyun int tx = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
381*4882a593Smuzhiyun int stream1 = tx ? SNDRV_PCM_STREAM_PLAYBACK : SNDRV_PCM_STREAM_CAPTURE;
382*4882a593Smuzhiyun int stream2 = tx ? SNDRV_PCM_STREAM_CAPTURE : SNDRV_PCM_STREAM_PLAYBACK;
383*4882a593Smuzhiyun int latency = mcpdm->latency[stream2];
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* Prevent omap hardware from hitting off between FIFO fills */
386*4882a593Smuzhiyun if (!latency || mcpdm->latency[stream1] < latency)
387*4882a593Smuzhiyun latency = mcpdm->latency[stream1];
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun if (cpu_latency_qos_request_active(pm_qos_req))
390*4882a593Smuzhiyun cpu_latency_qos_update_request(pm_qos_req, latency);
391*4882a593Smuzhiyun else if (latency)
392*4882a593Smuzhiyun cpu_latency_qos_add_request(pm_qos_req, latency);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun if (!omap_mcpdm_active(mcpdm)) {
395*4882a593Smuzhiyun omap_mcpdm_start(mcpdm);
396*4882a593Smuzhiyun omap_mcpdm_reg_dump(mcpdm);
397*4882a593Smuzhiyun } else if (mcpdm->restart) {
398*4882a593Smuzhiyun omap_mcpdm_stop(mcpdm);
399*4882a593Smuzhiyun omap_mcpdm_start(mcpdm);
400*4882a593Smuzhiyun mcpdm->restart = false;
401*4882a593Smuzhiyun omap_mcpdm_reg_dump(mcpdm);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun return 0;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun static const struct snd_soc_dai_ops omap_mcpdm_dai_ops = {
408*4882a593Smuzhiyun .startup = omap_mcpdm_dai_startup,
409*4882a593Smuzhiyun .shutdown = omap_mcpdm_dai_shutdown,
410*4882a593Smuzhiyun .hw_params = omap_mcpdm_dai_hw_params,
411*4882a593Smuzhiyun .prepare = omap_mcpdm_prepare,
412*4882a593Smuzhiyun };
413*4882a593Smuzhiyun
omap_mcpdm_probe(struct snd_soc_dai * dai)414*4882a593Smuzhiyun static int omap_mcpdm_probe(struct snd_soc_dai *dai)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
417*4882a593Smuzhiyun int ret;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun pm_runtime_enable(mcpdm->dev);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* Disable lines while request is ongoing */
422*4882a593Smuzhiyun pm_runtime_get_sync(mcpdm->dev);
423*4882a593Smuzhiyun omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, 0x00);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun ret = request_irq(mcpdm->irq, omap_mcpdm_irq_handler, 0, "McPDM",
426*4882a593Smuzhiyun (void *)mcpdm);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun pm_runtime_put_sync(mcpdm->dev);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun if (ret) {
431*4882a593Smuzhiyun dev_err(mcpdm->dev, "Request for IRQ failed\n");
432*4882a593Smuzhiyun pm_runtime_disable(mcpdm->dev);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /* Configure McPDM threshold values */
436*4882a593Smuzhiyun mcpdm->config[SNDRV_PCM_STREAM_PLAYBACK].threshold = 2;
437*4882a593Smuzhiyun mcpdm->config[SNDRV_PCM_STREAM_CAPTURE].threshold =
438*4882a593Smuzhiyun MCPDM_UP_THRES_MAX - 3;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun snd_soc_dai_init_dma_data(dai,
441*4882a593Smuzhiyun &mcpdm->dma_data[SNDRV_PCM_STREAM_PLAYBACK],
442*4882a593Smuzhiyun &mcpdm->dma_data[SNDRV_PCM_STREAM_CAPTURE]);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun return ret;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
omap_mcpdm_remove(struct snd_soc_dai * dai)447*4882a593Smuzhiyun static int omap_mcpdm_remove(struct snd_soc_dai *dai)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun free_irq(mcpdm->irq, (void *)mcpdm);
452*4882a593Smuzhiyun pm_runtime_disable(mcpdm->dev);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun if (cpu_latency_qos_request_active(&mcpdm->pm_qos_req))
455*4882a593Smuzhiyun cpu_latency_qos_remove_request(&mcpdm->pm_qos_req);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun return 0;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
omap_mcpdm_suspend(struct snd_soc_component * component)461*4882a593Smuzhiyun static int omap_mcpdm_suspend(struct snd_soc_component *component)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun struct omap_mcpdm *mcpdm = snd_soc_component_get_drvdata(component);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun if (snd_soc_component_active(component)) {
466*4882a593Smuzhiyun omap_mcpdm_stop(mcpdm);
467*4882a593Smuzhiyun omap_mcpdm_close_streams(mcpdm);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun mcpdm->pm_active_count = 0;
471*4882a593Smuzhiyun while (pm_runtime_active(mcpdm->dev)) {
472*4882a593Smuzhiyun pm_runtime_put_sync(mcpdm->dev);
473*4882a593Smuzhiyun mcpdm->pm_active_count++;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun return 0;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
omap_mcpdm_resume(struct snd_soc_component * component)479*4882a593Smuzhiyun static int omap_mcpdm_resume(struct snd_soc_component *component)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun struct omap_mcpdm *mcpdm = snd_soc_component_get_drvdata(component);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun if (mcpdm->pm_active_count) {
484*4882a593Smuzhiyun while (mcpdm->pm_active_count--)
485*4882a593Smuzhiyun pm_runtime_get_sync(mcpdm->dev);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun if (snd_soc_component_active(component)) {
488*4882a593Smuzhiyun omap_mcpdm_open_streams(mcpdm);
489*4882a593Smuzhiyun omap_mcpdm_start(mcpdm);
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun return 0;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun #else
497*4882a593Smuzhiyun #define omap_mcpdm_suspend NULL
498*4882a593Smuzhiyun #define omap_mcpdm_resume NULL
499*4882a593Smuzhiyun #endif
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun #define OMAP_MCPDM_RATES (SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000)
502*4882a593Smuzhiyun #define OMAP_MCPDM_FORMATS SNDRV_PCM_FMTBIT_S32_LE
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun static struct snd_soc_dai_driver omap_mcpdm_dai = {
505*4882a593Smuzhiyun .probe = omap_mcpdm_probe,
506*4882a593Smuzhiyun .remove = omap_mcpdm_remove,
507*4882a593Smuzhiyun .probe_order = SND_SOC_COMP_ORDER_LATE,
508*4882a593Smuzhiyun .remove_order = SND_SOC_COMP_ORDER_EARLY,
509*4882a593Smuzhiyun .playback = {
510*4882a593Smuzhiyun .channels_min = 1,
511*4882a593Smuzhiyun .channels_max = 5,
512*4882a593Smuzhiyun .rates = OMAP_MCPDM_RATES,
513*4882a593Smuzhiyun .formats = OMAP_MCPDM_FORMATS,
514*4882a593Smuzhiyun .sig_bits = 24,
515*4882a593Smuzhiyun },
516*4882a593Smuzhiyun .capture = {
517*4882a593Smuzhiyun .channels_min = 1,
518*4882a593Smuzhiyun .channels_max = 3,
519*4882a593Smuzhiyun .rates = OMAP_MCPDM_RATES,
520*4882a593Smuzhiyun .formats = OMAP_MCPDM_FORMATS,
521*4882a593Smuzhiyun .sig_bits = 24,
522*4882a593Smuzhiyun },
523*4882a593Smuzhiyun .ops = &omap_mcpdm_dai_ops,
524*4882a593Smuzhiyun };
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun static const struct snd_soc_component_driver omap_mcpdm_component = {
527*4882a593Smuzhiyun .name = "omap-mcpdm",
528*4882a593Smuzhiyun .suspend = omap_mcpdm_suspend,
529*4882a593Smuzhiyun .resume = omap_mcpdm_resume,
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun
omap_mcpdm_configure_dn_offsets(struct snd_soc_pcm_runtime * rtd,u8 rx1,u8 rx2)532*4882a593Smuzhiyun void omap_mcpdm_configure_dn_offsets(struct snd_soc_pcm_runtime *rtd,
533*4882a593Smuzhiyun u8 rx1, u8 rx2)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(asoc_rtd_to_cpu(rtd, 0));
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun mcpdm->dn_rx_offset = MCPDM_DNOFST_RX1(rx1) | MCPDM_DNOFST_RX2(rx2);
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(omap_mcpdm_configure_dn_offsets);
540*4882a593Smuzhiyun
asoc_mcpdm_probe(struct platform_device * pdev)541*4882a593Smuzhiyun static int asoc_mcpdm_probe(struct platform_device *pdev)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun struct omap_mcpdm *mcpdm;
544*4882a593Smuzhiyun struct resource *res;
545*4882a593Smuzhiyun int ret;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun mcpdm = devm_kzalloc(&pdev->dev, sizeof(struct omap_mcpdm), GFP_KERNEL);
548*4882a593Smuzhiyun if (!mcpdm)
549*4882a593Smuzhiyun return -ENOMEM;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun platform_set_drvdata(pdev, mcpdm);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun mutex_init(&mcpdm->mutex);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dma");
556*4882a593Smuzhiyun if (res == NULL)
557*4882a593Smuzhiyun return -ENOMEM;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun mcpdm->dma_data[0].addr = res->start + MCPDM_REG_DN_DATA;
560*4882a593Smuzhiyun mcpdm->dma_data[1].addr = res->start + MCPDM_REG_UP_DATA;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun mcpdm->dma_data[0].filter_data = "dn_link";
563*4882a593Smuzhiyun mcpdm->dma_data[1].filter_data = "up_link";
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
566*4882a593Smuzhiyun mcpdm->io_base = devm_ioremap_resource(&pdev->dev, res);
567*4882a593Smuzhiyun if (IS_ERR(mcpdm->io_base))
568*4882a593Smuzhiyun return PTR_ERR(mcpdm->io_base);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun mcpdm->irq = platform_get_irq(pdev, 0);
571*4882a593Smuzhiyun if (mcpdm->irq < 0)
572*4882a593Smuzhiyun return mcpdm->irq;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun mcpdm->dev = &pdev->dev;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&pdev->dev,
577*4882a593Smuzhiyun &omap_mcpdm_component,
578*4882a593Smuzhiyun &omap_mcpdm_dai, 1);
579*4882a593Smuzhiyun if (ret)
580*4882a593Smuzhiyun return ret;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun return sdma_pcm_platform_register(&pdev->dev, "dn_link", "up_link");
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun static const struct of_device_id omap_mcpdm_of_match[] = {
586*4882a593Smuzhiyun { .compatible = "ti,omap4-mcpdm", },
587*4882a593Smuzhiyun { }
588*4882a593Smuzhiyun };
589*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, omap_mcpdm_of_match);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun static struct platform_driver asoc_mcpdm_driver = {
592*4882a593Smuzhiyun .driver = {
593*4882a593Smuzhiyun .name = "omap-mcpdm",
594*4882a593Smuzhiyun .of_match_table = omap_mcpdm_of_match,
595*4882a593Smuzhiyun },
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun .probe = asoc_mcpdm_probe,
598*4882a593Smuzhiyun };
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun module_platform_driver(asoc_mcpdm_driver);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun MODULE_ALIAS("platform:omap-mcpdm");
603*4882a593Smuzhiyun MODULE_AUTHOR("Misael Lopez Cruz <misael.lopez@ti.com>");
604*4882a593Smuzhiyun MODULE_DESCRIPTION("OMAP PDM SoC Interface");
605*4882a593Smuzhiyun MODULE_LICENSE("GPL");
606