xref: /OK3568_Linux_fs/kernel/sound/soc/ti/omap-mcbsp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * omap-mcbsp.c  --  OMAP ALSA SoC DAI driver using McBSP port
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2008 Nokia Corporation
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
8*4882a593Smuzhiyun  *          Peter Ujfalusi <peter.ujfalusi@ti.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/device.h>
14*4882a593Smuzhiyun #include <linux/pm_runtime.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <sound/core.h>
18*4882a593Smuzhiyun #include <sound/pcm.h>
19*4882a593Smuzhiyun #include <sound/pcm_params.h>
20*4882a593Smuzhiyun #include <sound/initval.h>
21*4882a593Smuzhiyun #include <sound/soc.h>
22*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "omap-mcbsp-priv.h"
25*4882a593Smuzhiyun #include "omap-mcbsp.h"
26*4882a593Smuzhiyun #include "sdma-pcm.h"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define OMAP_MCBSP_RATES	(SNDRV_PCM_RATE_8000_96000)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun enum {
31*4882a593Smuzhiyun 	OMAP_MCBSP_WORD_8 = 0,
32*4882a593Smuzhiyun 	OMAP_MCBSP_WORD_12,
33*4882a593Smuzhiyun 	OMAP_MCBSP_WORD_16,
34*4882a593Smuzhiyun 	OMAP_MCBSP_WORD_20,
35*4882a593Smuzhiyun 	OMAP_MCBSP_WORD_24,
36*4882a593Smuzhiyun 	OMAP_MCBSP_WORD_32,
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
omap_mcbsp_dump_reg(struct omap_mcbsp * mcbsp)39*4882a593Smuzhiyun static void omap_mcbsp_dump_reg(struct omap_mcbsp *mcbsp)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun 	dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
42*4882a593Smuzhiyun 	dev_dbg(mcbsp->dev, "DRR2:  0x%04x\n", MCBSP_READ(mcbsp, DRR2));
43*4882a593Smuzhiyun 	dev_dbg(mcbsp->dev, "DRR1:  0x%04x\n", MCBSP_READ(mcbsp, DRR1));
44*4882a593Smuzhiyun 	dev_dbg(mcbsp->dev, "DXR2:  0x%04x\n", MCBSP_READ(mcbsp, DXR2));
45*4882a593Smuzhiyun 	dev_dbg(mcbsp->dev, "DXR1:  0x%04x\n", MCBSP_READ(mcbsp, DXR1));
46*4882a593Smuzhiyun 	dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n", MCBSP_READ(mcbsp, SPCR2));
47*4882a593Smuzhiyun 	dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n", MCBSP_READ(mcbsp, SPCR1));
48*4882a593Smuzhiyun 	dev_dbg(mcbsp->dev, "RCR2:  0x%04x\n", MCBSP_READ(mcbsp, RCR2));
49*4882a593Smuzhiyun 	dev_dbg(mcbsp->dev, "RCR1:  0x%04x\n", MCBSP_READ(mcbsp, RCR1));
50*4882a593Smuzhiyun 	dev_dbg(mcbsp->dev, "XCR2:  0x%04x\n", MCBSP_READ(mcbsp, XCR2));
51*4882a593Smuzhiyun 	dev_dbg(mcbsp->dev, "XCR1:  0x%04x\n", MCBSP_READ(mcbsp, XCR1));
52*4882a593Smuzhiyun 	dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n", MCBSP_READ(mcbsp, SRGR2));
53*4882a593Smuzhiyun 	dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n", MCBSP_READ(mcbsp, SRGR1));
54*4882a593Smuzhiyun 	dev_dbg(mcbsp->dev, "PCR0:  0x%04x\n", MCBSP_READ(mcbsp, PCR0));
55*4882a593Smuzhiyun 	dev_dbg(mcbsp->dev, "***********************\n");
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
omap2_mcbsp_set_clks_src(struct omap_mcbsp * mcbsp,u8 fck_src_id)58*4882a593Smuzhiyun static int omap2_mcbsp_set_clks_src(struct omap_mcbsp *mcbsp, u8 fck_src_id)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	struct clk *fck_src;
61*4882a593Smuzhiyun 	const char *src;
62*4882a593Smuzhiyun 	int r;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	if (fck_src_id == MCBSP_CLKS_PAD_SRC)
65*4882a593Smuzhiyun 		src = "pad_fck";
66*4882a593Smuzhiyun 	else if (fck_src_id == MCBSP_CLKS_PRCM_SRC)
67*4882a593Smuzhiyun 		src = "prcm_fck";
68*4882a593Smuzhiyun 	else
69*4882a593Smuzhiyun 		return -EINVAL;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	fck_src = clk_get(mcbsp->dev, src);
72*4882a593Smuzhiyun 	if (IS_ERR(fck_src)) {
73*4882a593Smuzhiyun 		dev_err(mcbsp->dev, "CLKS: could not clk_get() %s\n", src);
74*4882a593Smuzhiyun 		return -EINVAL;
75*4882a593Smuzhiyun 	}
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	pm_runtime_put_sync(mcbsp->dev);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	r = clk_set_parent(mcbsp->fclk, fck_src);
80*4882a593Smuzhiyun 	if (r)
81*4882a593Smuzhiyun 		dev_err(mcbsp->dev, "CLKS: could not clk_set_parent() to %s\n",
82*4882a593Smuzhiyun 			src);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	pm_runtime_get_sync(mcbsp->dev);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	clk_put(fck_src);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	return r;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
omap_mcbsp_irq_handler(int irq,void * data)91*4882a593Smuzhiyun static irqreturn_t omap_mcbsp_irq_handler(int irq, void *data)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = data;
94*4882a593Smuzhiyun 	u16 irqst;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	irqst = MCBSP_READ(mcbsp, IRQST);
97*4882a593Smuzhiyun 	dev_dbg(mcbsp->dev, "IRQ callback : 0x%x\n", irqst);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	if (irqst & RSYNCERREN)
100*4882a593Smuzhiyun 		dev_err(mcbsp->dev, "RX Frame Sync Error!\n");
101*4882a593Smuzhiyun 	if (irqst & RFSREN)
102*4882a593Smuzhiyun 		dev_dbg(mcbsp->dev, "RX Frame Sync\n");
103*4882a593Smuzhiyun 	if (irqst & REOFEN)
104*4882a593Smuzhiyun 		dev_dbg(mcbsp->dev, "RX End Of Frame\n");
105*4882a593Smuzhiyun 	if (irqst & RRDYEN)
106*4882a593Smuzhiyun 		dev_dbg(mcbsp->dev, "RX Buffer Threshold Reached\n");
107*4882a593Smuzhiyun 	if (irqst & RUNDFLEN)
108*4882a593Smuzhiyun 		dev_err(mcbsp->dev, "RX Buffer Underflow!\n");
109*4882a593Smuzhiyun 	if (irqst & ROVFLEN)
110*4882a593Smuzhiyun 		dev_err(mcbsp->dev, "RX Buffer Overflow!\n");
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	if (irqst & XSYNCERREN)
113*4882a593Smuzhiyun 		dev_err(mcbsp->dev, "TX Frame Sync Error!\n");
114*4882a593Smuzhiyun 	if (irqst & XFSXEN)
115*4882a593Smuzhiyun 		dev_dbg(mcbsp->dev, "TX Frame Sync\n");
116*4882a593Smuzhiyun 	if (irqst & XEOFEN)
117*4882a593Smuzhiyun 		dev_dbg(mcbsp->dev, "TX End Of Frame\n");
118*4882a593Smuzhiyun 	if (irqst & XRDYEN)
119*4882a593Smuzhiyun 		dev_dbg(mcbsp->dev, "TX Buffer threshold Reached\n");
120*4882a593Smuzhiyun 	if (irqst & XUNDFLEN)
121*4882a593Smuzhiyun 		dev_err(mcbsp->dev, "TX Buffer Underflow!\n");
122*4882a593Smuzhiyun 	if (irqst & XOVFLEN)
123*4882a593Smuzhiyun 		dev_err(mcbsp->dev, "TX Buffer Overflow!\n");
124*4882a593Smuzhiyun 	if (irqst & XEMPTYEOFEN)
125*4882a593Smuzhiyun 		dev_dbg(mcbsp->dev, "TX Buffer empty at end of frame\n");
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	MCBSP_WRITE(mcbsp, IRQST, irqst);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	return IRQ_HANDLED;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
omap_mcbsp_tx_irq_handler(int irq,void * data)132*4882a593Smuzhiyun static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *data)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = data;
135*4882a593Smuzhiyun 	u16 irqst_spcr2;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	irqst_spcr2 = MCBSP_READ(mcbsp, SPCR2);
138*4882a593Smuzhiyun 	dev_dbg(mcbsp->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	if (irqst_spcr2 & XSYNC_ERR) {
141*4882a593Smuzhiyun 		dev_err(mcbsp->dev, "TX Frame Sync Error! : 0x%x\n",
142*4882a593Smuzhiyun 			irqst_spcr2);
143*4882a593Smuzhiyun 		/* Writing zero to XSYNC_ERR clears the IRQ */
144*4882a593Smuzhiyun 		MCBSP_WRITE(mcbsp, SPCR2, MCBSP_READ_CACHE(mcbsp, SPCR2));
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	return IRQ_HANDLED;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
omap_mcbsp_rx_irq_handler(int irq,void * data)150*4882a593Smuzhiyun static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *data)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = data;
153*4882a593Smuzhiyun 	u16 irqst_spcr1;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	irqst_spcr1 = MCBSP_READ(mcbsp, SPCR1);
156*4882a593Smuzhiyun 	dev_dbg(mcbsp->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	if (irqst_spcr1 & RSYNC_ERR) {
159*4882a593Smuzhiyun 		dev_err(mcbsp->dev, "RX Frame Sync Error! : 0x%x\n",
160*4882a593Smuzhiyun 			irqst_spcr1);
161*4882a593Smuzhiyun 		/* Writing zero to RSYNC_ERR clears the IRQ */
162*4882a593Smuzhiyun 		MCBSP_WRITE(mcbsp, SPCR1, MCBSP_READ_CACHE(mcbsp, SPCR1));
163*4882a593Smuzhiyun 	}
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	return IRQ_HANDLED;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun /*
169*4882a593Smuzhiyun  * omap_mcbsp_config simply write a config to the
170*4882a593Smuzhiyun  * appropriate McBSP.
171*4882a593Smuzhiyun  * You either call this function or set the McBSP registers
172*4882a593Smuzhiyun  * by yourself before calling omap_mcbsp_start().
173*4882a593Smuzhiyun  */
omap_mcbsp_config(struct omap_mcbsp * mcbsp,const struct omap_mcbsp_reg_cfg * config)174*4882a593Smuzhiyun static void omap_mcbsp_config(struct omap_mcbsp *mcbsp,
175*4882a593Smuzhiyun 			      const struct omap_mcbsp_reg_cfg *config)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	dev_dbg(mcbsp->dev, "Configuring McBSP%d  phys_base: 0x%08lx\n",
178*4882a593Smuzhiyun 		mcbsp->id, mcbsp->phys_base);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	/* We write the given config */
181*4882a593Smuzhiyun 	MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
182*4882a593Smuzhiyun 	MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
183*4882a593Smuzhiyun 	MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
184*4882a593Smuzhiyun 	MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
185*4882a593Smuzhiyun 	MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
186*4882a593Smuzhiyun 	MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
187*4882a593Smuzhiyun 	MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
188*4882a593Smuzhiyun 	MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
189*4882a593Smuzhiyun 	MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
190*4882a593Smuzhiyun 	MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
191*4882a593Smuzhiyun 	MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
192*4882a593Smuzhiyun 	if (mcbsp->pdata->has_ccr) {
193*4882a593Smuzhiyun 		MCBSP_WRITE(mcbsp, XCCR, config->xccr);
194*4882a593Smuzhiyun 		MCBSP_WRITE(mcbsp, RCCR, config->rccr);
195*4882a593Smuzhiyun 	}
196*4882a593Smuzhiyun 	/* Enable wakeup behavior */
197*4882a593Smuzhiyun 	if (mcbsp->pdata->has_wakeup)
198*4882a593Smuzhiyun 		MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	/* Enable TX/RX sync error interrupts by default */
201*4882a593Smuzhiyun 	if (mcbsp->irq)
202*4882a593Smuzhiyun 		MCBSP_WRITE(mcbsp, IRQEN, RSYNCERREN | XSYNCERREN |
203*4882a593Smuzhiyun 			    RUNDFLEN | ROVFLEN | XUNDFLEN | XOVFLEN);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /**
207*4882a593Smuzhiyun  * omap_mcbsp_dma_reg_params - returns the address of mcbsp data register
208*4882a593Smuzhiyun  * @mcbsp: omap_mcbsp struct for the McBSP instance
209*4882a593Smuzhiyun  * @stream: Stream direction (playback/capture)
210*4882a593Smuzhiyun  *
211*4882a593Smuzhiyun  * Returns the address of mcbsp data transmit register or data receive register
212*4882a593Smuzhiyun  * to be used by DMA for transferring/receiving data
213*4882a593Smuzhiyun  */
omap_mcbsp_dma_reg_params(struct omap_mcbsp * mcbsp,unsigned int stream)214*4882a593Smuzhiyun static int omap_mcbsp_dma_reg_params(struct omap_mcbsp *mcbsp,
215*4882a593Smuzhiyun 				     unsigned int stream)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	int data_reg;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
220*4882a593Smuzhiyun 		if (mcbsp->pdata->reg_size == 2)
221*4882a593Smuzhiyun 			data_reg = OMAP_MCBSP_REG_DXR1;
222*4882a593Smuzhiyun 		else
223*4882a593Smuzhiyun 			data_reg = OMAP_MCBSP_REG_DXR;
224*4882a593Smuzhiyun 	} else {
225*4882a593Smuzhiyun 		if (mcbsp->pdata->reg_size == 2)
226*4882a593Smuzhiyun 			data_reg = OMAP_MCBSP_REG_DRR1;
227*4882a593Smuzhiyun 		else
228*4882a593Smuzhiyun 			data_reg = OMAP_MCBSP_REG_DRR;
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	return mcbsp->phys_dma_base + data_reg * mcbsp->pdata->reg_step;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /*
235*4882a593Smuzhiyun  * omap_mcbsp_set_rx_threshold configures the transmit threshold in words.
236*4882a593Smuzhiyun  * The threshold parameter is 1 based, and it is converted (threshold - 1)
237*4882a593Smuzhiyun  * for the THRSH2 register.
238*4882a593Smuzhiyun  */
omap_mcbsp_set_tx_threshold(struct omap_mcbsp * mcbsp,u16 threshold)239*4882a593Smuzhiyun static void omap_mcbsp_set_tx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	if (threshold && threshold <= mcbsp->max_tx_thres)
242*4882a593Smuzhiyun 		MCBSP_WRITE(mcbsp, THRSH2, threshold - 1);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun /*
246*4882a593Smuzhiyun  * omap_mcbsp_set_rx_threshold configures the receive threshold in words.
247*4882a593Smuzhiyun  * The threshold parameter is 1 based, and it is converted (threshold - 1)
248*4882a593Smuzhiyun  * for the THRSH1 register.
249*4882a593Smuzhiyun  */
omap_mcbsp_set_rx_threshold(struct omap_mcbsp * mcbsp,u16 threshold)250*4882a593Smuzhiyun static void omap_mcbsp_set_rx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	if (threshold && threshold <= mcbsp->max_rx_thres)
253*4882a593Smuzhiyun 		MCBSP_WRITE(mcbsp, THRSH1, threshold - 1);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun /*
257*4882a593Smuzhiyun  * omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO
258*4882a593Smuzhiyun  */
omap_mcbsp_get_tx_delay(struct omap_mcbsp * mcbsp)259*4882a593Smuzhiyun static u16 omap_mcbsp_get_tx_delay(struct omap_mcbsp *mcbsp)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	u16 buffstat;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	/* Returns the number of free locations in the buffer */
264*4882a593Smuzhiyun 	buffstat = MCBSP_READ(mcbsp, XBUFFSTAT);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	/* Number of slots are different in McBSP ports */
267*4882a593Smuzhiyun 	return mcbsp->pdata->buffer_size - buffstat;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun /*
271*4882a593Smuzhiyun  * omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO
272*4882a593Smuzhiyun  * to reach the threshold value (when the DMA will be triggered to read it)
273*4882a593Smuzhiyun  */
omap_mcbsp_get_rx_delay(struct omap_mcbsp * mcbsp)274*4882a593Smuzhiyun static u16 omap_mcbsp_get_rx_delay(struct omap_mcbsp *mcbsp)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	u16 buffstat, threshold;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	/* Returns the number of used locations in the buffer */
279*4882a593Smuzhiyun 	buffstat = MCBSP_READ(mcbsp, RBUFFSTAT);
280*4882a593Smuzhiyun 	/* RX threshold */
281*4882a593Smuzhiyun 	threshold = MCBSP_READ(mcbsp, THRSH1);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	/* Return the number of location till we reach the threshold limit */
284*4882a593Smuzhiyun 	if (threshold <= buffstat)
285*4882a593Smuzhiyun 		return 0;
286*4882a593Smuzhiyun 	else
287*4882a593Smuzhiyun 		return threshold - buffstat;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
omap_mcbsp_request(struct omap_mcbsp * mcbsp)290*4882a593Smuzhiyun static int omap_mcbsp_request(struct omap_mcbsp *mcbsp)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	void *reg_cache;
293*4882a593Smuzhiyun 	int err;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	reg_cache = kzalloc(mcbsp->reg_cache_size, GFP_KERNEL);
296*4882a593Smuzhiyun 	if (!reg_cache)
297*4882a593Smuzhiyun 		return -ENOMEM;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	spin_lock(&mcbsp->lock);
300*4882a593Smuzhiyun 	if (!mcbsp->free) {
301*4882a593Smuzhiyun 		dev_err(mcbsp->dev, "McBSP%d is currently in use\n", mcbsp->id);
302*4882a593Smuzhiyun 		err = -EBUSY;
303*4882a593Smuzhiyun 		goto err_kfree;
304*4882a593Smuzhiyun 	}
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	mcbsp->free = false;
307*4882a593Smuzhiyun 	mcbsp->reg_cache = reg_cache;
308*4882a593Smuzhiyun 	spin_unlock(&mcbsp->lock);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	if(mcbsp->pdata->ops && mcbsp->pdata->ops->request)
311*4882a593Smuzhiyun 		mcbsp->pdata->ops->request(mcbsp->id - 1);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	/*
314*4882a593Smuzhiyun 	 * Make sure that transmitter, receiver and sample-rate generator are
315*4882a593Smuzhiyun 	 * not running before activating IRQs.
316*4882a593Smuzhiyun 	 */
317*4882a593Smuzhiyun 	MCBSP_WRITE(mcbsp, SPCR1, 0);
318*4882a593Smuzhiyun 	MCBSP_WRITE(mcbsp, SPCR2, 0);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	if (mcbsp->irq) {
321*4882a593Smuzhiyun 		err = request_irq(mcbsp->irq, omap_mcbsp_irq_handler, 0,
322*4882a593Smuzhiyun 				  "McBSP", (void *)mcbsp);
323*4882a593Smuzhiyun 		if (err != 0) {
324*4882a593Smuzhiyun 			dev_err(mcbsp->dev, "Unable to request IRQ\n");
325*4882a593Smuzhiyun 			goto err_clk_disable;
326*4882a593Smuzhiyun 		}
327*4882a593Smuzhiyun 	} else {
328*4882a593Smuzhiyun 		err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler, 0,
329*4882a593Smuzhiyun 				  "McBSP TX", (void *)mcbsp);
330*4882a593Smuzhiyun 		if (err != 0) {
331*4882a593Smuzhiyun 			dev_err(mcbsp->dev, "Unable to request TX IRQ\n");
332*4882a593Smuzhiyun 			goto err_clk_disable;
333*4882a593Smuzhiyun 		}
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 		err = request_irq(mcbsp->rx_irq, omap_mcbsp_rx_irq_handler, 0,
336*4882a593Smuzhiyun 				  "McBSP RX", (void *)mcbsp);
337*4882a593Smuzhiyun 		if (err != 0) {
338*4882a593Smuzhiyun 			dev_err(mcbsp->dev, "Unable to request RX IRQ\n");
339*4882a593Smuzhiyun 			goto err_free_irq;
340*4882a593Smuzhiyun 		}
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	return 0;
344*4882a593Smuzhiyun err_free_irq:
345*4882a593Smuzhiyun 	free_irq(mcbsp->tx_irq, (void *)mcbsp);
346*4882a593Smuzhiyun err_clk_disable:
347*4882a593Smuzhiyun 	if(mcbsp->pdata->ops && mcbsp->pdata->ops->free)
348*4882a593Smuzhiyun 		mcbsp->pdata->ops->free(mcbsp->id - 1);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	/* Disable wakeup behavior */
351*4882a593Smuzhiyun 	if (mcbsp->pdata->has_wakeup)
352*4882a593Smuzhiyun 		MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	spin_lock(&mcbsp->lock);
355*4882a593Smuzhiyun 	mcbsp->free = true;
356*4882a593Smuzhiyun 	mcbsp->reg_cache = NULL;
357*4882a593Smuzhiyun err_kfree:
358*4882a593Smuzhiyun 	spin_unlock(&mcbsp->lock);
359*4882a593Smuzhiyun 	kfree(reg_cache);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	return err;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun 
omap_mcbsp_free(struct omap_mcbsp * mcbsp)364*4882a593Smuzhiyun static void omap_mcbsp_free(struct omap_mcbsp *mcbsp)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun 	void *reg_cache;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	if(mcbsp->pdata->ops && mcbsp->pdata->ops->free)
369*4882a593Smuzhiyun 		mcbsp->pdata->ops->free(mcbsp->id - 1);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	/* Disable wakeup behavior */
372*4882a593Smuzhiyun 	if (mcbsp->pdata->has_wakeup)
373*4882a593Smuzhiyun 		MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	/* Disable interrupt requests */
376*4882a593Smuzhiyun 	if (mcbsp->irq)
377*4882a593Smuzhiyun 		MCBSP_WRITE(mcbsp, IRQEN, 0);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	if (mcbsp->irq) {
380*4882a593Smuzhiyun 		free_irq(mcbsp->irq, (void *)mcbsp);
381*4882a593Smuzhiyun 	} else {
382*4882a593Smuzhiyun 		free_irq(mcbsp->rx_irq, (void *)mcbsp);
383*4882a593Smuzhiyun 		free_irq(mcbsp->tx_irq, (void *)mcbsp);
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	reg_cache = mcbsp->reg_cache;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	/*
389*4882a593Smuzhiyun 	 * Select CLKS source from internal source unconditionally before
390*4882a593Smuzhiyun 	 * marking the McBSP port as free.
391*4882a593Smuzhiyun 	 * If the external clock source via MCBSP_CLKS pin has been selected the
392*4882a593Smuzhiyun 	 * system will refuse to enter idle if the CLKS pin source is not reset
393*4882a593Smuzhiyun 	 * back to internal source.
394*4882a593Smuzhiyun 	 */
395*4882a593Smuzhiyun 	if (!mcbsp_omap1())
396*4882a593Smuzhiyun 		omap2_mcbsp_set_clks_src(mcbsp, MCBSP_CLKS_PRCM_SRC);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	spin_lock(&mcbsp->lock);
399*4882a593Smuzhiyun 	if (mcbsp->free)
400*4882a593Smuzhiyun 		dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
401*4882a593Smuzhiyun 	else
402*4882a593Smuzhiyun 		mcbsp->free = true;
403*4882a593Smuzhiyun 	mcbsp->reg_cache = NULL;
404*4882a593Smuzhiyun 	spin_unlock(&mcbsp->lock);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	kfree(reg_cache);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun /*
410*4882a593Smuzhiyun  * Here we start the McBSP, by enabling transmitter, receiver or both.
411*4882a593Smuzhiyun  * If no transmitter or receiver is active prior calling, then sample-rate
412*4882a593Smuzhiyun  * generator and frame sync are started.
413*4882a593Smuzhiyun  */
omap_mcbsp_start(struct omap_mcbsp * mcbsp,int stream)414*4882a593Smuzhiyun static void omap_mcbsp_start(struct omap_mcbsp *mcbsp, int stream)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun 	int tx = (stream == SNDRV_PCM_STREAM_PLAYBACK);
417*4882a593Smuzhiyun 	int rx = !tx;
418*4882a593Smuzhiyun 	int enable_srg = 0;
419*4882a593Smuzhiyun 	u16 w;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	if (mcbsp->st_data)
422*4882a593Smuzhiyun 		omap_mcbsp_st_start(mcbsp);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	/* Only enable SRG, if McBSP is master */
425*4882a593Smuzhiyun 	w = MCBSP_READ_CACHE(mcbsp, PCR0);
426*4882a593Smuzhiyun 	if (w & (FSXM | FSRM | CLKXM | CLKRM))
427*4882a593Smuzhiyun 		enable_srg = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
428*4882a593Smuzhiyun 				MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	if (enable_srg) {
431*4882a593Smuzhiyun 		/* Start the sample generator */
432*4882a593Smuzhiyun 		w = MCBSP_READ_CACHE(mcbsp, SPCR2);
433*4882a593Smuzhiyun 		MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
434*4882a593Smuzhiyun 	}
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	/* Enable transmitter and receiver */
437*4882a593Smuzhiyun 	tx &= 1;
438*4882a593Smuzhiyun 	w = MCBSP_READ_CACHE(mcbsp, SPCR2);
439*4882a593Smuzhiyun 	MCBSP_WRITE(mcbsp, SPCR2, w | tx);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	rx &= 1;
442*4882a593Smuzhiyun 	w = MCBSP_READ_CACHE(mcbsp, SPCR1);
443*4882a593Smuzhiyun 	MCBSP_WRITE(mcbsp, SPCR1, w | rx);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	/*
446*4882a593Smuzhiyun 	 * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
447*4882a593Smuzhiyun 	 * REVISIT: 100us may give enough time for two CLKSRG, however
448*4882a593Smuzhiyun 	 * due to some unknown PM related, clock gating etc. reason it
449*4882a593Smuzhiyun 	 * is now at 500us.
450*4882a593Smuzhiyun 	 */
451*4882a593Smuzhiyun 	udelay(500);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	if (enable_srg) {
454*4882a593Smuzhiyun 		/* Start frame sync */
455*4882a593Smuzhiyun 		w = MCBSP_READ_CACHE(mcbsp, SPCR2);
456*4882a593Smuzhiyun 		MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
457*4882a593Smuzhiyun 	}
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	if (mcbsp->pdata->has_ccr) {
460*4882a593Smuzhiyun 		/* Release the transmitter and receiver */
461*4882a593Smuzhiyun 		w = MCBSP_READ_CACHE(mcbsp, XCCR);
462*4882a593Smuzhiyun 		w &= ~(tx ? XDISABLE : 0);
463*4882a593Smuzhiyun 		MCBSP_WRITE(mcbsp, XCCR, w);
464*4882a593Smuzhiyun 		w = MCBSP_READ_CACHE(mcbsp, RCCR);
465*4882a593Smuzhiyun 		w &= ~(rx ? RDISABLE : 0);
466*4882a593Smuzhiyun 		MCBSP_WRITE(mcbsp, RCCR, w);
467*4882a593Smuzhiyun 	}
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	/* Dump McBSP Regs */
470*4882a593Smuzhiyun 	omap_mcbsp_dump_reg(mcbsp);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun 
omap_mcbsp_stop(struct omap_mcbsp * mcbsp,int stream)473*4882a593Smuzhiyun static void omap_mcbsp_stop(struct omap_mcbsp *mcbsp, int stream)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	int tx = (stream == SNDRV_PCM_STREAM_PLAYBACK);
476*4882a593Smuzhiyun 	int rx = !tx;
477*4882a593Smuzhiyun 	int idle;
478*4882a593Smuzhiyun 	u16 w;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	/* Reset transmitter */
481*4882a593Smuzhiyun 	tx &= 1;
482*4882a593Smuzhiyun 	if (mcbsp->pdata->has_ccr) {
483*4882a593Smuzhiyun 		w = MCBSP_READ_CACHE(mcbsp, XCCR);
484*4882a593Smuzhiyun 		w |= (tx ? XDISABLE : 0);
485*4882a593Smuzhiyun 		MCBSP_WRITE(mcbsp, XCCR, w);
486*4882a593Smuzhiyun 	}
487*4882a593Smuzhiyun 	w = MCBSP_READ_CACHE(mcbsp, SPCR2);
488*4882a593Smuzhiyun 	MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	/* Reset receiver */
491*4882a593Smuzhiyun 	rx &= 1;
492*4882a593Smuzhiyun 	if (mcbsp->pdata->has_ccr) {
493*4882a593Smuzhiyun 		w = MCBSP_READ_CACHE(mcbsp, RCCR);
494*4882a593Smuzhiyun 		w |= (rx ? RDISABLE : 0);
495*4882a593Smuzhiyun 		MCBSP_WRITE(mcbsp, RCCR, w);
496*4882a593Smuzhiyun 	}
497*4882a593Smuzhiyun 	w = MCBSP_READ_CACHE(mcbsp, SPCR1);
498*4882a593Smuzhiyun 	MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
501*4882a593Smuzhiyun 			MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	if (idle) {
504*4882a593Smuzhiyun 		/* Reset the sample rate generator */
505*4882a593Smuzhiyun 		w = MCBSP_READ_CACHE(mcbsp, SPCR2);
506*4882a593Smuzhiyun 		MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
507*4882a593Smuzhiyun 	}
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	if (mcbsp->st_data)
510*4882a593Smuzhiyun 		omap_mcbsp_st_stop(mcbsp);
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun #define max_thres(m)			(mcbsp->pdata->buffer_size)
514*4882a593Smuzhiyun #define valid_threshold(m, val)		((val) <= max_thres(m))
515*4882a593Smuzhiyun #define THRESHOLD_PROP_BUILDER(prop)					\
516*4882a593Smuzhiyun static ssize_t prop##_show(struct device *dev,				\
517*4882a593Smuzhiyun 			struct device_attribute *attr, char *buf)	\
518*4882a593Smuzhiyun {									\
519*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);		\
520*4882a593Smuzhiyun 									\
521*4882a593Smuzhiyun 	return sprintf(buf, "%u\n", mcbsp->prop);			\
522*4882a593Smuzhiyun }									\
523*4882a593Smuzhiyun 									\
524*4882a593Smuzhiyun static ssize_t prop##_store(struct device *dev,				\
525*4882a593Smuzhiyun 				struct device_attribute *attr,		\
526*4882a593Smuzhiyun 				const char *buf, size_t size)		\
527*4882a593Smuzhiyun {									\
528*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);		\
529*4882a593Smuzhiyun 	unsigned long val;						\
530*4882a593Smuzhiyun 	int status;							\
531*4882a593Smuzhiyun 									\
532*4882a593Smuzhiyun 	status = kstrtoul(buf, 0, &val);				\
533*4882a593Smuzhiyun 	if (status)							\
534*4882a593Smuzhiyun 		return status;						\
535*4882a593Smuzhiyun 									\
536*4882a593Smuzhiyun 	if (!valid_threshold(mcbsp, val))				\
537*4882a593Smuzhiyun 		return -EDOM;						\
538*4882a593Smuzhiyun 									\
539*4882a593Smuzhiyun 	mcbsp->prop = val;						\
540*4882a593Smuzhiyun 	return size;							\
541*4882a593Smuzhiyun }									\
542*4882a593Smuzhiyun 									\
543*4882a593Smuzhiyun static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store)
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun THRESHOLD_PROP_BUILDER(max_tx_thres);
546*4882a593Smuzhiyun THRESHOLD_PROP_BUILDER(max_rx_thres);
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun static const char * const dma_op_modes[] = {
549*4882a593Smuzhiyun 	"element", "threshold",
550*4882a593Smuzhiyun };
551*4882a593Smuzhiyun 
dma_op_mode_show(struct device * dev,struct device_attribute * attr,char * buf)552*4882a593Smuzhiyun static ssize_t dma_op_mode_show(struct device *dev,
553*4882a593Smuzhiyun 				struct device_attribute *attr, char *buf)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
556*4882a593Smuzhiyun 	int dma_op_mode, i = 0;
557*4882a593Smuzhiyun 	ssize_t len = 0;
558*4882a593Smuzhiyun 	const char * const *s;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	dma_op_mode = mcbsp->dma_op_mode;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
563*4882a593Smuzhiyun 		if (dma_op_mode == i)
564*4882a593Smuzhiyun 			len += sprintf(buf + len, "[%s] ", *s);
565*4882a593Smuzhiyun 		else
566*4882a593Smuzhiyun 			len += sprintf(buf + len, "%s ", *s);
567*4882a593Smuzhiyun 	}
568*4882a593Smuzhiyun 	len += sprintf(buf + len, "\n");
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	return len;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
dma_op_mode_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t size)573*4882a593Smuzhiyun static ssize_t dma_op_mode_store(struct device *dev,
574*4882a593Smuzhiyun 				 struct device_attribute *attr, const char *buf,
575*4882a593Smuzhiyun 				 size_t size)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
578*4882a593Smuzhiyun 	int i;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	i = sysfs_match_string(dma_op_modes, buf);
581*4882a593Smuzhiyun 	if (i < 0)
582*4882a593Smuzhiyun 		return i;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	spin_lock_irq(&mcbsp->lock);
585*4882a593Smuzhiyun 	if (!mcbsp->free) {
586*4882a593Smuzhiyun 		size = -EBUSY;
587*4882a593Smuzhiyun 		goto unlock;
588*4882a593Smuzhiyun 	}
589*4882a593Smuzhiyun 	mcbsp->dma_op_mode = i;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun unlock:
592*4882a593Smuzhiyun 	spin_unlock_irq(&mcbsp->lock);
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	return size;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun static DEVICE_ATTR_RW(dma_op_mode);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun static const struct attribute *additional_attrs[] = {
600*4882a593Smuzhiyun 	&dev_attr_max_tx_thres.attr,
601*4882a593Smuzhiyun 	&dev_attr_max_rx_thres.attr,
602*4882a593Smuzhiyun 	&dev_attr_dma_op_mode.attr,
603*4882a593Smuzhiyun 	NULL,
604*4882a593Smuzhiyun };
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun static const struct attribute_group additional_attr_group = {
607*4882a593Smuzhiyun 	.attrs = (struct attribute **)additional_attrs,
608*4882a593Smuzhiyun };
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun /*
611*4882a593Smuzhiyun  * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
612*4882a593Smuzhiyun  * 730 has only 2 McBSP, and both of them are MPU peripherals.
613*4882a593Smuzhiyun  */
omap_mcbsp_init(struct platform_device * pdev)614*4882a593Smuzhiyun static int omap_mcbsp_init(struct platform_device *pdev)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
617*4882a593Smuzhiyun 	struct resource *res;
618*4882a593Smuzhiyun 	int ret = 0;
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	spin_lock_init(&mcbsp->lock);
621*4882a593Smuzhiyun 	mcbsp->free = true;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
624*4882a593Smuzhiyun 	if (!res)
625*4882a593Smuzhiyun 		res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	mcbsp->io_base = devm_ioremap_resource(&pdev->dev, res);
628*4882a593Smuzhiyun 	if (IS_ERR(mcbsp->io_base))
629*4882a593Smuzhiyun 		return PTR_ERR(mcbsp->io_base);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	mcbsp->phys_base = res->start;
632*4882a593Smuzhiyun 	mcbsp->reg_cache_size = resource_size(res);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dma");
635*4882a593Smuzhiyun 	if (!res)
636*4882a593Smuzhiyun 		mcbsp->phys_dma_base = mcbsp->phys_base;
637*4882a593Smuzhiyun 	else
638*4882a593Smuzhiyun 		mcbsp->phys_dma_base = res->start;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	/*
641*4882a593Smuzhiyun 	 * OMAP1, 2 uses two interrupt lines: TX, RX
642*4882a593Smuzhiyun 	 * OMAP2430, OMAP3 SoC have combined IRQ line as well.
643*4882a593Smuzhiyun 	 * OMAP4 and newer SoC only have the combined IRQ line.
644*4882a593Smuzhiyun 	 * Use the combined IRQ if available since it gives better debugging
645*4882a593Smuzhiyun 	 * possibilities.
646*4882a593Smuzhiyun 	 */
647*4882a593Smuzhiyun 	mcbsp->irq = platform_get_irq_byname(pdev, "common");
648*4882a593Smuzhiyun 	if (mcbsp->irq == -ENXIO) {
649*4882a593Smuzhiyun 		mcbsp->tx_irq = platform_get_irq_byname(pdev, "tx");
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 		if (mcbsp->tx_irq == -ENXIO) {
652*4882a593Smuzhiyun 			mcbsp->irq = platform_get_irq(pdev, 0);
653*4882a593Smuzhiyun 			mcbsp->tx_irq = 0;
654*4882a593Smuzhiyun 		} else {
655*4882a593Smuzhiyun 			mcbsp->rx_irq = platform_get_irq_byname(pdev, "rx");
656*4882a593Smuzhiyun 			mcbsp->irq = 0;
657*4882a593Smuzhiyun 		}
658*4882a593Smuzhiyun 	}
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	if (!pdev->dev.of_node) {
661*4882a593Smuzhiyun 		res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
662*4882a593Smuzhiyun 		if (!res) {
663*4882a593Smuzhiyun 			dev_err(&pdev->dev, "invalid tx DMA channel\n");
664*4882a593Smuzhiyun 			return -ENODEV;
665*4882a593Smuzhiyun 		}
666*4882a593Smuzhiyun 		mcbsp->dma_req[0] = res->start;
667*4882a593Smuzhiyun 		mcbsp->dma_data[0].filter_data = &mcbsp->dma_req[0];
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 		res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
670*4882a593Smuzhiyun 		if (!res) {
671*4882a593Smuzhiyun 			dev_err(&pdev->dev, "invalid rx DMA channel\n");
672*4882a593Smuzhiyun 			return -ENODEV;
673*4882a593Smuzhiyun 		}
674*4882a593Smuzhiyun 		mcbsp->dma_req[1] = res->start;
675*4882a593Smuzhiyun 		mcbsp->dma_data[1].filter_data = &mcbsp->dma_req[1];
676*4882a593Smuzhiyun 	} else {
677*4882a593Smuzhiyun 		mcbsp->dma_data[0].filter_data = "tx";
678*4882a593Smuzhiyun 		mcbsp->dma_data[1].filter_data = "rx";
679*4882a593Smuzhiyun 	}
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	mcbsp->dma_data[0].addr = omap_mcbsp_dma_reg_params(mcbsp,
682*4882a593Smuzhiyun 						SNDRV_PCM_STREAM_PLAYBACK);
683*4882a593Smuzhiyun 	mcbsp->dma_data[1].addr = omap_mcbsp_dma_reg_params(mcbsp,
684*4882a593Smuzhiyun 						SNDRV_PCM_STREAM_CAPTURE);
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	mcbsp->fclk = devm_clk_get(&pdev->dev, "fck");
687*4882a593Smuzhiyun 	if (IS_ERR(mcbsp->fclk)) {
688*4882a593Smuzhiyun 		ret = PTR_ERR(mcbsp->fclk);
689*4882a593Smuzhiyun 		dev_err(mcbsp->dev, "unable to get fck: %d\n", ret);
690*4882a593Smuzhiyun 		return ret;
691*4882a593Smuzhiyun 	}
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
694*4882a593Smuzhiyun 	if (mcbsp->pdata->buffer_size) {
695*4882a593Smuzhiyun 		/*
696*4882a593Smuzhiyun 		 * Initially configure the maximum thresholds to a safe value.
697*4882a593Smuzhiyun 		 * The McBSP FIFO usage with these values should not go under
698*4882a593Smuzhiyun 		 * 16 locations.
699*4882a593Smuzhiyun 		 * If the whole FIFO without safety buffer is used, than there
700*4882a593Smuzhiyun 		 * is a possibility that the DMA will be not able to push the
701*4882a593Smuzhiyun 		 * new data on time, causing channel shifts in runtime.
702*4882a593Smuzhiyun 		 */
703*4882a593Smuzhiyun 		mcbsp->max_tx_thres = max_thres(mcbsp) - 0x10;
704*4882a593Smuzhiyun 		mcbsp->max_rx_thres = max_thres(mcbsp) - 0x10;
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 		ret = sysfs_create_group(&mcbsp->dev->kobj,
707*4882a593Smuzhiyun 					 &additional_attr_group);
708*4882a593Smuzhiyun 		if (ret) {
709*4882a593Smuzhiyun 			dev_err(mcbsp->dev,
710*4882a593Smuzhiyun 				"Unable to create additional controls\n");
711*4882a593Smuzhiyun 			return ret;
712*4882a593Smuzhiyun 		}
713*4882a593Smuzhiyun 	}
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	ret = omap_mcbsp_st_init(pdev);
716*4882a593Smuzhiyun 	if (ret)
717*4882a593Smuzhiyun 		goto err_st;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	return 0;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun err_st:
722*4882a593Smuzhiyun 	if (mcbsp->pdata->buffer_size)
723*4882a593Smuzhiyun 		sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
724*4882a593Smuzhiyun 	return ret;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun /*
728*4882a593Smuzhiyun  * Stream DMA parameters. DMA request line and port address are set runtime
729*4882a593Smuzhiyun  * since they are different between OMAP1 and later OMAPs
730*4882a593Smuzhiyun  */
omap_mcbsp_set_threshold(struct snd_pcm_substream * substream,unsigned int packet_size)731*4882a593Smuzhiyun static void omap_mcbsp_set_threshold(struct snd_pcm_substream *substream,
732*4882a593Smuzhiyun 		unsigned int packet_size)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun 	struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
735*4882a593Smuzhiyun 	struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(rtd, 0);
736*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
737*4882a593Smuzhiyun 	int words;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	/* No need to proceed further if McBSP does not have FIFO */
740*4882a593Smuzhiyun 	if (mcbsp->pdata->buffer_size == 0)
741*4882a593Smuzhiyun 		return;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	/*
744*4882a593Smuzhiyun 	 * Configure McBSP threshold based on either:
745*4882a593Smuzhiyun 	 * packet_size, when the sDMA is in packet mode, or based on the
746*4882a593Smuzhiyun 	 * period size in THRESHOLD mode, otherwise use McBSP threshold = 1
747*4882a593Smuzhiyun 	 * for mono streams.
748*4882a593Smuzhiyun 	 */
749*4882a593Smuzhiyun 	if (packet_size)
750*4882a593Smuzhiyun 		words = packet_size;
751*4882a593Smuzhiyun 	else
752*4882a593Smuzhiyun 		words = 1;
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	/* Configure McBSP internal buffer usage */
755*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
756*4882a593Smuzhiyun 		omap_mcbsp_set_tx_threshold(mcbsp, words);
757*4882a593Smuzhiyun 	else
758*4882a593Smuzhiyun 		omap_mcbsp_set_rx_threshold(mcbsp, words);
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun 
omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params * params,struct snd_pcm_hw_rule * rule)761*4882a593Smuzhiyun static int omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params *params,
762*4882a593Smuzhiyun 				    struct snd_pcm_hw_rule *rule)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun 	struct snd_interval *buffer_size = hw_param_interval(params,
765*4882a593Smuzhiyun 					SNDRV_PCM_HW_PARAM_BUFFER_SIZE);
766*4882a593Smuzhiyun 	struct snd_interval *channels = hw_param_interval(params,
767*4882a593Smuzhiyun 					SNDRV_PCM_HW_PARAM_CHANNELS);
768*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = rule->private;
769*4882a593Smuzhiyun 	struct snd_interval frames;
770*4882a593Smuzhiyun 	int size;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	snd_interval_any(&frames);
773*4882a593Smuzhiyun 	size = mcbsp->pdata->buffer_size;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	frames.min = size / channels->min;
776*4882a593Smuzhiyun 	frames.integer = 1;
777*4882a593Smuzhiyun 	return snd_interval_refine(buffer_size, &frames);
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun 
omap_mcbsp_dai_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * cpu_dai)780*4882a593Smuzhiyun static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
781*4882a593Smuzhiyun 				  struct snd_soc_dai *cpu_dai)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
784*4882a593Smuzhiyun 	int err = 0;
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	if (!snd_soc_dai_active(cpu_dai))
787*4882a593Smuzhiyun 		err = omap_mcbsp_request(mcbsp);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	/*
790*4882a593Smuzhiyun 	 * OMAP3 McBSP FIFO is word structured.
791*4882a593Smuzhiyun 	 * McBSP2 has 1024 + 256 = 1280 word long buffer,
792*4882a593Smuzhiyun 	 * McBSP1,3,4,5 has 128 word long buffer
793*4882a593Smuzhiyun 	 * This means that the size of the FIFO depends on the sample format.
794*4882a593Smuzhiyun 	 * For example on McBSP3:
795*4882a593Smuzhiyun 	 * 16bit samples: size is 128 * 2 = 256 bytes
796*4882a593Smuzhiyun 	 * 32bit samples: size is 128 * 4 = 512 bytes
797*4882a593Smuzhiyun 	 * It is simpler to place constraint for buffer and period based on
798*4882a593Smuzhiyun 	 * channels.
799*4882a593Smuzhiyun 	 * McBSP3 as example again (16 or 32 bit samples):
800*4882a593Smuzhiyun 	 * 1 channel (mono): size is 128 frames (128 words)
801*4882a593Smuzhiyun 	 * 2 channels (stereo): size is 128 / 2 = 64 frames (2 * 64 words)
802*4882a593Smuzhiyun 	 * 4 channels: size is 128 / 4 = 32 frames (4 * 32 words)
803*4882a593Smuzhiyun 	 */
804*4882a593Smuzhiyun 	if (mcbsp->pdata->buffer_size) {
805*4882a593Smuzhiyun 		/*
806*4882a593Smuzhiyun 		* Rule for the buffer size. We should not allow
807*4882a593Smuzhiyun 		* smaller buffer than the FIFO size to avoid underruns.
808*4882a593Smuzhiyun 		* This applies only for the playback stream.
809*4882a593Smuzhiyun 		*/
810*4882a593Smuzhiyun 		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
811*4882a593Smuzhiyun 			snd_pcm_hw_rule_add(substream->runtime, 0,
812*4882a593Smuzhiyun 					    SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
813*4882a593Smuzhiyun 					    omap_mcbsp_hwrule_min_buffersize,
814*4882a593Smuzhiyun 					    mcbsp,
815*4882a593Smuzhiyun 					    SNDRV_PCM_HW_PARAM_CHANNELS, -1);
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 		/* Make sure, that the period size is always even */
818*4882a593Smuzhiyun 		snd_pcm_hw_constraint_step(substream->runtime, 0,
819*4882a593Smuzhiyun 					   SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
820*4882a593Smuzhiyun 	}
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	return err;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun 
omap_mcbsp_dai_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * cpu_dai)825*4882a593Smuzhiyun static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
826*4882a593Smuzhiyun 				    struct snd_soc_dai *cpu_dai)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
829*4882a593Smuzhiyun 	int tx = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
830*4882a593Smuzhiyun 	int stream1 = tx ? SNDRV_PCM_STREAM_PLAYBACK : SNDRV_PCM_STREAM_CAPTURE;
831*4882a593Smuzhiyun 	int stream2 = tx ? SNDRV_PCM_STREAM_CAPTURE : SNDRV_PCM_STREAM_PLAYBACK;
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	if (mcbsp->latency[stream2])
834*4882a593Smuzhiyun 		cpu_latency_qos_update_request(&mcbsp->pm_qos_req,
835*4882a593Smuzhiyun 					       mcbsp->latency[stream2]);
836*4882a593Smuzhiyun 	else if (mcbsp->latency[stream1])
837*4882a593Smuzhiyun 		cpu_latency_qos_remove_request(&mcbsp->pm_qos_req);
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	mcbsp->latency[stream1] = 0;
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	if (!snd_soc_dai_active(cpu_dai)) {
842*4882a593Smuzhiyun 		omap_mcbsp_free(mcbsp);
843*4882a593Smuzhiyun 		mcbsp->configured = 0;
844*4882a593Smuzhiyun 	}
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun 
omap_mcbsp_dai_prepare(struct snd_pcm_substream * substream,struct snd_soc_dai * cpu_dai)847*4882a593Smuzhiyun static int omap_mcbsp_dai_prepare(struct snd_pcm_substream *substream,
848*4882a593Smuzhiyun 				  struct snd_soc_dai *cpu_dai)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
851*4882a593Smuzhiyun 	struct pm_qos_request *pm_qos_req = &mcbsp->pm_qos_req;
852*4882a593Smuzhiyun 	int tx = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
853*4882a593Smuzhiyun 	int stream1 = tx ? SNDRV_PCM_STREAM_PLAYBACK : SNDRV_PCM_STREAM_CAPTURE;
854*4882a593Smuzhiyun 	int stream2 = tx ? SNDRV_PCM_STREAM_CAPTURE : SNDRV_PCM_STREAM_PLAYBACK;
855*4882a593Smuzhiyun 	int latency = mcbsp->latency[stream2];
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	/* Prevent omap hardware from hitting off between FIFO fills */
858*4882a593Smuzhiyun 	if (!latency || mcbsp->latency[stream1] < latency)
859*4882a593Smuzhiyun 		latency = mcbsp->latency[stream1];
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	if (cpu_latency_qos_request_active(pm_qos_req))
862*4882a593Smuzhiyun 		cpu_latency_qos_update_request(pm_qos_req, latency);
863*4882a593Smuzhiyun 	else if (latency)
864*4882a593Smuzhiyun 		cpu_latency_qos_add_request(pm_qos_req, latency);
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	return 0;
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun 
omap_mcbsp_dai_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * cpu_dai)869*4882a593Smuzhiyun static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
870*4882a593Smuzhiyun 				  struct snd_soc_dai *cpu_dai)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	switch (cmd) {
875*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
876*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_RESUME:
877*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
878*4882a593Smuzhiyun 		mcbsp->active++;
879*4882a593Smuzhiyun 		omap_mcbsp_start(mcbsp, substream->stream);
880*4882a593Smuzhiyun 		break;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
883*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_SUSPEND:
884*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
885*4882a593Smuzhiyun 		omap_mcbsp_stop(mcbsp, substream->stream);
886*4882a593Smuzhiyun 		mcbsp->active--;
887*4882a593Smuzhiyun 		break;
888*4882a593Smuzhiyun 	default:
889*4882a593Smuzhiyun 		return -EINVAL;
890*4882a593Smuzhiyun 	}
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	return 0;
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun 
omap_mcbsp_dai_delay(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)895*4882a593Smuzhiyun static snd_pcm_sframes_t omap_mcbsp_dai_delay(
896*4882a593Smuzhiyun 			struct snd_pcm_substream *substream,
897*4882a593Smuzhiyun 			struct snd_soc_dai *dai)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun 	struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
900*4882a593Smuzhiyun 	struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(rtd, 0);
901*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
902*4882a593Smuzhiyun 	u16 fifo_use;
903*4882a593Smuzhiyun 	snd_pcm_sframes_t delay;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	/* No need to proceed further if McBSP does not have FIFO */
906*4882a593Smuzhiyun 	if (mcbsp->pdata->buffer_size == 0)
907*4882a593Smuzhiyun 		return 0;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
910*4882a593Smuzhiyun 		fifo_use = omap_mcbsp_get_tx_delay(mcbsp);
911*4882a593Smuzhiyun 	else
912*4882a593Smuzhiyun 		fifo_use = omap_mcbsp_get_rx_delay(mcbsp);
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	/*
915*4882a593Smuzhiyun 	 * Divide the used locations with the channel count to get the
916*4882a593Smuzhiyun 	 * FIFO usage in samples (don't care about partial samples in the
917*4882a593Smuzhiyun 	 * buffer).
918*4882a593Smuzhiyun 	 */
919*4882a593Smuzhiyun 	delay = fifo_use / substream->runtime->channels;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	return delay;
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun 
omap_mcbsp_dai_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * cpu_dai)924*4882a593Smuzhiyun static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
925*4882a593Smuzhiyun 				    struct snd_pcm_hw_params *params,
926*4882a593Smuzhiyun 				    struct snd_soc_dai *cpu_dai)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
929*4882a593Smuzhiyun 	struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
930*4882a593Smuzhiyun 	struct snd_dmaengine_dai_dma_data *dma_data;
931*4882a593Smuzhiyun 	int wlen, channels, wpf;
932*4882a593Smuzhiyun 	int pkt_size = 0;
933*4882a593Smuzhiyun 	unsigned int format, div, framesize, master;
934*4882a593Smuzhiyun 	unsigned int buffer_size = mcbsp->pdata->buffer_size;
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	dma_data = snd_soc_dai_get_dma_data(cpu_dai, substream);
937*4882a593Smuzhiyun 	channels = params_channels(params);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	switch (params_format(params)) {
940*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S16_LE:
941*4882a593Smuzhiyun 		wlen = 16;
942*4882a593Smuzhiyun 		break;
943*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S32_LE:
944*4882a593Smuzhiyun 		wlen = 32;
945*4882a593Smuzhiyun 		break;
946*4882a593Smuzhiyun 	default:
947*4882a593Smuzhiyun 		return -EINVAL;
948*4882a593Smuzhiyun 	}
949*4882a593Smuzhiyun 	if (buffer_size) {
950*4882a593Smuzhiyun 		int latency;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 		if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
953*4882a593Smuzhiyun 			int period_words, max_thrsh;
954*4882a593Smuzhiyun 			int divider = 0;
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 			period_words = params_period_bytes(params) / (wlen / 8);
957*4882a593Smuzhiyun 			if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
958*4882a593Smuzhiyun 				max_thrsh = mcbsp->max_tx_thres;
959*4882a593Smuzhiyun 			else
960*4882a593Smuzhiyun 				max_thrsh = mcbsp->max_rx_thres;
961*4882a593Smuzhiyun 			/*
962*4882a593Smuzhiyun 			 * Use sDMA packet mode if McBSP is in threshold mode:
963*4882a593Smuzhiyun 			 * If period words less than the FIFO size the packet
964*4882a593Smuzhiyun 			 * size is set to the number of period words, otherwise
965*4882a593Smuzhiyun 			 * Look for the biggest threshold value which divides
966*4882a593Smuzhiyun 			 * the period size evenly.
967*4882a593Smuzhiyun 			 */
968*4882a593Smuzhiyun 			divider = period_words / max_thrsh;
969*4882a593Smuzhiyun 			if (period_words % max_thrsh)
970*4882a593Smuzhiyun 				divider++;
971*4882a593Smuzhiyun 			while (period_words % divider &&
972*4882a593Smuzhiyun 				divider < period_words)
973*4882a593Smuzhiyun 				divider++;
974*4882a593Smuzhiyun 			if (divider == period_words)
975*4882a593Smuzhiyun 				return -EINVAL;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 			pkt_size = period_words / divider;
978*4882a593Smuzhiyun 		} else if (channels > 1) {
979*4882a593Smuzhiyun 			/* Use packet mode for non mono streams */
980*4882a593Smuzhiyun 			pkt_size = channels;
981*4882a593Smuzhiyun 		}
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 		latency = (buffer_size - pkt_size) / channels;
984*4882a593Smuzhiyun 		latency = latency * USEC_PER_SEC /
985*4882a593Smuzhiyun 			  (params->rate_num / params->rate_den);
986*4882a593Smuzhiyun 		mcbsp->latency[substream->stream] = latency;
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 		omap_mcbsp_set_threshold(substream, pkt_size);
989*4882a593Smuzhiyun 	}
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	dma_data->maxburst = pkt_size;
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	if (mcbsp->configured) {
994*4882a593Smuzhiyun 		/* McBSP already configured by another stream */
995*4882a593Smuzhiyun 		return 0;
996*4882a593Smuzhiyun 	}
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	regs->rcr2	&= ~(RPHASE | RFRLEN2(0x7f) | RWDLEN2(7));
999*4882a593Smuzhiyun 	regs->xcr2	&= ~(RPHASE | XFRLEN2(0x7f) | XWDLEN2(7));
1000*4882a593Smuzhiyun 	regs->rcr1	&= ~(RFRLEN1(0x7f) | RWDLEN1(7));
1001*4882a593Smuzhiyun 	regs->xcr1	&= ~(XFRLEN1(0x7f) | XWDLEN1(7));
1002*4882a593Smuzhiyun 	format = mcbsp->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
1003*4882a593Smuzhiyun 	wpf = channels;
1004*4882a593Smuzhiyun 	if (channels == 2 && (format == SND_SOC_DAIFMT_I2S ||
1005*4882a593Smuzhiyun 			      format == SND_SOC_DAIFMT_LEFT_J)) {
1006*4882a593Smuzhiyun 		/* Use dual-phase frames */
1007*4882a593Smuzhiyun 		regs->rcr2	|= RPHASE;
1008*4882a593Smuzhiyun 		regs->xcr2	|= XPHASE;
1009*4882a593Smuzhiyun 		/* Set 1 word per (McBSP) frame for phase1 and phase2 */
1010*4882a593Smuzhiyun 		wpf--;
1011*4882a593Smuzhiyun 		regs->rcr2	|= RFRLEN2(wpf - 1);
1012*4882a593Smuzhiyun 		regs->xcr2	|= XFRLEN2(wpf - 1);
1013*4882a593Smuzhiyun 	}
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	regs->rcr1	|= RFRLEN1(wpf - 1);
1016*4882a593Smuzhiyun 	regs->xcr1	|= XFRLEN1(wpf - 1);
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	switch (params_format(params)) {
1019*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S16_LE:
1020*4882a593Smuzhiyun 		/* Set word lengths */
1021*4882a593Smuzhiyun 		regs->rcr2	|= RWDLEN2(OMAP_MCBSP_WORD_16);
1022*4882a593Smuzhiyun 		regs->rcr1	|= RWDLEN1(OMAP_MCBSP_WORD_16);
1023*4882a593Smuzhiyun 		regs->xcr2	|= XWDLEN2(OMAP_MCBSP_WORD_16);
1024*4882a593Smuzhiyun 		regs->xcr1	|= XWDLEN1(OMAP_MCBSP_WORD_16);
1025*4882a593Smuzhiyun 		break;
1026*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S32_LE:
1027*4882a593Smuzhiyun 		/* Set word lengths */
1028*4882a593Smuzhiyun 		regs->rcr2	|= RWDLEN2(OMAP_MCBSP_WORD_32);
1029*4882a593Smuzhiyun 		regs->rcr1	|= RWDLEN1(OMAP_MCBSP_WORD_32);
1030*4882a593Smuzhiyun 		regs->xcr2	|= XWDLEN2(OMAP_MCBSP_WORD_32);
1031*4882a593Smuzhiyun 		regs->xcr1	|= XWDLEN1(OMAP_MCBSP_WORD_32);
1032*4882a593Smuzhiyun 		break;
1033*4882a593Smuzhiyun 	default:
1034*4882a593Smuzhiyun 		/* Unsupported PCM format */
1035*4882a593Smuzhiyun 		return -EINVAL;
1036*4882a593Smuzhiyun 	}
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	/* In McBSP master modes, FRAME (i.e. sample rate) is generated
1039*4882a593Smuzhiyun 	 * by _counting_ BCLKs. Calculate frame size in BCLKs */
1040*4882a593Smuzhiyun 	master = mcbsp->fmt & SND_SOC_DAIFMT_MASTER_MASK;
1041*4882a593Smuzhiyun 	if (master ==	SND_SOC_DAIFMT_CBS_CFS) {
1042*4882a593Smuzhiyun 		div = mcbsp->clk_div ? mcbsp->clk_div : 1;
1043*4882a593Smuzhiyun 		framesize = (mcbsp->in_freq / div) / params_rate(params);
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 		if (framesize < wlen * channels) {
1046*4882a593Smuzhiyun 			printk(KERN_ERR "%s: not enough bandwidth for desired rate and "
1047*4882a593Smuzhiyun 					"channels\n", __func__);
1048*4882a593Smuzhiyun 			return -EINVAL;
1049*4882a593Smuzhiyun 		}
1050*4882a593Smuzhiyun 	} else
1051*4882a593Smuzhiyun 		framesize = wlen * channels;
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	/* Set FS period and length in terms of bit clock periods */
1054*4882a593Smuzhiyun 	regs->srgr2	&= ~FPER(0xfff);
1055*4882a593Smuzhiyun 	regs->srgr1	&= ~FWID(0xff);
1056*4882a593Smuzhiyun 	switch (format) {
1057*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
1058*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
1059*4882a593Smuzhiyun 		regs->srgr2	|= FPER(framesize - 1);
1060*4882a593Smuzhiyun 		regs->srgr1	|= FWID((framesize >> 1) - 1);
1061*4882a593Smuzhiyun 		break;
1062*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
1063*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_B:
1064*4882a593Smuzhiyun 		regs->srgr2	|= FPER(framesize - 1);
1065*4882a593Smuzhiyun 		regs->srgr1	|= FWID(0);
1066*4882a593Smuzhiyun 		break;
1067*4882a593Smuzhiyun 	}
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	omap_mcbsp_config(mcbsp, &mcbsp->cfg_regs);
1070*4882a593Smuzhiyun 	mcbsp->wlen = wlen;
1071*4882a593Smuzhiyun 	mcbsp->configured = 1;
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	return 0;
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun /*
1077*4882a593Smuzhiyun  * This must be called before _set_clkdiv and _set_sysclk since McBSP register
1078*4882a593Smuzhiyun  * cache is initialized here
1079*4882a593Smuzhiyun  */
omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai * cpu_dai,unsigned int fmt)1080*4882a593Smuzhiyun static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
1081*4882a593Smuzhiyun 				      unsigned int fmt)
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
1084*4882a593Smuzhiyun 	struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
1085*4882a593Smuzhiyun 	bool inv_fs = false;
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	if (mcbsp->configured)
1088*4882a593Smuzhiyun 		return 0;
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	mcbsp->fmt = fmt;
1091*4882a593Smuzhiyun 	memset(regs, 0, sizeof(*regs));
1092*4882a593Smuzhiyun 	/* Generic McBSP register settings */
1093*4882a593Smuzhiyun 	regs->spcr2	|= XINTM(3) | FREE;
1094*4882a593Smuzhiyun 	regs->spcr1	|= RINTM(3);
1095*4882a593Smuzhiyun 	/* RFIG and XFIG are not defined in 2430 and on OMAP3+ */
1096*4882a593Smuzhiyun 	if (!mcbsp->pdata->has_ccr) {
1097*4882a593Smuzhiyun 		regs->rcr2	|= RFIG;
1098*4882a593Smuzhiyun 		regs->xcr2	|= XFIG;
1099*4882a593Smuzhiyun 	}
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	/* Configure XCCR/RCCR only for revisions which have ccr registers */
1102*4882a593Smuzhiyun 	if (mcbsp->pdata->has_ccr) {
1103*4882a593Smuzhiyun 		regs->xccr = DXENDLY(1) | XDMAEN | XDISABLE;
1104*4882a593Smuzhiyun 		regs->rccr = RFULL_CYCLE | RDMAEN | RDISABLE;
1105*4882a593Smuzhiyun 	}
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1108*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
1109*4882a593Smuzhiyun 		/* 1-bit data delay */
1110*4882a593Smuzhiyun 		regs->rcr2	|= RDATDLY(1);
1111*4882a593Smuzhiyun 		regs->xcr2	|= XDATDLY(1);
1112*4882a593Smuzhiyun 		break;
1113*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
1114*4882a593Smuzhiyun 		/* 0-bit data delay */
1115*4882a593Smuzhiyun 		regs->rcr2	|= RDATDLY(0);
1116*4882a593Smuzhiyun 		regs->xcr2	|= XDATDLY(0);
1117*4882a593Smuzhiyun 		regs->spcr1	|= RJUST(2);
1118*4882a593Smuzhiyun 		/* Invert FS polarity configuration */
1119*4882a593Smuzhiyun 		inv_fs = true;
1120*4882a593Smuzhiyun 		break;
1121*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
1122*4882a593Smuzhiyun 		/* 1-bit data delay */
1123*4882a593Smuzhiyun 		regs->rcr2      |= RDATDLY(1);
1124*4882a593Smuzhiyun 		regs->xcr2      |= XDATDLY(1);
1125*4882a593Smuzhiyun 		/* Invert FS polarity configuration */
1126*4882a593Smuzhiyun 		inv_fs = true;
1127*4882a593Smuzhiyun 		break;
1128*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_B:
1129*4882a593Smuzhiyun 		/* 0-bit data delay */
1130*4882a593Smuzhiyun 		regs->rcr2      |= RDATDLY(0);
1131*4882a593Smuzhiyun 		regs->xcr2      |= XDATDLY(0);
1132*4882a593Smuzhiyun 		/* Invert FS polarity configuration */
1133*4882a593Smuzhiyun 		inv_fs = true;
1134*4882a593Smuzhiyun 		break;
1135*4882a593Smuzhiyun 	default:
1136*4882a593Smuzhiyun 		/* Unsupported data format */
1137*4882a593Smuzhiyun 		return -EINVAL;
1138*4882a593Smuzhiyun 	}
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1141*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
1142*4882a593Smuzhiyun 		/* McBSP master. Set FS and bit clocks as outputs */
1143*4882a593Smuzhiyun 		regs->pcr0	|= FSXM | FSRM |
1144*4882a593Smuzhiyun 				   CLKXM | CLKRM;
1145*4882a593Smuzhiyun 		/* Sample rate generator drives the FS */
1146*4882a593Smuzhiyun 		regs->srgr2	|= FSGM;
1147*4882a593Smuzhiyun 		break;
1148*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFS:
1149*4882a593Smuzhiyun 		/* McBSP slave. FS clock as output */
1150*4882a593Smuzhiyun 		regs->srgr2	|= FSGM;
1151*4882a593Smuzhiyun 		regs->pcr0	|= FSXM | FSRM;
1152*4882a593Smuzhiyun 		break;
1153*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
1154*4882a593Smuzhiyun 		/* McBSP slave */
1155*4882a593Smuzhiyun 		break;
1156*4882a593Smuzhiyun 	default:
1157*4882a593Smuzhiyun 		/* Unsupported master/slave configuration */
1158*4882a593Smuzhiyun 		return -EINVAL;
1159*4882a593Smuzhiyun 	}
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	/* Set bit clock (CLKX/CLKR) and FS polarities */
1162*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1163*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
1164*4882a593Smuzhiyun 		/*
1165*4882a593Smuzhiyun 		 * Normal BCLK + FS.
1166*4882a593Smuzhiyun 		 * FS active low. TX data driven on falling edge of bit clock
1167*4882a593Smuzhiyun 		 * and RX data sampled on rising edge of bit clock.
1168*4882a593Smuzhiyun 		 */
1169*4882a593Smuzhiyun 		regs->pcr0	|= FSXP | FSRP |
1170*4882a593Smuzhiyun 				   CLKXP | CLKRP;
1171*4882a593Smuzhiyun 		break;
1172*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_IF:
1173*4882a593Smuzhiyun 		regs->pcr0	|= CLKXP | CLKRP;
1174*4882a593Smuzhiyun 		break;
1175*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_NF:
1176*4882a593Smuzhiyun 		regs->pcr0	|= FSXP | FSRP;
1177*4882a593Smuzhiyun 		break;
1178*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_IF:
1179*4882a593Smuzhiyun 		break;
1180*4882a593Smuzhiyun 	default:
1181*4882a593Smuzhiyun 		return -EINVAL;
1182*4882a593Smuzhiyun 	}
1183*4882a593Smuzhiyun 	if (inv_fs)
1184*4882a593Smuzhiyun 		regs->pcr0 ^= FSXP | FSRP;
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	return 0;
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun 
omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai * cpu_dai,int div_id,int div)1189*4882a593Smuzhiyun static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
1190*4882a593Smuzhiyun 				     int div_id, int div)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
1193*4882a593Smuzhiyun 	struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	if (div_id != OMAP_MCBSP_CLKGDV)
1196*4882a593Smuzhiyun 		return -ENODEV;
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	mcbsp->clk_div = div;
1199*4882a593Smuzhiyun 	regs->srgr1	&= ~CLKGDV(0xff);
1200*4882a593Smuzhiyun 	regs->srgr1	|= CLKGDV(div - 1);
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	return 0;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun 
omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai * cpu_dai,int clk_id,unsigned int freq,int dir)1205*4882a593Smuzhiyun static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
1206*4882a593Smuzhiyun 					 int clk_id, unsigned int freq,
1207*4882a593Smuzhiyun 					 int dir)
1208*4882a593Smuzhiyun {
1209*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
1210*4882a593Smuzhiyun 	struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
1211*4882a593Smuzhiyun 	int err = 0;
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	if (mcbsp->active) {
1214*4882a593Smuzhiyun 		if (freq == mcbsp->in_freq)
1215*4882a593Smuzhiyun 			return 0;
1216*4882a593Smuzhiyun 		else
1217*4882a593Smuzhiyun 			return -EBUSY;
1218*4882a593Smuzhiyun 	}
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	mcbsp->in_freq = freq;
1221*4882a593Smuzhiyun 	regs->srgr2 &= ~CLKSM;
1222*4882a593Smuzhiyun 	regs->pcr0 &= ~SCLKME;
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	switch (clk_id) {
1225*4882a593Smuzhiyun 	case OMAP_MCBSP_SYSCLK_CLK:
1226*4882a593Smuzhiyun 		regs->srgr2	|= CLKSM;
1227*4882a593Smuzhiyun 		break;
1228*4882a593Smuzhiyun 	case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
1229*4882a593Smuzhiyun 		if (mcbsp_omap1()) {
1230*4882a593Smuzhiyun 			err = -EINVAL;
1231*4882a593Smuzhiyun 			break;
1232*4882a593Smuzhiyun 		}
1233*4882a593Smuzhiyun 		err = omap2_mcbsp_set_clks_src(mcbsp,
1234*4882a593Smuzhiyun 					       MCBSP_CLKS_PRCM_SRC);
1235*4882a593Smuzhiyun 		break;
1236*4882a593Smuzhiyun 	case OMAP_MCBSP_SYSCLK_CLKS_EXT:
1237*4882a593Smuzhiyun 		if (mcbsp_omap1()) {
1238*4882a593Smuzhiyun 			err = 0;
1239*4882a593Smuzhiyun 			break;
1240*4882a593Smuzhiyun 		}
1241*4882a593Smuzhiyun 		err = omap2_mcbsp_set_clks_src(mcbsp,
1242*4882a593Smuzhiyun 					       MCBSP_CLKS_PAD_SRC);
1243*4882a593Smuzhiyun 		break;
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	case OMAP_MCBSP_SYSCLK_CLKX_EXT:
1246*4882a593Smuzhiyun 		regs->srgr2	|= CLKSM;
1247*4882a593Smuzhiyun 		regs->pcr0	|= SCLKME;
1248*4882a593Smuzhiyun 		/*
1249*4882a593Smuzhiyun 		 * If McBSP is master but yet the CLKX/CLKR pin drives the SRG,
1250*4882a593Smuzhiyun 		 * disable output on those pins. This enables to inject the
1251*4882a593Smuzhiyun 		 * reference clock through CLKX/CLKR. For this to work
1252*4882a593Smuzhiyun 		 * set_dai_sysclk() _needs_ to be called after set_dai_fmt().
1253*4882a593Smuzhiyun 		 */
1254*4882a593Smuzhiyun 		regs->pcr0	&= ~CLKXM;
1255*4882a593Smuzhiyun 		break;
1256*4882a593Smuzhiyun 	case OMAP_MCBSP_SYSCLK_CLKR_EXT:
1257*4882a593Smuzhiyun 		regs->pcr0	|= SCLKME;
1258*4882a593Smuzhiyun 		/* Disable ouput on CLKR pin in master mode */
1259*4882a593Smuzhiyun 		regs->pcr0	&= ~CLKRM;
1260*4882a593Smuzhiyun 		break;
1261*4882a593Smuzhiyun 	default:
1262*4882a593Smuzhiyun 		err = -ENODEV;
1263*4882a593Smuzhiyun 	}
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	return err;
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun static const struct snd_soc_dai_ops mcbsp_dai_ops = {
1269*4882a593Smuzhiyun 	.startup	= omap_mcbsp_dai_startup,
1270*4882a593Smuzhiyun 	.shutdown	= omap_mcbsp_dai_shutdown,
1271*4882a593Smuzhiyun 	.prepare	= omap_mcbsp_dai_prepare,
1272*4882a593Smuzhiyun 	.trigger	= omap_mcbsp_dai_trigger,
1273*4882a593Smuzhiyun 	.delay		= omap_mcbsp_dai_delay,
1274*4882a593Smuzhiyun 	.hw_params	= omap_mcbsp_dai_hw_params,
1275*4882a593Smuzhiyun 	.set_fmt	= omap_mcbsp_dai_set_dai_fmt,
1276*4882a593Smuzhiyun 	.set_clkdiv	= omap_mcbsp_dai_set_clkdiv,
1277*4882a593Smuzhiyun 	.set_sysclk	= omap_mcbsp_dai_set_dai_sysclk,
1278*4882a593Smuzhiyun };
1279*4882a593Smuzhiyun 
omap_mcbsp_probe(struct snd_soc_dai * dai)1280*4882a593Smuzhiyun static int omap_mcbsp_probe(struct snd_soc_dai *dai)
1281*4882a593Smuzhiyun {
1282*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	pm_runtime_enable(mcbsp->dev);
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	snd_soc_dai_init_dma_data(dai,
1287*4882a593Smuzhiyun 				  &mcbsp->dma_data[SNDRV_PCM_STREAM_PLAYBACK],
1288*4882a593Smuzhiyun 				  &mcbsp->dma_data[SNDRV_PCM_STREAM_CAPTURE]);
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	return 0;
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun 
omap_mcbsp_remove(struct snd_soc_dai * dai)1293*4882a593Smuzhiyun static int omap_mcbsp_remove(struct snd_soc_dai *dai)
1294*4882a593Smuzhiyun {
1295*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	pm_runtime_disable(mcbsp->dev);
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	return 0;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun static struct snd_soc_dai_driver omap_mcbsp_dai = {
1303*4882a593Smuzhiyun 	.probe = omap_mcbsp_probe,
1304*4882a593Smuzhiyun 	.remove = omap_mcbsp_remove,
1305*4882a593Smuzhiyun 	.playback = {
1306*4882a593Smuzhiyun 		.channels_min = 1,
1307*4882a593Smuzhiyun 		.channels_max = 16,
1308*4882a593Smuzhiyun 		.rates = OMAP_MCBSP_RATES,
1309*4882a593Smuzhiyun 		.formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
1310*4882a593Smuzhiyun 	},
1311*4882a593Smuzhiyun 	.capture = {
1312*4882a593Smuzhiyun 		.channels_min = 1,
1313*4882a593Smuzhiyun 		.channels_max = 16,
1314*4882a593Smuzhiyun 		.rates = OMAP_MCBSP_RATES,
1315*4882a593Smuzhiyun 		.formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
1316*4882a593Smuzhiyun 	},
1317*4882a593Smuzhiyun 	.ops = &mcbsp_dai_ops,
1318*4882a593Smuzhiyun };
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun static const struct snd_soc_component_driver omap_mcbsp_component = {
1321*4882a593Smuzhiyun 	.name		= "omap-mcbsp",
1322*4882a593Smuzhiyun };
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun static struct omap_mcbsp_platform_data omap2420_pdata = {
1325*4882a593Smuzhiyun 	.reg_step = 4,
1326*4882a593Smuzhiyun 	.reg_size = 2,
1327*4882a593Smuzhiyun };
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun static struct omap_mcbsp_platform_data omap2430_pdata = {
1330*4882a593Smuzhiyun 	.reg_step = 4,
1331*4882a593Smuzhiyun 	.reg_size = 4,
1332*4882a593Smuzhiyun 	.has_ccr = true,
1333*4882a593Smuzhiyun };
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun static struct omap_mcbsp_platform_data omap3_pdata = {
1336*4882a593Smuzhiyun 	.reg_step = 4,
1337*4882a593Smuzhiyun 	.reg_size = 4,
1338*4882a593Smuzhiyun 	.has_ccr = true,
1339*4882a593Smuzhiyun 	.has_wakeup = true,
1340*4882a593Smuzhiyun };
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun static struct omap_mcbsp_platform_data omap4_pdata = {
1343*4882a593Smuzhiyun 	.reg_step = 4,
1344*4882a593Smuzhiyun 	.reg_size = 4,
1345*4882a593Smuzhiyun 	.has_ccr = true,
1346*4882a593Smuzhiyun 	.has_wakeup = true,
1347*4882a593Smuzhiyun };
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun static const struct of_device_id omap_mcbsp_of_match[] = {
1350*4882a593Smuzhiyun 	{
1351*4882a593Smuzhiyun 		.compatible = "ti,omap2420-mcbsp",
1352*4882a593Smuzhiyun 		.data = &omap2420_pdata,
1353*4882a593Smuzhiyun 	},
1354*4882a593Smuzhiyun 	{
1355*4882a593Smuzhiyun 		.compatible = "ti,omap2430-mcbsp",
1356*4882a593Smuzhiyun 		.data = &omap2430_pdata,
1357*4882a593Smuzhiyun 	},
1358*4882a593Smuzhiyun 	{
1359*4882a593Smuzhiyun 		.compatible = "ti,omap3-mcbsp",
1360*4882a593Smuzhiyun 		.data = &omap3_pdata,
1361*4882a593Smuzhiyun 	},
1362*4882a593Smuzhiyun 	{
1363*4882a593Smuzhiyun 		.compatible = "ti,omap4-mcbsp",
1364*4882a593Smuzhiyun 		.data = &omap4_pdata,
1365*4882a593Smuzhiyun 	},
1366*4882a593Smuzhiyun 	{ },
1367*4882a593Smuzhiyun };
1368*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, omap_mcbsp_of_match);
1369*4882a593Smuzhiyun 
asoc_mcbsp_probe(struct platform_device * pdev)1370*4882a593Smuzhiyun static int asoc_mcbsp_probe(struct platform_device *pdev)
1371*4882a593Smuzhiyun {
1372*4882a593Smuzhiyun 	struct omap_mcbsp_platform_data *pdata = dev_get_platdata(&pdev->dev);
1373*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp;
1374*4882a593Smuzhiyun 	const struct of_device_id *match;
1375*4882a593Smuzhiyun 	int ret;
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	match = of_match_device(omap_mcbsp_of_match, &pdev->dev);
1378*4882a593Smuzhiyun 	if (match) {
1379*4882a593Smuzhiyun 		struct device_node *node = pdev->dev.of_node;
1380*4882a593Smuzhiyun 		struct omap_mcbsp_platform_data *pdata_quirk = pdata;
1381*4882a593Smuzhiyun 		int buffer_size;
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 		pdata = devm_kzalloc(&pdev->dev,
1384*4882a593Smuzhiyun 				     sizeof(struct omap_mcbsp_platform_data),
1385*4882a593Smuzhiyun 				     GFP_KERNEL);
1386*4882a593Smuzhiyun 		if (!pdata)
1387*4882a593Smuzhiyun 			return -ENOMEM;
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 		memcpy(pdata, match->data, sizeof(*pdata));
1390*4882a593Smuzhiyun 		if (!of_property_read_u32(node, "ti,buffer-size", &buffer_size))
1391*4882a593Smuzhiyun 			pdata->buffer_size = buffer_size;
1392*4882a593Smuzhiyun 		if (pdata_quirk)
1393*4882a593Smuzhiyun 			pdata->force_ick_on = pdata_quirk->force_ick_on;
1394*4882a593Smuzhiyun 	} else if (!pdata) {
1395*4882a593Smuzhiyun 		dev_err(&pdev->dev, "missing platform data.\n");
1396*4882a593Smuzhiyun 		return -EINVAL;
1397*4882a593Smuzhiyun 	}
1398*4882a593Smuzhiyun 	mcbsp = devm_kzalloc(&pdev->dev, sizeof(struct omap_mcbsp), GFP_KERNEL);
1399*4882a593Smuzhiyun 	if (!mcbsp)
1400*4882a593Smuzhiyun 		return -ENOMEM;
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	mcbsp->id = pdev->id;
1403*4882a593Smuzhiyun 	mcbsp->pdata = pdata;
1404*4882a593Smuzhiyun 	mcbsp->dev = &pdev->dev;
1405*4882a593Smuzhiyun 	platform_set_drvdata(pdev, mcbsp);
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	ret = omap_mcbsp_init(pdev);
1408*4882a593Smuzhiyun 	if (ret)
1409*4882a593Smuzhiyun 		return ret;
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	if (mcbsp->pdata->reg_size == 2) {
1412*4882a593Smuzhiyun 		omap_mcbsp_dai.playback.formats = SNDRV_PCM_FMTBIT_S16_LE;
1413*4882a593Smuzhiyun 		omap_mcbsp_dai.capture.formats = SNDRV_PCM_FMTBIT_S16_LE;
1414*4882a593Smuzhiyun 	}
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&pdev->dev,
1417*4882a593Smuzhiyun 					      &omap_mcbsp_component,
1418*4882a593Smuzhiyun 					      &omap_mcbsp_dai, 1);
1419*4882a593Smuzhiyun 	if (ret)
1420*4882a593Smuzhiyun 		return ret;
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	return sdma_pcm_platform_register(&pdev->dev, "tx", "rx");
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun 
asoc_mcbsp_remove(struct platform_device * pdev)1425*4882a593Smuzhiyun static int asoc_mcbsp_remove(struct platform_device *pdev)
1426*4882a593Smuzhiyun {
1427*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	if (mcbsp->pdata->ops && mcbsp->pdata->ops->free)
1430*4882a593Smuzhiyun 		mcbsp->pdata->ops->free(mcbsp->id);
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	if (cpu_latency_qos_request_active(&mcbsp->pm_qos_req))
1433*4882a593Smuzhiyun 		cpu_latency_qos_remove_request(&mcbsp->pm_qos_req);
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 	if (mcbsp->pdata->buffer_size)
1436*4882a593Smuzhiyun 		sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	omap_mcbsp_st_cleanup(pdev);
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	return 0;
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun static struct platform_driver asoc_mcbsp_driver = {
1444*4882a593Smuzhiyun 	.driver = {
1445*4882a593Smuzhiyun 			.name = "omap-mcbsp",
1446*4882a593Smuzhiyun 			.of_match_table = omap_mcbsp_of_match,
1447*4882a593Smuzhiyun 	},
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 	.probe = asoc_mcbsp_probe,
1450*4882a593Smuzhiyun 	.remove = asoc_mcbsp_remove,
1451*4882a593Smuzhiyun };
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun module_platform_driver(asoc_mcbsp_driver);
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@bitmer.com>");
1456*4882a593Smuzhiyun MODULE_DESCRIPTION("OMAP I2S SoC Interface");
1457*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1458*4882a593Smuzhiyun MODULE_ALIAS("platform:omap-mcbsp");
1459