xref: /OK3568_Linux_fs/kernel/sound/soc/ti/omap-mcbsp-st.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * McBSP Sidetone support
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2004 Nokia Corporation
6*4882a593Smuzhiyun  * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
9*4882a593Smuzhiyun  *          Peter Ujfalusi <peter.ujfalusi@ti.com>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/device.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <linux/clk.h>
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun #include <linux/io.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/pm_runtime.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "omap-mcbsp.h"
25*4882a593Smuzhiyun #include "omap-mcbsp-priv.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* OMAP3 sidetone control registers */
28*4882a593Smuzhiyun #define OMAP_ST_REG_REV		0x00
29*4882a593Smuzhiyun #define OMAP_ST_REG_SYSCONFIG	0x10
30*4882a593Smuzhiyun #define OMAP_ST_REG_IRQSTATUS	0x18
31*4882a593Smuzhiyun #define OMAP_ST_REG_IRQENABLE	0x1C
32*4882a593Smuzhiyun #define OMAP_ST_REG_SGAINCR	0x24
33*4882a593Smuzhiyun #define OMAP_ST_REG_SFIRCR	0x28
34*4882a593Smuzhiyun #define OMAP_ST_REG_SSELCR	0x2C
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /********************** McBSP SSELCR bit definitions ***********************/
37*4882a593Smuzhiyun #define SIDETONEEN		BIT(10)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /********************** McBSP Sidetone SYSCONFIG bit definitions ***********/
40*4882a593Smuzhiyun #define ST_AUTOIDLE		BIT(0)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /********************** McBSP Sidetone SGAINCR bit definitions *************/
43*4882a593Smuzhiyun #define ST_CH0GAIN(value)	((value) & 0xffff)	/* Bits 0:15 */
44*4882a593Smuzhiyun #define ST_CH1GAIN(value)	(((value) & 0xffff) << 16) /* Bits 16:31 */
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /********************** McBSP Sidetone SFIRCR bit definitions **************/
47*4882a593Smuzhiyun #define ST_FIRCOEFF(value)	((value) & 0xffff)	/* Bits 0:15 */
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /********************** McBSP Sidetone SSELCR bit definitions **************/
50*4882a593Smuzhiyun #define ST_SIDETONEEN		BIT(0)
51*4882a593Smuzhiyun #define ST_COEFFWREN		BIT(1)
52*4882a593Smuzhiyun #define ST_COEFFWRDONE		BIT(2)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun struct omap_mcbsp_st_data {
55*4882a593Smuzhiyun 	void __iomem *io_base_st;
56*4882a593Smuzhiyun 	struct clk *mcbsp_iclk;
57*4882a593Smuzhiyun 	bool running;
58*4882a593Smuzhiyun 	bool enabled;
59*4882a593Smuzhiyun 	s16 taps[128];	/* Sidetone filter coefficients */
60*4882a593Smuzhiyun 	int nr_taps;	/* Number of filter coefficients in use */
61*4882a593Smuzhiyun 	s16 ch0gain;
62*4882a593Smuzhiyun 	s16 ch1gain;
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
omap_mcbsp_st_write(struct omap_mcbsp * mcbsp,u16 reg,u32 val)65*4882a593Smuzhiyun static void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	writel_relaxed(val, mcbsp->st_data->io_base_st + reg);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
omap_mcbsp_st_read(struct omap_mcbsp * mcbsp,u16 reg)70*4882a593Smuzhiyun static int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	return readl_relaxed(mcbsp->st_data->io_base_st + reg);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define MCBSP_ST_READ(mcbsp, reg) omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
76*4882a593Smuzhiyun #define MCBSP_ST_WRITE(mcbsp, reg, val) \
77*4882a593Smuzhiyun 			omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)
78*4882a593Smuzhiyun 
omap_mcbsp_st_on(struct omap_mcbsp * mcbsp)79*4882a593Smuzhiyun static void omap_mcbsp_st_on(struct omap_mcbsp *mcbsp)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	unsigned int w;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	if (mcbsp->pdata->force_ick_on)
84*4882a593Smuzhiyun 		mcbsp->pdata->force_ick_on(mcbsp->st_data->mcbsp_iclk, true);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	/* Disable Sidetone clock auto-gating for normal operation */
87*4882a593Smuzhiyun 	w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
88*4882a593Smuzhiyun 	MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w & ~(ST_AUTOIDLE));
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	/* Enable McBSP Sidetone */
91*4882a593Smuzhiyun 	w = MCBSP_READ(mcbsp, SSELCR);
92*4882a593Smuzhiyun 	MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	/* Enable Sidetone from Sidetone Core */
95*4882a593Smuzhiyun 	w = MCBSP_ST_READ(mcbsp, SSELCR);
96*4882a593Smuzhiyun 	MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
omap_mcbsp_st_off(struct omap_mcbsp * mcbsp)99*4882a593Smuzhiyun static void omap_mcbsp_st_off(struct omap_mcbsp *mcbsp)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	unsigned int w;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	w = MCBSP_ST_READ(mcbsp, SSELCR);
104*4882a593Smuzhiyun 	MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	w = MCBSP_READ(mcbsp, SSELCR);
107*4882a593Smuzhiyun 	MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	/* Enable Sidetone clock auto-gating to reduce power consumption */
110*4882a593Smuzhiyun 	w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
111*4882a593Smuzhiyun 	MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w | ST_AUTOIDLE);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	if (mcbsp->pdata->force_ick_on)
114*4882a593Smuzhiyun 		mcbsp->pdata->force_ick_on(mcbsp->st_data->mcbsp_iclk, false);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
omap_mcbsp_st_fir_write(struct omap_mcbsp * mcbsp,s16 * fir)117*4882a593Smuzhiyun static void omap_mcbsp_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	u16 val, i;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	val = MCBSP_ST_READ(mcbsp, SSELCR);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	if (val & ST_COEFFWREN)
124*4882a593Smuzhiyun 		MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	for (i = 0; i < 128; i++)
129*4882a593Smuzhiyun 		MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	i = 0;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	val = MCBSP_ST_READ(mcbsp, SSELCR);
134*4882a593Smuzhiyun 	while (!(val & ST_COEFFWRDONE) && (++i < 1000))
135*4882a593Smuzhiyun 		val = MCBSP_ST_READ(mcbsp, SSELCR);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	if (i == 1000)
140*4882a593Smuzhiyun 		dev_err(mcbsp->dev, "McBSP FIR load error!\n");
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
omap_mcbsp_st_chgain(struct omap_mcbsp * mcbsp)143*4882a593Smuzhiyun static void omap_mcbsp_st_chgain(struct omap_mcbsp *mcbsp)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) |
148*4882a593Smuzhiyun 		       ST_CH1GAIN(st_data->ch1gain));
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
omap_mcbsp_st_set_chgain(struct omap_mcbsp * mcbsp,int channel,s16 chgain)151*4882a593Smuzhiyun static int omap_mcbsp_st_set_chgain(struct omap_mcbsp *mcbsp, int channel,
152*4882a593Smuzhiyun 				    s16 chgain)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
155*4882a593Smuzhiyun 	int ret = 0;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	if (!st_data)
158*4882a593Smuzhiyun 		return -ENOENT;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	spin_lock_irq(&mcbsp->lock);
161*4882a593Smuzhiyun 	if (channel == 0)
162*4882a593Smuzhiyun 		st_data->ch0gain = chgain;
163*4882a593Smuzhiyun 	else if (channel == 1)
164*4882a593Smuzhiyun 		st_data->ch1gain = chgain;
165*4882a593Smuzhiyun 	else
166*4882a593Smuzhiyun 		ret = -EINVAL;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	if (st_data->enabled)
169*4882a593Smuzhiyun 		omap_mcbsp_st_chgain(mcbsp);
170*4882a593Smuzhiyun 	spin_unlock_irq(&mcbsp->lock);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	return ret;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
omap_mcbsp_st_get_chgain(struct omap_mcbsp * mcbsp,int channel,s16 * chgain)175*4882a593Smuzhiyun static int omap_mcbsp_st_get_chgain(struct omap_mcbsp *mcbsp, int channel,
176*4882a593Smuzhiyun 				    s16 *chgain)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
179*4882a593Smuzhiyun 	int ret = 0;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	if (!st_data)
182*4882a593Smuzhiyun 		return -ENOENT;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	spin_lock_irq(&mcbsp->lock);
185*4882a593Smuzhiyun 	if (channel == 0)
186*4882a593Smuzhiyun 		*chgain = st_data->ch0gain;
187*4882a593Smuzhiyun 	else if (channel == 1)
188*4882a593Smuzhiyun 		*chgain = st_data->ch1gain;
189*4882a593Smuzhiyun 	else
190*4882a593Smuzhiyun 		ret = -EINVAL;
191*4882a593Smuzhiyun 	spin_unlock_irq(&mcbsp->lock);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	return ret;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
omap_mcbsp_st_enable(struct omap_mcbsp * mcbsp)196*4882a593Smuzhiyun static int omap_mcbsp_st_enable(struct omap_mcbsp *mcbsp)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	if (!st_data)
201*4882a593Smuzhiyun 		return -ENODEV;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	spin_lock_irq(&mcbsp->lock);
204*4882a593Smuzhiyun 	st_data->enabled = 1;
205*4882a593Smuzhiyun 	omap_mcbsp_st_start(mcbsp);
206*4882a593Smuzhiyun 	spin_unlock_irq(&mcbsp->lock);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	return 0;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
omap_mcbsp_st_disable(struct omap_mcbsp * mcbsp)211*4882a593Smuzhiyun static int omap_mcbsp_st_disable(struct omap_mcbsp *mcbsp)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
214*4882a593Smuzhiyun 	int ret = 0;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	if (!st_data)
217*4882a593Smuzhiyun 		return -ENODEV;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	spin_lock_irq(&mcbsp->lock);
220*4882a593Smuzhiyun 	omap_mcbsp_st_stop(mcbsp);
221*4882a593Smuzhiyun 	st_data->enabled = 0;
222*4882a593Smuzhiyun 	spin_unlock_irq(&mcbsp->lock);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	return ret;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
omap_mcbsp_st_is_enabled(struct omap_mcbsp * mcbsp)227*4882a593Smuzhiyun static int omap_mcbsp_st_is_enabled(struct omap_mcbsp *mcbsp)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	if (!st_data)
232*4882a593Smuzhiyun 		return -ENODEV;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	return st_data->enabled;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
st_taps_show(struct device * dev,struct device_attribute * attr,char * buf)237*4882a593Smuzhiyun static ssize_t st_taps_show(struct device *dev,
238*4882a593Smuzhiyun 			    struct device_attribute *attr, char *buf)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
241*4882a593Smuzhiyun 	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
242*4882a593Smuzhiyun 	ssize_t status = 0;
243*4882a593Smuzhiyun 	int i;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	spin_lock_irq(&mcbsp->lock);
246*4882a593Smuzhiyun 	for (i = 0; i < st_data->nr_taps; i++)
247*4882a593Smuzhiyun 		status += sprintf(&buf[status], (i ? ", %d" : "%d"),
248*4882a593Smuzhiyun 				  st_data->taps[i]);
249*4882a593Smuzhiyun 	if (i)
250*4882a593Smuzhiyun 		status += sprintf(&buf[status], "\n");
251*4882a593Smuzhiyun 	spin_unlock_irq(&mcbsp->lock);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	return status;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
st_taps_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t size)256*4882a593Smuzhiyun static ssize_t st_taps_store(struct device *dev,
257*4882a593Smuzhiyun 			     struct device_attribute *attr,
258*4882a593Smuzhiyun 			     const char *buf, size_t size)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
261*4882a593Smuzhiyun 	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
262*4882a593Smuzhiyun 	int val, tmp, status, i = 0;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	spin_lock_irq(&mcbsp->lock);
265*4882a593Smuzhiyun 	memset(st_data->taps, 0, sizeof(st_data->taps));
266*4882a593Smuzhiyun 	st_data->nr_taps = 0;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	do {
269*4882a593Smuzhiyun 		status = sscanf(buf, "%d%n", &val, &tmp);
270*4882a593Smuzhiyun 		if (status < 0 || status == 0) {
271*4882a593Smuzhiyun 			size = -EINVAL;
272*4882a593Smuzhiyun 			goto out;
273*4882a593Smuzhiyun 		}
274*4882a593Smuzhiyun 		if (val < -32768 || val > 32767) {
275*4882a593Smuzhiyun 			size = -EINVAL;
276*4882a593Smuzhiyun 			goto out;
277*4882a593Smuzhiyun 		}
278*4882a593Smuzhiyun 		st_data->taps[i++] = val;
279*4882a593Smuzhiyun 		buf += tmp;
280*4882a593Smuzhiyun 		if (*buf != ',')
281*4882a593Smuzhiyun 			break;
282*4882a593Smuzhiyun 		buf++;
283*4882a593Smuzhiyun 	} while (1);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	st_data->nr_taps = i;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun out:
288*4882a593Smuzhiyun 	spin_unlock_irq(&mcbsp->lock);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	return size;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static DEVICE_ATTR_RW(st_taps);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun static const struct attribute *sidetone_attrs[] = {
296*4882a593Smuzhiyun 	&dev_attr_st_taps.attr,
297*4882a593Smuzhiyun 	NULL,
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun static const struct attribute_group sidetone_attr_group = {
301*4882a593Smuzhiyun 	.attrs = (struct attribute **)sidetone_attrs,
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun 
omap_mcbsp_st_start(struct omap_mcbsp * mcbsp)304*4882a593Smuzhiyun int omap_mcbsp_st_start(struct omap_mcbsp *mcbsp)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	if (st_data->enabled && !st_data->running) {
309*4882a593Smuzhiyun 		omap_mcbsp_st_fir_write(mcbsp, st_data->taps);
310*4882a593Smuzhiyun 		omap_mcbsp_st_chgain(mcbsp);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 		if (!mcbsp->free) {
313*4882a593Smuzhiyun 			omap_mcbsp_st_on(mcbsp);
314*4882a593Smuzhiyun 			st_data->running = 1;
315*4882a593Smuzhiyun 		}
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	return 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
omap_mcbsp_st_stop(struct omap_mcbsp * mcbsp)321*4882a593Smuzhiyun int omap_mcbsp_st_stop(struct omap_mcbsp *mcbsp)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	if (st_data->running) {
326*4882a593Smuzhiyun 		if (!mcbsp->free) {
327*4882a593Smuzhiyun 			omap_mcbsp_st_off(mcbsp);
328*4882a593Smuzhiyun 			st_data->running = 0;
329*4882a593Smuzhiyun 		}
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	return 0;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
omap_mcbsp_st_init(struct platform_device * pdev)335*4882a593Smuzhiyun int omap_mcbsp_st_init(struct platform_device *pdev)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
338*4882a593Smuzhiyun 	struct omap_mcbsp_st_data *st_data;
339*4882a593Smuzhiyun 	struct resource *res;
340*4882a593Smuzhiyun 	int ret;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "sidetone");
343*4882a593Smuzhiyun 	if (!res)
344*4882a593Smuzhiyun 		return 0;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	st_data = devm_kzalloc(mcbsp->dev, sizeof(*mcbsp->st_data), GFP_KERNEL);
347*4882a593Smuzhiyun 	if (!st_data)
348*4882a593Smuzhiyun 		return -ENOMEM;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	st_data->mcbsp_iclk = clk_get(mcbsp->dev, "ick");
351*4882a593Smuzhiyun 	if (IS_ERR(st_data->mcbsp_iclk)) {
352*4882a593Smuzhiyun 		dev_warn(mcbsp->dev,
353*4882a593Smuzhiyun 			 "Failed to get ick, sidetone might be broken\n");
354*4882a593Smuzhiyun 		st_data->mcbsp_iclk = NULL;
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	st_data->io_base_st = devm_ioremap(mcbsp->dev, res->start,
358*4882a593Smuzhiyun 					   resource_size(res));
359*4882a593Smuzhiyun 	if (!st_data->io_base_st)
360*4882a593Smuzhiyun 		return -ENOMEM;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	ret = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
363*4882a593Smuzhiyun 	if (ret)
364*4882a593Smuzhiyun 		return ret;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	mcbsp->st_data = st_data;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	return 0;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun 
omap_mcbsp_st_cleanup(struct platform_device * pdev)371*4882a593Smuzhiyun void omap_mcbsp_st_cleanup(struct platform_device *pdev)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	if (mcbsp->st_data) {
376*4882a593Smuzhiyun 		sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
377*4882a593Smuzhiyun 		clk_put(mcbsp->st_data->mcbsp_iclk);
378*4882a593Smuzhiyun 	}
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun 
omap_mcbsp_st_info_volsw(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)381*4882a593Smuzhiyun static int omap_mcbsp_st_info_volsw(struct snd_kcontrol *kcontrol,
382*4882a593Smuzhiyun 				    struct snd_ctl_elem_info *uinfo)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	struct soc_mixer_control *mc =
385*4882a593Smuzhiyun 		(struct soc_mixer_control *)kcontrol->private_value;
386*4882a593Smuzhiyun 	int max = mc->max;
387*4882a593Smuzhiyun 	int min = mc->min;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
390*4882a593Smuzhiyun 	uinfo->count = 1;
391*4882a593Smuzhiyun 	uinfo->value.integer.min = min;
392*4882a593Smuzhiyun 	uinfo->value.integer.max = max;
393*4882a593Smuzhiyun 	return 0;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun #define OMAP_MCBSP_ST_CHANNEL_VOLUME(channel)				\
397*4882a593Smuzhiyun static int								\
398*4882a593Smuzhiyun omap_mcbsp_set_st_ch##channel##_volume(struct snd_kcontrol *kc,		\
399*4882a593Smuzhiyun 				       struct snd_ctl_elem_value *uc)	\
400*4882a593Smuzhiyun {									\
401*4882a593Smuzhiyun 	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc);		\
402*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);	\
403*4882a593Smuzhiyun 	struct soc_mixer_control *mc =					\
404*4882a593Smuzhiyun 		(struct soc_mixer_control *)kc->private_value;		\
405*4882a593Smuzhiyun 	int max = mc->max;						\
406*4882a593Smuzhiyun 	int min = mc->min;						\
407*4882a593Smuzhiyun 	int val = uc->value.integer.value[0];				\
408*4882a593Smuzhiyun 									\
409*4882a593Smuzhiyun 	if (val < min || val > max)					\
410*4882a593Smuzhiyun 		return -EINVAL;						\
411*4882a593Smuzhiyun 									\
412*4882a593Smuzhiyun 	/* OMAP McBSP implementation uses index values 0..4 */		\
413*4882a593Smuzhiyun 	return omap_mcbsp_st_set_chgain(mcbsp, channel, val);		\
414*4882a593Smuzhiyun }									\
415*4882a593Smuzhiyun 									\
416*4882a593Smuzhiyun static int								\
417*4882a593Smuzhiyun omap_mcbsp_get_st_ch##channel##_volume(struct snd_kcontrol *kc,		\
418*4882a593Smuzhiyun 				       struct snd_ctl_elem_value *uc)	\
419*4882a593Smuzhiyun {									\
420*4882a593Smuzhiyun 	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc);		\
421*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);	\
422*4882a593Smuzhiyun 	s16 chgain;							\
423*4882a593Smuzhiyun 									\
424*4882a593Smuzhiyun 	if (omap_mcbsp_st_get_chgain(mcbsp, channel, &chgain))		\
425*4882a593Smuzhiyun 		return -EAGAIN;						\
426*4882a593Smuzhiyun 									\
427*4882a593Smuzhiyun 	uc->value.integer.value[0] = chgain;				\
428*4882a593Smuzhiyun 	return 0;							\
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun OMAP_MCBSP_ST_CHANNEL_VOLUME(0)
432*4882a593Smuzhiyun OMAP_MCBSP_ST_CHANNEL_VOLUME(1)
433*4882a593Smuzhiyun 
omap_mcbsp_st_put_mode(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)434*4882a593Smuzhiyun static int omap_mcbsp_st_put_mode(struct snd_kcontrol *kcontrol,
435*4882a593Smuzhiyun 				  struct snd_ctl_elem_value *ucontrol)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun 	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
438*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
439*4882a593Smuzhiyun 	u8 value = ucontrol->value.integer.value[0];
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	if (value == omap_mcbsp_st_is_enabled(mcbsp))
442*4882a593Smuzhiyun 		return 0;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	if (value)
445*4882a593Smuzhiyun 		omap_mcbsp_st_enable(mcbsp);
446*4882a593Smuzhiyun 	else
447*4882a593Smuzhiyun 		omap_mcbsp_st_disable(mcbsp);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	return 1;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun 
omap_mcbsp_st_get_mode(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)452*4882a593Smuzhiyun static int omap_mcbsp_st_get_mode(struct snd_kcontrol *kcontrol,
453*4882a593Smuzhiyun 				  struct snd_ctl_elem_value *ucontrol)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun 	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
456*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	ucontrol->value.integer.value[0] = omap_mcbsp_st_is_enabled(mcbsp);
459*4882a593Smuzhiyun 	return 0;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun #define OMAP_MCBSP_SOC_SINGLE_S16_EXT(xname, xmin, xmax,		\
463*4882a593Smuzhiyun 				      xhandler_get, xhandler_put)	\
464*4882a593Smuzhiyun {	.iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname,		\
465*4882a593Smuzhiyun 	.info = omap_mcbsp_st_info_volsw,				\
466*4882a593Smuzhiyun 	.get = xhandler_get, .put = xhandler_put,			\
467*4882a593Smuzhiyun 	.private_value = (unsigned long)&(struct soc_mixer_control)	\
468*4882a593Smuzhiyun 	{.min = xmin, .max = xmax} }
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun #define OMAP_MCBSP_ST_CONTROLS(port)					  \
471*4882a593Smuzhiyun static const struct snd_kcontrol_new omap_mcbsp##port##_st_controls[] = { \
472*4882a593Smuzhiyun SOC_SINGLE_EXT("McBSP" #port " Sidetone Switch", 1, 0, 1, 0,		  \
473*4882a593Smuzhiyun 	       omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),		  \
474*4882a593Smuzhiyun OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP" #port " Sidetone Channel 0 Volume", \
475*4882a593Smuzhiyun 			      -32768, 32767,				  \
476*4882a593Smuzhiyun 			      omap_mcbsp_get_st_ch0_volume,		  \
477*4882a593Smuzhiyun 			      omap_mcbsp_set_st_ch0_volume),		  \
478*4882a593Smuzhiyun OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP" #port " Sidetone Channel 1 Volume", \
479*4882a593Smuzhiyun 			      -32768, 32767,				  \
480*4882a593Smuzhiyun 			      omap_mcbsp_get_st_ch1_volume,		  \
481*4882a593Smuzhiyun 			      omap_mcbsp_set_st_ch1_volume),		  \
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun OMAP_MCBSP_ST_CONTROLS(2);
485*4882a593Smuzhiyun OMAP_MCBSP_ST_CONTROLS(3);
486*4882a593Smuzhiyun 
omap_mcbsp_st_add_controls(struct snd_soc_pcm_runtime * rtd,int port_id)487*4882a593Smuzhiyun int omap_mcbsp_st_add_controls(struct snd_soc_pcm_runtime *rtd, int port_id)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun 	struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(rtd, 0);
490*4882a593Smuzhiyun 	struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	if (!mcbsp->st_data) {
493*4882a593Smuzhiyun 		dev_warn(mcbsp->dev, "No sidetone data for port\n");
494*4882a593Smuzhiyun 		return 0;
495*4882a593Smuzhiyun 	}
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	switch (port_id) {
498*4882a593Smuzhiyun 	case 2: /* McBSP 2 */
499*4882a593Smuzhiyun 		return snd_soc_add_dai_controls(cpu_dai,
500*4882a593Smuzhiyun 					omap_mcbsp2_st_controls,
501*4882a593Smuzhiyun 					ARRAY_SIZE(omap_mcbsp2_st_controls));
502*4882a593Smuzhiyun 	case 3: /* McBSP 3 */
503*4882a593Smuzhiyun 		return snd_soc_add_dai_controls(cpu_dai,
504*4882a593Smuzhiyun 					omap_mcbsp3_st_controls,
505*4882a593Smuzhiyun 					ARRAY_SIZE(omap_mcbsp3_st_controls));
506*4882a593Smuzhiyun 	default:
507*4882a593Smuzhiyun 		dev_err(mcbsp->dev, "Port %d not supported\n", port_id);
508*4882a593Smuzhiyun 		break;
509*4882a593Smuzhiyun 	}
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	return -EINVAL;
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(omap_mcbsp_st_add_controls);
514