xref: /OK3568_Linux_fs/kernel/sound/soc/ti/omap-mcbsp-priv.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * OMAP Multi-Channel Buffered Serial Port
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
6*4882a593Smuzhiyun  *          Peter Ujfalusi <peter.ujfalusi@ti.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef __OMAP_MCBSP_PRIV_H__
10*4882a593Smuzhiyun #define __OMAP_MCBSP_PRIV_H__
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/platform_data/asoc-ti-mcbsp.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #ifdef CONFIG_ARCH_OMAP1
15*4882a593Smuzhiyun #define mcbsp_omap1()	1
16*4882a593Smuzhiyun #else
17*4882a593Smuzhiyun #define mcbsp_omap1()	0
18*4882a593Smuzhiyun #endif
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* McBSP register numbers. Register address offset = num * reg_step */
21*4882a593Smuzhiyun enum {
22*4882a593Smuzhiyun 	/* Common registers */
23*4882a593Smuzhiyun 	OMAP_MCBSP_REG_SPCR2 = 4,
24*4882a593Smuzhiyun 	OMAP_MCBSP_REG_SPCR1,
25*4882a593Smuzhiyun 	OMAP_MCBSP_REG_RCR2,
26*4882a593Smuzhiyun 	OMAP_MCBSP_REG_RCR1,
27*4882a593Smuzhiyun 	OMAP_MCBSP_REG_XCR2,
28*4882a593Smuzhiyun 	OMAP_MCBSP_REG_XCR1,
29*4882a593Smuzhiyun 	OMAP_MCBSP_REG_SRGR2,
30*4882a593Smuzhiyun 	OMAP_MCBSP_REG_SRGR1,
31*4882a593Smuzhiyun 	OMAP_MCBSP_REG_MCR2,
32*4882a593Smuzhiyun 	OMAP_MCBSP_REG_MCR1,
33*4882a593Smuzhiyun 	OMAP_MCBSP_REG_RCERA,
34*4882a593Smuzhiyun 	OMAP_MCBSP_REG_RCERB,
35*4882a593Smuzhiyun 	OMAP_MCBSP_REG_XCERA,
36*4882a593Smuzhiyun 	OMAP_MCBSP_REG_XCERB,
37*4882a593Smuzhiyun 	OMAP_MCBSP_REG_PCR0,
38*4882a593Smuzhiyun 	OMAP_MCBSP_REG_RCERC,
39*4882a593Smuzhiyun 	OMAP_MCBSP_REG_RCERD,
40*4882a593Smuzhiyun 	OMAP_MCBSP_REG_XCERC,
41*4882a593Smuzhiyun 	OMAP_MCBSP_REG_XCERD,
42*4882a593Smuzhiyun 	OMAP_MCBSP_REG_RCERE,
43*4882a593Smuzhiyun 	OMAP_MCBSP_REG_RCERF,
44*4882a593Smuzhiyun 	OMAP_MCBSP_REG_XCERE,
45*4882a593Smuzhiyun 	OMAP_MCBSP_REG_XCERF,
46*4882a593Smuzhiyun 	OMAP_MCBSP_REG_RCERG,
47*4882a593Smuzhiyun 	OMAP_MCBSP_REG_RCERH,
48*4882a593Smuzhiyun 	OMAP_MCBSP_REG_XCERG,
49*4882a593Smuzhiyun 	OMAP_MCBSP_REG_XCERH,
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	/* OMAP1-OMAP2420 registers */
52*4882a593Smuzhiyun 	OMAP_MCBSP_REG_DRR2 = 0,
53*4882a593Smuzhiyun 	OMAP_MCBSP_REG_DRR1,
54*4882a593Smuzhiyun 	OMAP_MCBSP_REG_DXR2,
55*4882a593Smuzhiyun 	OMAP_MCBSP_REG_DXR1,
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	/* OMAP2430 and onwards */
58*4882a593Smuzhiyun 	OMAP_MCBSP_REG_DRR = 0,
59*4882a593Smuzhiyun 	OMAP_MCBSP_REG_DXR = 2,
60*4882a593Smuzhiyun 	OMAP_MCBSP_REG_SYSCON =	35,
61*4882a593Smuzhiyun 	OMAP_MCBSP_REG_THRSH2,
62*4882a593Smuzhiyun 	OMAP_MCBSP_REG_THRSH1,
63*4882a593Smuzhiyun 	OMAP_MCBSP_REG_IRQST = 40,
64*4882a593Smuzhiyun 	OMAP_MCBSP_REG_IRQEN,
65*4882a593Smuzhiyun 	OMAP_MCBSP_REG_WAKEUPEN,
66*4882a593Smuzhiyun 	OMAP_MCBSP_REG_XCCR,
67*4882a593Smuzhiyun 	OMAP_MCBSP_REG_RCCR,
68*4882a593Smuzhiyun 	OMAP_MCBSP_REG_XBUFFSTAT,
69*4882a593Smuzhiyun 	OMAP_MCBSP_REG_RBUFFSTAT,
70*4882a593Smuzhiyun 	OMAP_MCBSP_REG_SSELCR,
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /************************** McBSP SPCR1 bit definitions ***********************/
74*4882a593Smuzhiyun #define RRST			BIT(0)
75*4882a593Smuzhiyun #define RRDY			BIT(1)
76*4882a593Smuzhiyun #define RFULL			BIT(2)
77*4882a593Smuzhiyun #define RSYNC_ERR		BIT(3)
78*4882a593Smuzhiyun #define RINTM(value)		(((value) & 0x3) << 4)	/* bits 4:5 */
79*4882a593Smuzhiyun #define ABIS			BIT(6)
80*4882a593Smuzhiyun #define DXENA			BIT(7)
81*4882a593Smuzhiyun #define CLKSTP(value)		(((value) & 0x3) << 11)	/* bits 11:12 */
82*4882a593Smuzhiyun #define RJUST(value)		(((value) & 0x3) << 13)	/* bits 13:14 */
83*4882a593Smuzhiyun #define ALB			BIT(15)
84*4882a593Smuzhiyun #define DLB			BIT(15)
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /************************** McBSP SPCR2 bit definitions ***********************/
87*4882a593Smuzhiyun #define XRST			BIT(0)
88*4882a593Smuzhiyun #define XRDY			BIT(1)
89*4882a593Smuzhiyun #define XEMPTY			BIT(2)
90*4882a593Smuzhiyun #define XSYNC_ERR		BIT(3)
91*4882a593Smuzhiyun #define XINTM(value)		(((value) & 0x3) << 4)	/* bits 4:5 */
92*4882a593Smuzhiyun #define GRST			BIT(6)
93*4882a593Smuzhiyun #define FRST			BIT(7)
94*4882a593Smuzhiyun #define SOFT			BIT(8)
95*4882a593Smuzhiyun #define FREE			BIT(9)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /************************** McBSP PCR bit definitions *************************/
98*4882a593Smuzhiyun #define CLKRP			BIT(0)
99*4882a593Smuzhiyun #define CLKXP			BIT(1)
100*4882a593Smuzhiyun #define FSRP			BIT(2)
101*4882a593Smuzhiyun #define FSXP			BIT(3)
102*4882a593Smuzhiyun #define DR_STAT			BIT(4)
103*4882a593Smuzhiyun #define DX_STAT			BIT(5)
104*4882a593Smuzhiyun #define CLKS_STAT		BIT(6)
105*4882a593Smuzhiyun #define SCLKME			BIT(7)
106*4882a593Smuzhiyun #define CLKRM			BIT(8)
107*4882a593Smuzhiyun #define CLKXM			BIT(9)
108*4882a593Smuzhiyun #define FSRM			BIT(10)
109*4882a593Smuzhiyun #define FSXM			BIT(11)
110*4882a593Smuzhiyun #define RIOEN			BIT(12)
111*4882a593Smuzhiyun #define XIOEN			BIT(13)
112*4882a593Smuzhiyun #define IDLE_EN			BIT(14)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /************************** McBSP RCR1 bit definitions ************************/
115*4882a593Smuzhiyun #define RWDLEN1(value)		(((value) & 0x7) << 5)	/* Bits 5:7 */
116*4882a593Smuzhiyun #define RFRLEN1(value)		(((value) & 0x7f) << 8)	/* Bits 8:14 */
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /************************** McBSP XCR1 bit definitions ************************/
119*4882a593Smuzhiyun #define XWDLEN1(value)		(((value) & 0x7) << 5)	/* Bits 5:7 */
120*4882a593Smuzhiyun #define XFRLEN1(value)		(((value) & 0x7f) << 8)	/* Bits 8:14 */
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /*************************** McBSP RCR2 bit definitions ***********************/
123*4882a593Smuzhiyun #define RDATDLY(value)		((value) & 0x3)		/* Bits 0:1 */
124*4882a593Smuzhiyun #define RFIG			BIT(2)
125*4882a593Smuzhiyun #define RCOMPAND(value)		(((value) & 0x3) << 3)	/* Bits 3:4 */
126*4882a593Smuzhiyun #define RWDLEN2(value)		(((value) & 0x7) << 5)	/* Bits 5:7 */
127*4882a593Smuzhiyun #define RFRLEN2(value)		(((value) & 0x7f) << 8)	/* Bits 8:14 */
128*4882a593Smuzhiyun #define RPHASE			BIT(15)
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /*************************** McBSP XCR2 bit definitions ***********************/
131*4882a593Smuzhiyun #define XDATDLY(value)		((value) & 0x3)		/* Bits 0:1 */
132*4882a593Smuzhiyun #define XFIG			BIT(2)
133*4882a593Smuzhiyun #define XCOMPAND(value)		(((value) & 0x3) << 3)	/* Bits 3:4 */
134*4882a593Smuzhiyun #define XWDLEN2(value)		(((value) & 0x7) << 5)	/* Bits 5:7 */
135*4882a593Smuzhiyun #define XFRLEN2(value)		(((value) & 0x7f) << 8)	/* Bits 8:14 */
136*4882a593Smuzhiyun #define XPHASE			BIT(15)
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /************************* McBSP SRGR1 bit definitions ************************/
139*4882a593Smuzhiyun #define CLKGDV(value)		((value) & 0x7f)		/* Bits 0:7 */
140*4882a593Smuzhiyun #define FWID(value)		(((value) & 0xff) << 8)	/* Bits 8:15 */
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /************************* McBSP SRGR2 bit definitions ************************/
143*4882a593Smuzhiyun #define FPER(value)		((value) & 0x0fff)	/* Bits 0:11 */
144*4882a593Smuzhiyun #define FSGM			BIT(12)
145*4882a593Smuzhiyun #define CLKSM			BIT(13)
146*4882a593Smuzhiyun #define CLKSP			BIT(14)
147*4882a593Smuzhiyun #define GSYNC			BIT(15)
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /************************* McBSP MCR1 bit definitions *************************/
150*4882a593Smuzhiyun #define RMCM			BIT(0)
151*4882a593Smuzhiyun #define RCBLK(value)		(((value) & 0x7) << 2)	/* Bits 2:4 */
152*4882a593Smuzhiyun #define RPABLK(value)		(((value) & 0x3) << 5)	/* Bits 5:6 */
153*4882a593Smuzhiyun #define RPBBLK(value)		(((value) & 0x3) << 7)	/* Bits 7:8 */
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /************************* McBSP MCR2 bit definitions *************************/
156*4882a593Smuzhiyun #define XMCM(value)		((value) & 0x3)		/* Bits 0:1 */
157*4882a593Smuzhiyun #define XCBLK(value)		(((value) & 0x7) << 2)	/* Bits 2:4 */
158*4882a593Smuzhiyun #define XPABLK(value)		(((value) & 0x3) << 5)	/* Bits 5:6 */
159*4882a593Smuzhiyun #define XPBBLK(value)		(((value) & 0x3) << 7)	/* Bits 7:8 */
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /*********************** McBSP XCCR bit definitions *************************/
162*4882a593Smuzhiyun #define XDISABLE		BIT(0)
163*4882a593Smuzhiyun #define XDMAEN			BIT(3)
164*4882a593Smuzhiyun #define DILB			BIT(5)
165*4882a593Smuzhiyun #define XFULL_CYCLE		BIT(11)
166*4882a593Smuzhiyun #define DXENDLY(value)		(((value) & 0x3) << 12)	/* Bits 12:13 */
167*4882a593Smuzhiyun #define PPCONNECT		BIT(14)
168*4882a593Smuzhiyun #define EXTCLKGATE		BIT(15)
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /********************** McBSP RCCR bit definitions *************************/
171*4882a593Smuzhiyun #define RDISABLE		BIT(0)
172*4882a593Smuzhiyun #define RDMAEN			BIT(3)
173*4882a593Smuzhiyun #define RFULL_CYCLE		BIT(11)
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /********************** McBSP SYSCONFIG bit definitions ********************/
176*4882a593Smuzhiyun #define SOFTRST			BIT(1)
177*4882a593Smuzhiyun #define ENAWAKEUP		BIT(2)
178*4882a593Smuzhiyun #define SIDLEMODE(value)	(((value) & 0x3) << 3)
179*4882a593Smuzhiyun #define CLOCKACTIVITY(value)	(((value) & 0x3) << 8)
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /********************** McBSP DMA operating modes **************************/
182*4882a593Smuzhiyun #define MCBSP_DMA_MODE_ELEMENT		0
183*4882a593Smuzhiyun #define MCBSP_DMA_MODE_THRESHOLD	1
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /********************** McBSP WAKEUPEN/IRQST/IRQEN bit definitions *********/
186*4882a593Smuzhiyun #define RSYNCERREN		BIT(0)
187*4882a593Smuzhiyun #define RFSREN			BIT(1)
188*4882a593Smuzhiyun #define REOFEN			BIT(2)
189*4882a593Smuzhiyun #define RRDYEN			BIT(3)
190*4882a593Smuzhiyun #define RUNDFLEN		BIT(4)
191*4882a593Smuzhiyun #define ROVFLEN			BIT(5)
192*4882a593Smuzhiyun #define XSYNCERREN		BIT(7)
193*4882a593Smuzhiyun #define XFSXEN			BIT(8)
194*4882a593Smuzhiyun #define XEOFEN			BIT(9)
195*4882a593Smuzhiyun #define XRDYEN			BIT(10)
196*4882a593Smuzhiyun #define XUNDFLEN		BIT(11)
197*4882a593Smuzhiyun #define XOVFLEN			BIT(12)
198*4882a593Smuzhiyun #define XEMPTYEOFEN		BIT(14)
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /* Clock signal muxing options */
201*4882a593Smuzhiyun #define CLKR_SRC_CLKR		0 /* CLKR signal is from the CLKR pin */
202*4882a593Smuzhiyun #define CLKR_SRC_CLKX		1 /* CLKR signal is from the CLKX pin */
203*4882a593Smuzhiyun #define FSR_SRC_FSR		2 /* FSR signal is from the FSR pin */
204*4882a593Smuzhiyun #define FSR_SRC_FSX		3 /* FSR signal is from the FSX pin */
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /* McBSP functional clock sources */
207*4882a593Smuzhiyun #define MCBSP_CLKS_PRCM_SRC	0
208*4882a593Smuzhiyun #define MCBSP_CLKS_PAD_SRC	1
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun /* we don't do multichannel for now */
211*4882a593Smuzhiyun struct omap_mcbsp_reg_cfg {
212*4882a593Smuzhiyun 	u16 spcr2;
213*4882a593Smuzhiyun 	u16 spcr1;
214*4882a593Smuzhiyun 	u16 rcr2;
215*4882a593Smuzhiyun 	u16 rcr1;
216*4882a593Smuzhiyun 	u16 xcr2;
217*4882a593Smuzhiyun 	u16 xcr1;
218*4882a593Smuzhiyun 	u16 srgr2;
219*4882a593Smuzhiyun 	u16 srgr1;
220*4882a593Smuzhiyun 	u16 mcr2;
221*4882a593Smuzhiyun 	u16 mcr1;
222*4882a593Smuzhiyun 	u16 pcr0;
223*4882a593Smuzhiyun 	u16 rcerc;
224*4882a593Smuzhiyun 	u16 rcerd;
225*4882a593Smuzhiyun 	u16 xcerc;
226*4882a593Smuzhiyun 	u16 xcerd;
227*4882a593Smuzhiyun 	u16 rcere;
228*4882a593Smuzhiyun 	u16 rcerf;
229*4882a593Smuzhiyun 	u16 xcere;
230*4882a593Smuzhiyun 	u16 xcerf;
231*4882a593Smuzhiyun 	u16 rcerg;
232*4882a593Smuzhiyun 	u16 rcerh;
233*4882a593Smuzhiyun 	u16 xcerg;
234*4882a593Smuzhiyun 	u16 xcerh;
235*4882a593Smuzhiyun 	u16 xccr;
236*4882a593Smuzhiyun 	u16 rccr;
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun struct omap_mcbsp_st_data;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun struct omap_mcbsp {
242*4882a593Smuzhiyun 	struct device *dev;
243*4882a593Smuzhiyun 	struct clk *fclk;
244*4882a593Smuzhiyun 	spinlock_t lock;
245*4882a593Smuzhiyun 	unsigned long phys_base;
246*4882a593Smuzhiyun 	unsigned long phys_dma_base;
247*4882a593Smuzhiyun 	void __iomem *io_base;
248*4882a593Smuzhiyun 	u8 id;
249*4882a593Smuzhiyun 	/*
250*4882a593Smuzhiyun 	 * Flags indicating is the bus already activated and configured by
251*4882a593Smuzhiyun 	 * another substream
252*4882a593Smuzhiyun 	 */
253*4882a593Smuzhiyun 	int active;
254*4882a593Smuzhiyun 	int configured;
255*4882a593Smuzhiyun 	u8 free;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	int irq;
258*4882a593Smuzhiyun 	int rx_irq;
259*4882a593Smuzhiyun 	int tx_irq;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	/* Protect the field .free, while checking if the mcbsp is in use */
262*4882a593Smuzhiyun 	struct omap_mcbsp_platform_data *pdata;
263*4882a593Smuzhiyun 	struct omap_mcbsp_st_data *st_data;
264*4882a593Smuzhiyun 	struct omap_mcbsp_reg_cfg cfg_regs;
265*4882a593Smuzhiyun 	struct snd_dmaengine_dai_dma_data dma_data[2];
266*4882a593Smuzhiyun 	unsigned int dma_req[2];
267*4882a593Smuzhiyun 	int dma_op_mode;
268*4882a593Smuzhiyun 	u16 max_tx_thres;
269*4882a593Smuzhiyun 	u16 max_rx_thres;
270*4882a593Smuzhiyun 	void *reg_cache;
271*4882a593Smuzhiyun 	int reg_cache_size;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	unsigned int fmt;
274*4882a593Smuzhiyun 	unsigned int in_freq;
275*4882a593Smuzhiyun 	unsigned int latency[2];
276*4882a593Smuzhiyun 	int clk_div;
277*4882a593Smuzhiyun 	int wlen;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	struct pm_qos_request pm_qos_req;
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun 
omap_mcbsp_write(struct omap_mcbsp * mcbsp,u16 reg,u32 val)282*4882a593Smuzhiyun static inline void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	if (mcbsp->pdata->reg_size == 2) {
287*4882a593Smuzhiyun 		((u16 *)mcbsp->reg_cache)[reg] = (u16)val;
288*4882a593Smuzhiyun 		writew_relaxed((u16)val, addr);
289*4882a593Smuzhiyun 	} else {
290*4882a593Smuzhiyun 		((u32 *)mcbsp->reg_cache)[reg] = val;
291*4882a593Smuzhiyun 		writel_relaxed(val, addr);
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
omap_mcbsp_read(struct omap_mcbsp * mcbsp,u16 reg,bool from_cache)295*4882a593Smuzhiyun static inline int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg,
296*4882a593Smuzhiyun 				  bool from_cache)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	if (mcbsp->pdata->reg_size == 2) {
301*4882a593Smuzhiyun 		return !from_cache ? readw_relaxed(addr) :
302*4882a593Smuzhiyun 				     ((u16 *)mcbsp->reg_cache)[reg];
303*4882a593Smuzhiyun 	} else {
304*4882a593Smuzhiyun 		return !from_cache ? readl_relaxed(addr) :
305*4882a593Smuzhiyun 				     ((u32 *)mcbsp->reg_cache)[reg];
306*4882a593Smuzhiyun 	}
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun #define MCBSP_READ(mcbsp, reg) \
310*4882a593Smuzhiyun 		omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
311*4882a593Smuzhiyun #define MCBSP_WRITE(mcbsp, reg, val) \
312*4882a593Smuzhiyun 		omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
313*4882a593Smuzhiyun #define MCBSP_READ_CACHE(mcbsp, reg) \
314*4882a593Smuzhiyun 		omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun /* Sidetone specific API */
318*4882a593Smuzhiyun int omap_mcbsp_st_init(struct platform_device *pdev);
319*4882a593Smuzhiyun void omap_mcbsp_st_cleanup(struct platform_device *pdev);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun int omap_mcbsp_st_start(struct omap_mcbsp *mcbsp);
322*4882a593Smuzhiyun int omap_mcbsp_st_stop(struct omap_mcbsp *mcbsp);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun #endif /* __OMAP_MCBSP_PRIV_H__ */
325