xref: /OK3568_Linux_fs/kernel/sound/soc/ti/davinci-i2s.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author:      Vladimir Barinov, <vbarinov@embeddedalley.com>
6*4882a593Smuzhiyun  * Copyright:   (C) 2007 MontaVista Software, Inc., <source@mvista.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * DT support	(c) 2016 Petr Kulhavy, Barix AG <petr@barix.com>
9*4882a593Smuzhiyun  *		based on davinci-mcasp.c DT support
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * TODO:
12*4882a593Smuzhiyun  * on DA850 implement HW FIFOs instead of DMA into DXR and DRR registers
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/device.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun #include <linux/io.h>
21*4882a593Smuzhiyun #include <linux/clk.h>
22*4882a593Smuzhiyun #include <linux/platform_data/davinci_asp.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <sound/core.h>
25*4882a593Smuzhiyun #include <sound/pcm.h>
26*4882a593Smuzhiyun #include <sound/pcm_params.h>
27*4882a593Smuzhiyun #include <sound/initval.h>
28*4882a593Smuzhiyun #include <sound/soc.h>
29*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include "edma-pcm.h"
32*4882a593Smuzhiyun #include "davinci-i2s.h"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define DRV_NAME "davinci-i2s"
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /*
37*4882a593Smuzhiyun  * NOTE:  terminology here is confusing.
38*4882a593Smuzhiyun  *
39*4882a593Smuzhiyun  *  - This driver supports the "Audio Serial Port" (ASP),
40*4882a593Smuzhiyun  *    found on dm6446, dm355, and other DaVinci chips.
41*4882a593Smuzhiyun  *
42*4882a593Smuzhiyun  *  - But it labels it a "Multi-channel Buffered Serial Port"
43*4882a593Smuzhiyun  *    (McBSP) as on older chips like the dm642 ... which was
44*4882a593Smuzhiyun  *    backward-compatible, possibly explaining that confusion.
45*4882a593Smuzhiyun  *
46*4882a593Smuzhiyun  *  - OMAP chips have a controller called McBSP, which is
47*4882a593Smuzhiyun  *    incompatible with the DaVinci flavor of McBSP.
48*4882a593Smuzhiyun  *
49*4882a593Smuzhiyun  *  - Newer DaVinci chips have a controller called McASP,
50*4882a593Smuzhiyun  *    incompatible with ASP and with either McBSP.
51*4882a593Smuzhiyun  *
52*4882a593Smuzhiyun  * In short:  this uses ASP to implement I2S, not McBSP.
53*4882a593Smuzhiyun  * And it won't be the only DaVinci implemention of I2S.
54*4882a593Smuzhiyun  */
55*4882a593Smuzhiyun #define DAVINCI_MCBSP_DRR_REG	0x00
56*4882a593Smuzhiyun #define DAVINCI_MCBSP_DXR_REG	0x04
57*4882a593Smuzhiyun #define DAVINCI_MCBSP_SPCR_REG	0x08
58*4882a593Smuzhiyun #define DAVINCI_MCBSP_RCR_REG	0x0c
59*4882a593Smuzhiyun #define DAVINCI_MCBSP_XCR_REG	0x10
60*4882a593Smuzhiyun #define DAVINCI_MCBSP_SRGR_REG	0x14
61*4882a593Smuzhiyun #define DAVINCI_MCBSP_PCR_REG	0x24
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define DAVINCI_MCBSP_SPCR_RRST		(1 << 0)
64*4882a593Smuzhiyun #define DAVINCI_MCBSP_SPCR_RINTM(v)	((v) << 4)
65*4882a593Smuzhiyun #define DAVINCI_MCBSP_SPCR_XRST		(1 << 16)
66*4882a593Smuzhiyun #define DAVINCI_MCBSP_SPCR_XINTM(v)	((v) << 20)
67*4882a593Smuzhiyun #define DAVINCI_MCBSP_SPCR_GRST		(1 << 22)
68*4882a593Smuzhiyun #define DAVINCI_MCBSP_SPCR_FRST		(1 << 23)
69*4882a593Smuzhiyun #define DAVINCI_MCBSP_SPCR_FREE		(1 << 25)
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define DAVINCI_MCBSP_RCR_RWDLEN1(v)	((v) << 5)
72*4882a593Smuzhiyun #define DAVINCI_MCBSP_RCR_RFRLEN1(v)	((v) << 8)
73*4882a593Smuzhiyun #define DAVINCI_MCBSP_RCR_RDATDLY(v)	((v) << 16)
74*4882a593Smuzhiyun #define DAVINCI_MCBSP_RCR_RFIG		(1 << 18)
75*4882a593Smuzhiyun #define DAVINCI_MCBSP_RCR_RWDLEN2(v)	((v) << 21)
76*4882a593Smuzhiyun #define DAVINCI_MCBSP_RCR_RFRLEN2(v)	((v) << 24)
77*4882a593Smuzhiyun #define DAVINCI_MCBSP_RCR_RPHASE	BIT(31)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define DAVINCI_MCBSP_XCR_XWDLEN1(v)	((v) << 5)
80*4882a593Smuzhiyun #define DAVINCI_MCBSP_XCR_XFRLEN1(v)	((v) << 8)
81*4882a593Smuzhiyun #define DAVINCI_MCBSP_XCR_XDATDLY(v)	((v) << 16)
82*4882a593Smuzhiyun #define DAVINCI_MCBSP_XCR_XFIG		(1 << 18)
83*4882a593Smuzhiyun #define DAVINCI_MCBSP_XCR_XWDLEN2(v)	((v) << 21)
84*4882a593Smuzhiyun #define DAVINCI_MCBSP_XCR_XFRLEN2(v)	((v) << 24)
85*4882a593Smuzhiyun #define DAVINCI_MCBSP_XCR_XPHASE	BIT(31)
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define DAVINCI_MCBSP_SRGR_FWID(v)	((v) << 8)
88*4882a593Smuzhiyun #define DAVINCI_MCBSP_SRGR_FPER(v)	((v) << 16)
89*4882a593Smuzhiyun #define DAVINCI_MCBSP_SRGR_FSGM		(1 << 28)
90*4882a593Smuzhiyun #define DAVINCI_MCBSP_SRGR_CLKSM	BIT(29)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define DAVINCI_MCBSP_PCR_CLKRP		(1 << 0)
93*4882a593Smuzhiyun #define DAVINCI_MCBSP_PCR_CLKXP		(1 << 1)
94*4882a593Smuzhiyun #define DAVINCI_MCBSP_PCR_FSRP		(1 << 2)
95*4882a593Smuzhiyun #define DAVINCI_MCBSP_PCR_FSXP		(1 << 3)
96*4882a593Smuzhiyun #define DAVINCI_MCBSP_PCR_SCLKME	(1 << 7)
97*4882a593Smuzhiyun #define DAVINCI_MCBSP_PCR_CLKRM		(1 << 8)
98*4882a593Smuzhiyun #define DAVINCI_MCBSP_PCR_CLKXM		(1 << 9)
99*4882a593Smuzhiyun #define DAVINCI_MCBSP_PCR_FSRM		(1 << 10)
100*4882a593Smuzhiyun #define DAVINCI_MCBSP_PCR_FSXM		(1 << 11)
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun enum {
103*4882a593Smuzhiyun 	DAVINCI_MCBSP_WORD_8 = 0,
104*4882a593Smuzhiyun 	DAVINCI_MCBSP_WORD_12,
105*4882a593Smuzhiyun 	DAVINCI_MCBSP_WORD_16,
106*4882a593Smuzhiyun 	DAVINCI_MCBSP_WORD_20,
107*4882a593Smuzhiyun 	DAVINCI_MCBSP_WORD_24,
108*4882a593Smuzhiyun 	DAVINCI_MCBSP_WORD_32,
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun static const unsigned char data_type[SNDRV_PCM_FORMAT_S32_LE + 1] = {
112*4882a593Smuzhiyun 	[SNDRV_PCM_FORMAT_S8]		= 1,
113*4882a593Smuzhiyun 	[SNDRV_PCM_FORMAT_S16_LE]	= 2,
114*4882a593Smuzhiyun 	[SNDRV_PCM_FORMAT_S32_LE]	= 4,
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun static const unsigned char asp_word_length[SNDRV_PCM_FORMAT_S32_LE + 1] = {
118*4882a593Smuzhiyun 	[SNDRV_PCM_FORMAT_S8]		= DAVINCI_MCBSP_WORD_8,
119*4882a593Smuzhiyun 	[SNDRV_PCM_FORMAT_S16_LE]	= DAVINCI_MCBSP_WORD_16,
120*4882a593Smuzhiyun 	[SNDRV_PCM_FORMAT_S32_LE]	= DAVINCI_MCBSP_WORD_32,
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun static const unsigned char double_fmt[SNDRV_PCM_FORMAT_S32_LE + 1] = {
124*4882a593Smuzhiyun 	[SNDRV_PCM_FORMAT_S8]		= SNDRV_PCM_FORMAT_S16_LE,
125*4882a593Smuzhiyun 	[SNDRV_PCM_FORMAT_S16_LE]	= SNDRV_PCM_FORMAT_S32_LE,
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun struct davinci_mcbsp_dev {
129*4882a593Smuzhiyun 	struct device *dev;
130*4882a593Smuzhiyun 	struct snd_dmaengine_dai_dma_data dma_data[2];
131*4882a593Smuzhiyun 	int dma_request[2];
132*4882a593Smuzhiyun 	void __iomem			*base;
133*4882a593Smuzhiyun #define MOD_DSP_A	0
134*4882a593Smuzhiyun #define MOD_DSP_B	1
135*4882a593Smuzhiyun 	int				mode;
136*4882a593Smuzhiyun 	u32				pcr;
137*4882a593Smuzhiyun 	struct clk			*clk;
138*4882a593Smuzhiyun 	/*
139*4882a593Smuzhiyun 	 * Combining both channels into 1 element will at least double the
140*4882a593Smuzhiyun 	 * amount of time between servicing the dma channel, increase
141*4882a593Smuzhiyun 	 * effiency, and reduce the chance of overrun/underrun. But,
142*4882a593Smuzhiyun 	 * it will result in the left & right channels being swapped.
143*4882a593Smuzhiyun 	 *
144*4882a593Smuzhiyun 	 * If relabeling the left and right channels is not possible,
145*4882a593Smuzhiyun 	 * you may want to let the codec know to swap them back.
146*4882a593Smuzhiyun 	 *
147*4882a593Smuzhiyun 	 * It may allow x10 the amount of time to service dma requests,
148*4882a593Smuzhiyun 	 * if the codec is master and is using an unnecessarily fast bit clock
149*4882a593Smuzhiyun 	 * (ie. tlvaic23b), independent of the sample rate. So, having an
150*4882a593Smuzhiyun 	 * entire frame at once means it can be serviced at the sample rate
151*4882a593Smuzhiyun 	 * instead of the bit clock rate.
152*4882a593Smuzhiyun 	 *
153*4882a593Smuzhiyun 	 * In the now unlikely case that an underrun still
154*4882a593Smuzhiyun 	 * occurs, both the left and right samples will be repeated
155*4882a593Smuzhiyun 	 * so that no pops are heard, and the left and right channels
156*4882a593Smuzhiyun 	 * won't end up being swapped because of the underrun.
157*4882a593Smuzhiyun 	 */
158*4882a593Smuzhiyun 	unsigned enable_channel_combine:1;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	unsigned int fmt;
161*4882a593Smuzhiyun 	int clk_div;
162*4882a593Smuzhiyun 	int clk_input_pin;
163*4882a593Smuzhiyun 	bool i2s_accurate_sck;
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
davinci_mcbsp_write_reg(struct davinci_mcbsp_dev * dev,int reg,u32 val)166*4882a593Smuzhiyun static inline void davinci_mcbsp_write_reg(struct davinci_mcbsp_dev *dev,
167*4882a593Smuzhiyun 					   int reg, u32 val)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	__raw_writel(val, dev->base + reg);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
davinci_mcbsp_read_reg(struct davinci_mcbsp_dev * dev,int reg)172*4882a593Smuzhiyun static inline u32 davinci_mcbsp_read_reg(struct davinci_mcbsp_dev *dev, int reg)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	return __raw_readl(dev->base + reg);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
toggle_clock(struct davinci_mcbsp_dev * dev,int playback)177*4882a593Smuzhiyun static void toggle_clock(struct davinci_mcbsp_dev *dev, int playback)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	u32 m = playback ? DAVINCI_MCBSP_PCR_CLKXP : DAVINCI_MCBSP_PCR_CLKRP;
180*4882a593Smuzhiyun 	/* The clock needs to toggle to complete reset.
181*4882a593Smuzhiyun 	 * So, fake it by toggling the clk polarity.
182*4882a593Smuzhiyun 	 */
183*4882a593Smuzhiyun 	davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr ^ m);
184*4882a593Smuzhiyun 	davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
davinci_mcbsp_start(struct davinci_mcbsp_dev * dev,struct snd_pcm_substream * substream)187*4882a593Smuzhiyun static void davinci_mcbsp_start(struct davinci_mcbsp_dev *dev,
188*4882a593Smuzhiyun 		struct snd_pcm_substream *substream)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
191*4882a593Smuzhiyun 	u32 spcr;
192*4882a593Smuzhiyun 	u32 mask = playback ? DAVINCI_MCBSP_SPCR_XRST : DAVINCI_MCBSP_SPCR_RRST;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/* Enable transmitter or receiver */
195*4882a593Smuzhiyun 	spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
196*4882a593Smuzhiyun 	spcr |= mask;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM)) {
199*4882a593Smuzhiyun 		/* Start frame sync */
200*4882a593Smuzhiyun 		spcr |= DAVINCI_MCBSP_SPCR_FRST;
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun 	davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
davinci_mcbsp_stop(struct davinci_mcbsp_dev * dev,int playback)205*4882a593Smuzhiyun static void davinci_mcbsp_stop(struct davinci_mcbsp_dev *dev, int playback)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	u32 spcr;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	/* Reset transmitter/receiver and sample rate/frame sync generators */
210*4882a593Smuzhiyun 	spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
211*4882a593Smuzhiyun 	spcr &= ~(DAVINCI_MCBSP_SPCR_GRST | DAVINCI_MCBSP_SPCR_FRST);
212*4882a593Smuzhiyun 	spcr &= playback ? ~DAVINCI_MCBSP_SPCR_XRST : ~DAVINCI_MCBSP_SPCR_RRST;
213*4882a593Smuzhiyun 	davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
214*4882a593Smuzhiyun 	toggle_clock(dev, playback);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define DEFAULT_BITPERSAMPLE	16
218*4882a593Smuzhiyun 
davinci_i2s_set_dai_fmt(struct snd_soc_dai * cpu_dai,unsigned int fmt)219*4882a593Smuzhiyun static int davinci_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
220*4882a593Smuzhiyun 				   unsigned int fmt)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
223*4882a593Smuzhiyun 	unsigned int pcr;
224*4882a593Smuzhiyun 	unsigned int srgr;
225*4882a593Smuzhiyun 	bool inv_fs = false;
226*4882a593Smuzhiyun 	/* Attention srgr is updated by hw_params! */
227*4882a593Smuzhiyun 	srgr = DAVINCI_MCBSP_SRGR_FSGM |
228*4882a593Smuzhiyun 		DAVINCI_MCBSP_SRGR_FPER(DEFAULT_BITPERSAMPLE * 2 - 1) |
229*4882a593Smuzhiyun 		DAVINCI_MCBSP_SRGR_FWID(DEFAULT_BITPERSAMPLE - 1);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	dev->fmt = fmt;
232*4882a593Smuzhiyun 	/* set master/slave audio interface */
233*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
234*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
235*4882a593Smuzhiyun 		/* cpu is master */
236*4882a593Smuzhiyun 		pcr = DAVINCI_MCBSP_PCR_FSXM |
237*4882a593Smuzhiyun 			DAVINCI_MCBSP_PCR_FSRM |
238*4882a593Smuzhiyun 			DAVINCI_MCBSP_PCR_CLKXM |
239*4882a593Smuzhiyun 			DAVINCI_MCBSP_PCR_CLKRM;
240*4882a593Smuzhiyun 		break;
241*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFS:
242*4882a593Smuzhiyun 		pcr = DAVINCI_MCBSP_PCR_FSRM | DAVINCI_MCBSP_PCR_FSXM;
243*4882a593Smuzhiyun 		/*
244*4882a593Smuzhiyun 		 * Selection of the clock input pin that is the
245*4882a593Smuzhiyun 		 * input for the Sample Rate Generator.
246*4882a593Smuzhiyun 		 * McBSP FSR and FSX are driven by the Sample Rate
247*4882a593Smuzhiyun 		 * Generator.
248*4882a593Smuzhiyun 		 */
249*4882a593Smuzhiyun 		switch (dev->clk_input_pin) {
250*4882a593Smuzhiyun 		case MCBSP_CLKS:
251*4882a593Smuzhiyun 			pcr |= DAVINCI_MCBSP_PCR_CLKXM |
252*4882a593Smuzhiyun 				DAVINCI_MCBSP_PCR_CLKRM;
253*4882a593Smuzhiyun 			break;
254*4882a593Smuzhiyun 		case MCBSP_CLKR:
255*4882a593Smuzhiyun 			pcr |= DAVINCI_MCBSP_PCR_SCLKME;
256*4882a593Smuzhiyun 			break;
257*4882a593Smuzhiyun 		default:
258*4882a593Smuzhiyun 			dev_err(dev->dev, "bad clk_input_pin\n");
259*4882a593Smuzhiyun 			return -EINVAL;
260*4882a593Smuzhiyun 		}
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 		break;
263*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
264*4882a593Smuzhiyun 		/* codec is master */
265*4882a593Smuzhiyun 		pcr = 0;
266*4882a593Smuzhiyun 		break;
267*4882a593Smuzhiyun 	default:
268*4882a593Smuzhiyun 		printk(KERN_ERR "%s:bad master\n", __func__);
269*4882a593Smuzhiyun 		return -EINVAL;
270*4882a593Smuzhiyun 	}
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/* interface format */
273*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
274*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
275*4882a593Smuzhiyun 		/* Davinci doesn't support TRUE I2S, but some codecs will have
276*4882a593Smuzhiyun 		 * the left and right channels contiguous. This allows
277*4882a593Smuzhiyun 		 * dsp_a mode to be used with an inverted normal frame clk.
278*4882a593Smuzhiyun 		 * If your codec is master and does not have contiguous
279*4882a593Smuzhiyun 		 * channels, then you will have sound on only one channel.
280*4882a593Smuzhiyun 		 * Try using a different mode, or codec as slave.
281*4882a593Smuzhiyun 		 *
282*4882a593Smuzhiyun 		 * The TLV320AIC33 is an example of a codec where this works.
283*4882a593Smuzhiyun 		 * It has a variable bit clock frequency allowing it to have
284*4882a593Smuzhiyun 		 * valid data on every bit clock.
285*4882a593Smuzhiyun 		 *
286*4882a593Smuzhiyun 		 * The TLV320AIC23 is an example of a codec where this does not
287*4882a593Smuzhiyun 		 * work. It has a fixed bit clock frequency with progressively
288*4882a593Smuzhiyun 		 * more empty bit clock slots between channels as the sample
289*4882a593Smuzhiyun 		 * rate is lowered.
290*4882a593Smuzhiyun 		 */
291*4882a593Smuzhiyun 		inv_fs = true;
292*4882a593Smuzhiyun 		fallthrough;
293*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
294*4882a593Smuzhiyun 		dev->mode = MOD_DSP_A;
295*4882a593Smuzhiyun 		break;
296*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_B:
297*4882a593Smuzhiyun 		dev->mode = MOD_DSP_B;
298*4882a593Smuzhiyun 		break;
299*4882a593Smuzhiyun 	default:
300*4882a593Smuzhiyun 		printk(KERN_ERR "%s:bad format\n", __func__);
301*4882a593Smuzhiyun 		return -EINVAL;
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
305*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
306*4882a593Smuzhiyun 		/* CLKRP Receive clock polarity,
307*4882a593Smuzhiyun 		 *	1 - sampled on rising edge of CLKR
308*4882a593Smuzhiyun 		 *	valid on rising edge
309*4882a593Smuzhiyun 		 * CLKXP Transmit clock polarity,
310*4882a593Smuzhiyun 		 *	1 - clocked on falling edge of CLKX
311*4882a593Smuzhiyun 		 *	valid on rising edge
312*4882a593Smuzhiyun 		 * FSRP  Receive frame sync pol, 0 - active high
313*4882a593Smuzhiyun 		 * FSXP  Transmit frame sync pol, 0 - active high
314*4882a593Smuzhiyun 		 */
315*4882a593Smuzhiyun 		pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP);
316*4882a593Smuzhiyun 		break;
317*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_IF:
318*4882a593Smuzhiyun 		/* CLKRP Receive clock polarity,
319*4882a593Smuzhiyun 		 *	0 - sampled on falling edge of CLKR
320*4882a593Smuzhiyun 		 *	valid on falling edge
321*4882a593Smuzhiyun 		 * CLKXP Transmit clock polarity,
322*4882a593Smuzhiyun 		 *	0 - clocked on rising edge of CLKX
323*4882a593Smuzhiyun 		 *	valid on falling edge
324*4882a593Smuzhiyun 		 * FSRP  Receive frame sync pol, 1 - active low
325*4882a593Smuzhiyun 		 * FSXP  Transmit frame sync pol, 1 - active low
326*4882a593Smuzhiyun 		 */
327*4882a593Smuzhiyun 		pcr |= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
328*4882a593Smuzhiyun 		break;
329*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_IF:
330*4882a593Smuzhiyun 		/* CLKRP Receive clock polarity,
331*4882a593Smuzhiyun 		 *	1 - sampled on rising edge of CLKR
332*4882a593Smuzhiyun 		 *	valid on rising edge
333*4882a593Smuzhiyun 		 * CLKXP Transmit clock polarity,
334*4882a593Smuzhiyun 		 *	1 - clocked on falling edge of CLKX
335*4882a593Smuzhiyun 		 *	valid on rising edge
336*4882a593Smuzhiyun 		 * FSRP  Receive frame sync pol, 1 - active low
337*4882a593Smuzhiyun 		 * FSXP  Transmit frame sync pol, 1 - active low
338*4882a593Smuzhiyun 		 */
339*4882a593Smuzhiyun 		pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP |
340*4882a593Smuzhiyun 			DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
341*4882a593Smuzhiyun 		break;
342*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_NF:
343*4882a593Smuzhiyun 		/* CLKRP Receive clock polarity,
344*4882a593Smuzhiyun 		 *	0 - sampled on falling edge of CLKR
345*4882a593Smuzhiyun 		 *	valid on falling edge
346*4882a593Smuzhiyun 		 * CLKXP Transmit clock polarity,
347*4882a593Smuzhiyun 		 *	0 - clocked on rising edge of CLKX
348*4882a593Smuzhiyun 		 *	valid on falling edge
349*4882a593Smuzhiyun 		 * FSRP  Receive frame sync pol, 0 - active high
350*4882a593Smuzhiyun 		 * FSXP  Transmit frame sync pol, 0 - active high
351*4882a593Smuzhiyun 		 */
352*4882a593Smuzhiyun 		break;
353*4882a593Smuzhiyun 	default:
354*4882a593Smuzhiyun 		return -EINVAL;
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun 	if (inv_fs == true)
357*4882a593Smuzhiyun 		pcr ^= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
358*4882a593Smuzhiyun 	davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
359*4882a593Smuzhiyun 	dev->pcr = pcr;
360*4882a593Smuzhiyun 	davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, pcr);
361*4882a593Smuzhiyun 	return 0;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun 
davinci_i2s_dai_set_clkdiv(struct snd_soc_dai * cpu_dai,int div_id,int div)364*4882a593Smuzhiyun static int davinci_i2s_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
365*4882a593Smuzhiyun 				int div_id, int div)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	if (div_id != DAVINCI_MCBSP_CLKGDV)
370*4882a593Smuzhiyun 		return -ENODEV;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	dev->clk_div = div;
373*4882a593Smuzhiyun 	return 0;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
davinci_i2s_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)376*4882a593Smuzhiyun static int davinci_i2s_hw_params(struct snd_pcm_substream *substream,
377*4882a593Smuzhiyun 				 struct snd_pcm_hw_params *params,
378*4882a593Smuzhiyun 				 struct snd_soc_dai *dai)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun 	struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
381*4882a593Smuzhiyun 	struct snd_interval *i = NULL;
382*4882a593Smuzhiyun 	int mcbsp_word_length, master;
383*4882a593Smuzhiyun 	unsigned int rcr, xcr, srgr, clk_div, freq, framesize;
384*4882a593Smuzhiyun 	u32 spcr;
385*4882a593Smuzhiyun 	snd_pcm_format_t fmt;
386*4882a593Smuzhiyun 	unsigned element_cnt = 1;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	/* general line settings */
389*4882a593Smuzhiyun 	spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
390*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
391*4882a593Smuzhiyun 		spcr |= DAVINCI_MCBSP_SPCR_RINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
392*4882a593Smuzhiyun 		davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
393*4882a593Smuzhiyun 	} else {
394*4882a593Smuzhiyun 		spcr |= DAVINCI_MCBSP_SPCR_XINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
395*4882a593Smuzhiyun 		davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
396*4882a593Smuzhiyun 	}
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	master = dev->fmt & SND_SOC_DAIFMT_MASTER_MASK;
399*4882a593Smuzhiyun 	fmt = params_format(params);
400*4882a593Smuzhiyun 	mcbsp_word_length = asp_word_length[fmt];
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	switch (master) {
403*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
404*4882a593Smuzhiyun 		freq = clk_get_rate(dev->clk);
405*4882a593Smuzhiyun 		srgr = DAVINCI_MCBSP_SRGR_FSGM |
406*4882a593Smuzhiyun 		       DAVINCI_MCBSP_SRGR_CLKSM;
407*4882a593Smuzhiyun 		srgr |= DAVINCI_MCBSP_SRGR_FWID(mcbsp_word_length *
408*4882a593Smuzhiyun 						8 - 1);
409*4882a593Smuzhiyun 		if (dev->i2s_accurate_sck) {
410*4882a593Smuzhiyun 			clk_div = 256;
411*4882a593Smuzhiyun 			do {
412*4882a593Smuzhiyun 				framesize = (freq / (--clk_div)) /
413*4882a593Smuzhiyun 				params->rate_num *
414*4882a593Smuzhiyun 					params->rate_den;
415*4882a593Smuzhiyun 			} while (((framesize < 33) || (framesize > 4095)) &&
416*4882a593Smuzhiyun 				 (clk_div));
417*4882a593Smuzhiyun 			clk_div--;
418*4882a593Smuzhiyun 			srgr |= DAVINCI_MCBSP_SRGR_FPER(framesize - 1);
419*4882a593Smuzhiyun 		} else {
420*4882a593Smuzhiyun 			/* symmetric waveforms */
421*4882a593Smuzhiyun 			clk_div = freq / (mcbsp_word_length * 16) /
422*4882a593Smuzhiyun 				  params->rate_num * params->rate_den;
423*4882a593Smuzhiyun 			srgr |= DAVINCI_MCBSP_SRGR_FPER(mcbsp_word_length *
424*4882a593Smuzhiyun 							16 - 1);
425*4882a593Smuzhiyun 		}
426*4882a593Smuzhiyun 		clk_div &= 0xFF;
427*4882a593Smuzhiyun 		srgr |= clk_div;
428*4882a593Smuzhiyun 		break;
429*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFS:
430*4882a593Smuzhiyun 		srgr = DAVINCI_MCBSP_SRGR_FSGM;
431*4882a593Smuzhiyun 		clk_div = dev->clk_div - 1;
432*4882a593Smuzhiyun 		srgr |= DAVINCI_MCBSP_SRGR_FWID(mcbsp_word_length * 8 - 1);
433*4882a593Smuzhiyun 		srgr |= DAVINCI_MCBSP_SRGR_FPER(mcbsp_word_length * 16 - 1);
434*4882a593Smuzhiyun 		clk_div &= 0xFF;
435*4882a593Smuzhiyun 		srgr |= clk_div;
436*4882a593Smuzhiyun 		break;
437*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
438*4882a593Smuzhiyun 		/* Clock and frame sync given from external sources */
439*4882a593Smuzhiyun 		i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_SAMPLE_BITS);
440*4882a593Smuzhiyun 		srgr = DAVINCI_MCBSP_SRGR_FSGM;
441*4882a593Smuzhiyun 		srgr |= DAVINCI_MCBSP_SRGR_FWID(snd_interval_value(i) - 1);
442*4882a593Smuzhiyun 		pr_debug("%s - %d  FWID set: re-read srgr = %X\n",
443*4882a593Smuzhiyun 			__func__, __LINE__, snd_interval_value(i) - 1);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 		i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_FRAME_BITS);
446*4882a593Smuzhiyun 		srgr |= DAVINCI_MCBSP_SRGR_FPER(snd_interval_value(i) - 1);
447*4882a593Smuzhiyun 		break;
448*4882a593Smuzhiyun 	default:
449*4882a593Smuzhiyun 		return -EINVAL;
450*4882a593Smuzhiyun 	}
451*4882a593Smuzhiyun 	davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	rcr = DAVINCI_MCBSP_RCR_RFIG;
454*4882a593Smuzhiyun 	xcr = DAVINCI_MCBSP_XCR_XFIG;
455*4882a593Smuzhiyun 	if (dev->mode == MOD_DSP_B) {
456*4882a593Smuzhiyun 		rcr |= DAVINCI_MCBSP_RCR_RDATDLY(0);
457*4882a593Smuzhiyun 		xcr |= DAVINCI_MCBSP_XCR_XDATDLY(0);
458*4882a593Smuzhiyun 	} else {
459*4882a593Smuzhiyun 		rcr |= DAVINCI_MCBSP_RCR_RDATDLY(1);
460*4882a593Smuzhiyun 		xcr |= DAVINCI_MCBSP_XCR_XDATDLY(1);
461*4882a593Smuzhiyun 	}
462*4882a593Smuzhiyun 	/* Determine xfer data type */
463*4882a593Smuzhiyun 	fmt = params_format(params);
464*4882a593Smuzhiyun 	if ((fmt > SNDRV_PCM_FORMAT_S32_LE) || !data_type[fmt]) {
465*4882a593Smuzhiyun 		printk(KERN_WARNING "davinci-i2s: unsupported PCM format\n");
466*4882a593Smuzhiyun 		return -EINVAL;
467*4882a593Smuzhiyun 	}
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	if (params_channels(params) == 2) {
470*4882a593Smuzhiyun 		element_cnt = 2;
471*4882a593Smuzhiyun 		if (double_fmt[fmt] && dev->enable_channel_combine) {
472*4882a593Smuzhiyun 			element_cnt = 1;
473*4882a593Smuzhiyun 			fmt = double_fmt[fmt];
474*4882a593Smuzhiyun 		}
475*4882a593Smuzhiyun 		switch (master) {
476*4882a593Smuzhiyun 		case SND_SOC_DAIFMT_CBS_CFS:
477*4882a593Smuzhiyun 		case SND_SOC_DAIFMT_CBS_CFM:
478*4882a593Smuzhiyun 			rcr |= DAVINCI_MCBSP_RCR_RFRLEN2(0);
479*4882a593Smuzhiyun 			xcr |= DAVINCI_MCBSP_XCR_XFRLEN2(0);
480*4882a593Smuzhiyun 			rcr |= DAVINCI_MCBSP_RCR_RPHASE;
481*4882a593Smuzhiyun 			xcr |= DAVINCI_MCBSP_XCR_XPHASE;
482*4882a593Smuzhiyun 			break;
483*4882a593Smuzhiyun 		case SND_SOC_DAIFMT_CBM_CFM:
484*4882a593Smuzhiyun 		case SND_SOC_DAIFMT_CBM_CFS:
485*4882a593Smuzhiyun 			rcr |= DAVINCI_MCBSP_RCR_RFRLEN2(element_cnt - 1);
486*4882a593Smuzhiyun 			xcr |= DAVINCI_MCBSP_XCR_XFRLEN2(element_cnt - 1);
487*4882a593Smuzhiyun 			break;
488*4882a593Smuzhiyun 		default:
489*4882a593Smuzhiyun 			return -EINVAL;
490*4882a593Smuzhiyun 		}
491*4882a593Smuzhiyun 	}
492*4882a593Smuzhiyun 	mcbsp_word_length = asp_word_length[fmt];
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	switch (master) {
495*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
496*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFM:
497*4882a593Smuzhiyun 		rcr |= DAVINCI_MCBSP_RCR_RFRLEN1(0);
498*4882a593Smuzhiyun 		xcr |= DAVINCI_MCBSP_XCR_XFRLEN1(0);
499*4882a593Smuzhiyun 		break;
500*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
501*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFS:
502*4882a593Smuzhiyun 		rcr |= DAVINCI_MCBSP_RCR_RFRLEN1(element_cnt - 1);
503*4882a593Smuzhiyun 		xcr |= DAVINCI_MCBSP_XCR_XFRLEN1(element_cnt - 1);
504*4882a593Smuzhiyun 		break;
505*4882a593Smuzhiyun 	default:
506*4882a593Smuzhiyun 		return -EINVAL;
507*4882a593Smuzhiyun 	}
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	rcr |= DAVINCI_MCBSP_RCR_RWDLEN1(mcbsp_word_length) |
510*4882a593Smuzhiyun 		DAVINCI_MCBSP_RCR_RWDLEN2(mcbsp_word_length);
511*4882a593Smuzhiyun 	xcr |= DAVINCI_MCBSP_XCR_XWDLEN1(mcbsp_word_length) |
512*4882a593Smuzhiyun 		DAVINCI_MCBSP_XCR_XWDLEN2(mcbsp_word_length);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
515*4882a593Smuzhiyun 		davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
516*4882a593Smuzhiyun 	else
517*4882a593Smuzhiyun 		davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	pr_debug("%s - %d  srgr=%X\n", __func__, __LINE__, srgr);
520*4882a593Smuzhiyun 	pr_debug("%s - %d  xcr=%X\n", __func__, __LINE__, xcr);
521*4882a593Smuzhiyun 	pr_debug("%s - %d  rcr=%X\n", __func__, __LINE__, rcr);
522*4882a593Smuzhiyun 	return 0;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun 
davinci_i2s_prepare(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)525*4882a593Smuzhiyun static int davinci_i2s_prepare(struct snd_pcm_substream *substream,
526*4882a593Smuzhiyun 		struct snd_soc_dai *dai)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun 	struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
529*4882a593Smuzhiyun 	int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
530*4882a593Smuzhiyun 	u32 spcr;
531*4882a593Smuzhiyun 	u32 mask = playback ? DAVINCI_MCBSP_SPCR_XRST : DAVINCI_MCBSP_SPCR_RRST;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	davinci_mcbsp_stop(dev, playback);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
536*4882a593Smuzhiyun 	if (spcr & mask) {
537*4882a593Smuzhiyun 		/* start off disabled */
538*4882a593Smuzhiyun 		davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG,
539*4882a593Smuzhiyun 					spcr & ~mask);
540*4882a593Smuzhiyun 		toggle_clock(dev, playback);
541*4882a593Smuzhiyun 	}
542*4882a593Smuzhiyun 	if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM |
543*4882a593Smuzhiyun 			DAVINCI_MCBSP_PCR_CLKXM | DAVINCI_MCBSP_PCR_CLKRM)) {
544*4882a593Smuzhiyun 		/* Start the sample generator */
545*4882a593Smuzhiyun 		spcr |= DAVINCI_MCBSP_SPCR_GRST;
546*4882a593Smuzhiyun 		davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	if (playback) {
550*4882a593Smuzhiyun 		/* Enable the transmitter */
551*4882a593Smuzhiyun 		spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
552*4882a593Smuzhiyun 		spcr |= DAVINCI_MCBSP_SPCR_XRST;
553*4882a593Smuzhiyun 		davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 		/* wait for any unexpected frame sync error to occur */
556*4882a593Smuzhiyun 		udelay(100);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 		/* Disable the transmitter to clear any outstanding XSYNCERR */
559*4882a593Smuzhiyun 		spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
560*4882a593Smuzhiyun 		spcr &= ~DAVINCI_MCBSP_SPCR_XRST;
561*4882a593Smuzhiyun 		davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
562*4882a593Smuzhiyun 		toggle_clock(dev, playback);
563*4882a593Smuzhiyun 	}
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	return 0;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun 
davinci_i2s_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)568*4882a593Smuzhiyun static int davinci_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
569*4882a593Smuzhiyun 			       struct snd_soc_dai *dai)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
572*4882a593Smuzhiyun 	int ret = 0;
573*4882a593Smuzhiyun 	int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	switch (cmd) {
576*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
577*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_RESUME:
578*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
579*4882a593Smuzhiyun 		davinci_mcbsp_start(dev, substream);
580*4882a593Smuzhiyun 		break;
581*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
582*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_SUSPEND:
583*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
584*4882a593Smuzhiyun 		davinci_mcbsp_stop(dev, playback);
585*4882a593Smuzhiyun 		break;
586*4882a593Smuzhiyun 	default:
587*4882a593Smuzhiyun 		ret = -EINVAL;
588*4882a593Smuzhiyun 	}
589*4882a593Smuzhiyun 	return ret;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun 
davinci_i2s_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)592*4882a593Smuzhiyun static void davinci_i2s_shutdown(struct snd_pcm_substream *substream,
593*4882a593Smuzhiyun 		struct snd_soc_dai *dai)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun 	struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
596*4882a593Smuzhiyun 	int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
597*4882a593Smuzhiyun 	davinci_mcbsp_stop(dev, playback);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun #define DAVINCI_I2S_RATES	SNDRV_PCM_RATE_8000_96000
601*4882a593Smuzhiyun #define DAVINCI_I2S_FORMATS	(SNDRV_PCM_FMTBIT_S16_LE | \
602*4882a593Smuzhiyun 				 SNDRV_PCM_FMTBIT_S32_LE)
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun static const struct snd_soc_dai_ops davinci_i2s_dai_ops = {
605*4882a593Smuzhiyun 	.shutdown	= davinci_i2s_shutdown,
606*4882a593Smuzhiyun 	.prepare	= davinci_i2s_prepare,
607*4882a593Smuzhiyun 	.trigger	= davinci_i2s_trigger,
608*4882a593Smuzhiyun 	.hw_params	= davinci_i2s_hw_params,
609*4882a593Smuzhiyun 	.set_fmt	= davinci_i2s_set_dai_fmt,
610*4882a593Smuzhiyun 	.set_clkdiv	= davinci_i2s_dai_set_clkdiv,
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun };
613*4882a593Smuzhiyun 
davinci_i2s_dai_probe(struct snd_soc_dai * dai)614*4882a593Smuzhiyun static int davinci_i2s_dai_probe(struct snd_soc_dai *dai)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	dai->playback_dma_data = &dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
619*4882a593Smuzhiyun 	dai->capture_dma_data = &dev->dma_data[SNDRV_PCM_STREAM_CAPTURE];
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	return 0;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun static struct snd_soc_dai_driver davinci_i2s_dai = {
625*4882a593Smuzhiyun 	.probe = davinci_i2s_dai_probe,
626*4882a593Smuzhiyun 	.playback = {
627*4882a593Smuzhiyun 		.channels_min = 2,
628*4882a593Smuzhiyun 		.channels_max = 2,
629*4882a593Smuzhiyun 		.rates = DAVINCI_I2S_RATES,
630*4882a593Smuzhiyun 		.formats = DAVINCI_I2S_FORMATS,
631*4882a593Smuzhiyun 	},
632*4882a593Smuzhiyun 	.capture = {
633*4882a593Smuzhiyun 		.channels_min = 2,
634*4882a593Smuzhiyun 		.channels_max = 2,
635*4882a593Smuzhiyun 		.rates = DAVINCI_I2S_RATES,
636*4882a593Smuzhiyun 		.formats = DAVINCI_I2S_FORMATS,
637*4882a593Smuzhiyun 	},
638*4882a593Smuzhiyun 	.ops = &davinci_i2s_dai_ops,
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun };
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun static const struct snd_soc_component_driver davinci_i2s_component = {
643*4882a593Smuzhiyun 	.name		= DRV_NAME,
644*4882a593Smuzhiyun };
645*4882a593Smuzhiyun 
davinci_i2s_probe(struct platform_device * pdev)646*4882a593Smuzhiyun static int davinci_i2s_probe(struct platform_device *pdev)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun 	struct snd_dmaengine_dai_dma_data *dma_data;
649*4882a593Smuzhiyun 	struct davinci_mcbsp_dev *dev;
650*4882a593Smuzhiyun 	struct resource *mem, *res;
651*4882a593Smuzhiyun 	void __iomem *io_base;
652*4882a593Smuzhiyun 	int *dma;
653*4882a593Smuzhiyun 	int ret;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
656*4882a593Smuzhiyun 	if (!mem) {
657*4882a593Smuzhiyun 		dev_warn(&pdev->dev,
658*4882a593Smuzhiyun 			 "\"mpu\" mem resource not found, using index 0\n");
659*4882a593Smuzhiyun 		mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
660*4882a593Smuzhiyun 		if (!mem) {
661*4882a593Smuzhiyun 			dev_err(&pdev->dev, "no mem resource?\n");
662*4882a593Smuzhiyun 			return -ENODEV;
663*4882a593Smuzhiyun 		}
664*4882a593Smuzhiyun 	}
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	io_base = devm_ioremap_resource(&pdev->dev, mem);
667*4882a593Smuzhiyun 	if (IS_ERR(io_base))
668*4882a593Smuzhiyun 		return PTR_ERR(io_base);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	dev = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcbsp_dev),
671*4882a593Smuzhiyun 			   GFP_KERNEL);
672*4882a593Smuzhiyun 	if (!dev)
673*4882a593Smuzhiyun 		return -ENOMEM;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	dev->base = io_base;
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	/* setup DMA, first TX, then RX */
678*4882a593Smuzhiyun 	dma_data = &dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
679*4882a593Smuzhiyun 	dma_data->addr = (dma_addr_t)(mem->start + DAVINCI_MCBSP_DXR_REG);
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
682*4882a593Smuzhiyun 	if (res) {
683*4882a593Smuzhiyun 		dma = &dev->dma_request[SNDRV_PCM_STREAM_PLAYBACK];
684*4882a593Smuzhiyun 		*dma = res->start;
685*4882a593Smuzhiyun 		dma_data->filter_data = dma;
686*4882a593Smuzhiyun 	} else if (IS_ENABLED(CONFIG_OF) && pdev->dev.of_node) {
687*4882a593Smuzhiyun 		dma_data->filter_data = "tx";
688*4882a593Smuzhiyun 	} else {
689*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Missing DMA tx resource\n");
690*4882a593Smuzhiyun 		return -ENODEV;
691*4882a593Smuzhiyun 	}
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	dma_data = &dev->dma_data[SNDRV_PCM_STREAM_CAPTURE];
694*4882a593Smuzhiyun 	dma_data->addr = (dma_addr_t)(mem->start + DAVINCI_MCBSP_DRR_REG);
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
697*4882a593Smuzhiyun 	if (res) {
698*4882a593Smuzhiyun 		dma = &dev->dma_request[SNDRV_PCM_STREAM_CAPTURE];
699*4882a593Smuzhiyun 		*dma = res->start;
700*4882a593Smuzhiyun 		dma_data->filter_data = dma;
701*4882a593Smuzhiyun 	} else if (IS_ENABLED(CONFIG_OF) && pdev->dev.of_node) {
702*4882a593Smuzhiyun 		dma_data->filter_data = "rx";
703*4882a593Smuzhiyun 	} else {
704*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Missing DMA rx resource\n");
705*4882a593Smuzhiyun 		return -ENODEV;
706*4882a593Smuzhiyun 	}
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	dev->clk = clk_get(&pdev->dev, NULL);
709*4882a593Smuzhiyun 	if (IS_ERR(dev->clk))
710*4882a593Smuzhiyun 		return -ENODEV;
711*4882a593Smuzhiyun 	ret = clk_enable(dev->clk);
712*4882a593Smuzhiyun 	if (ret)
713*4882a593Smuzhiyun 		goto err_put_clk;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	dev->dev = &pdev->dev;
716*4882a593Smuzhiyun 	dev_set_drvdata(&pdev->dev, dev);
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	ret = snd_soc_register_component(&pdev->dev, &davinci_i2s_component,
719*4882a593Smuzhiyun 					 &davinci_i2s_dai, 1);
720*4882a593Smuzhiyun 	if (ret != 0)
721*4882a593Smuzhiyun 		goto err_release_clk;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	ret = edma_pcm_platform_register(&pdev->dev);
724*4882a593Smuzhiyun 	if (ret) {
725*4882a593Smuzhiyun 		dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
726*4882a593Smuzhiyun 		goto err_unregister_component;
727*4882a593Smuzhiyun 	}
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	return 0;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun err_unregister_component:
732*4882a593Smuzhiyun 	snd_soc_unregister_component(&pdev->dev);
733*4882a593Smuzhiyun err_release_clk:
734*4882a593Smuzhiyun 	clk_disable(dev->clk);
735*4882a593Smuzhiyun err_put_clk:
736*4882a593Smuzhiyun 	clk_put(dev->clk);
737*4882a593Smuzhiyun 	return ret;
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun 
davinci_i2s_remove(struct platform_device * pdev)740*4882a593Smuzhiyun static int davinci_i2s_remove(struct platform_device *pdev)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun 	struct davinci_mcbsp_dev *dev = dev_get_drvdata(&pdev->dev);
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	snd_soc_unregister_component(&pdev->dev);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	clk_disable(dev->clk);
747*4882a593Smuzhiyun 	clk_put(dev->clk);
748*4882a593Smuzhiyun 	dev->clk = NULL;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	return 0;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun static const struct of_device_id davinci_i2s_match[] = {
754*4882a593Smuzhiyun 	{ .compatible = "ti,da850-mcbsp" },
755*4882a593Smuzhiyun 	{},
756*4882a593Smuzhiyun };
757*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, davinci_i2s_match);
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun static struct platform_driver davinci_mcbsp_driver = {
760*4882a593Smuzhiyun 	.probe		= davinci_i2s_probe,
761*4882a593Smuzhiyun 	.remove		= davinci_i2s_remove,
762*4882a593Smuzhiyun 	.driver		= {
763*4882a593Smuzhiyun 		.name	= "davinci-mcbsp",
764*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(davinci_i2s_match),
765*4882a593Smuzhiyun 	},
766*4882a593Smuzhiyun };
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun module_platform_driver(davinci_mcbsp_driver);
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun MODULE_AUTHOR("Vladimir Barinov");
771*4882a593Smuzhiyun MODULE_DESCRIPTION("TI DAVINCI I2S (McBSP) SoC Interface");
772*4882a593Smuzhiyun MODULE_LICENSE("GPL");
773