1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * tegra30_ahub.c - Tegra30 AHUB driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2011,2012, NVIDIA CORPORATION. All rights reserved.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of_platform.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/pm_runtime.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/reset.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <sound/soc.h>
19*4882a593Smuzhiyun #include "tegra30_ahub.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define DRV_NAME "tegra30-ahub"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun static struct tegra30_ahub *ahub;
24*4882a593Smuzhiyun
tegra30_apbif_write(u32 reg,u32 val)25*4882a593Smuzhiyun static inline void tegra30_apbif_write(u32 reg, u32 val)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun regmap_write(ahub->regmap_apbif, reg, val);
28*4882a593Smuzhiyun }
29*4882a593Smuzhiyun
tegra30_apbif_read(u32 reg)30*4882a593Smuzhiyun static inline u32 tegra30_apbif_read(u32 reg)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun u32 val;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun regmap_read(ahub->regmap_apbif, reg, &val);
35*4882a593Smuzhiyun return val;
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
tegra30_audio_write(u32 reg,u32 val)38*4882a593Smuzhiyun static inline void tegra30_audio_write(u32 reg, u32 val)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun regmap_write(ahub->regmap_ahub, reg, val);
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
tegra30_ahub_runtime_suspend(struct device * dev)43*4882a593Smuzhiyun static int tegra30_ahub_runtime_suspend(struct device *dev)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun regcache_cache_only(ahub->regmap_apbif, true);
46*4882a593Smuzhiyun regcache_cache_only(ahub->regmap_ahub, true);
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun clk_disable_unprepare(ahub->clk_apbif);
49*4882a593Smuzhiyun clk_disable_unprepare(ahub->clk_d_audio);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun return 0;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun * clk_apbif isn't required for an I2S<->I2S configuration where no PCM data
56*4882a593Smuzhiyun * is read from or sent to memory. However, that's not something the rest of
57*4882a593Smuzhiyun * the driver supports right now, so we'll just treat the two clocks as one
58*4882a593Smuzhiyun * for now.
59*4882a593Smuzhiyun *
60*4882a593Smuzhiyun * These functions should not be a plain ref-count. Instead, each active stream
61*4882a593Smuzhiyun * contributes some requirement to the minimum clock rate, so starting or
62*4882a593Smuzhiyun * stopping streams should dynamically adjust the clock as required. However,
63*4882a593Smuzhiyun * this is not yet implemented.
64*4882a593Smuzhiyun */
tegra30_ahub_runtime_resume(struct device * dev)65*4882a593Smuzhiyun static int tegra30_ahub_runtime_resume(struct device *dev)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun int ret;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun ret = clk_prepare_enable(ahub->clk_d_audio);
70*4882a593Smuzhiyun if (ret) {
71*4882a593Smuzhiyun dev_err(dev, "clk_enable d_audio failed: %d\n", ret);
72*4882a593Smuzhiyun return ret;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun ret = clk_prepare_enable(ahub->clk_apbif);
75*4882a593Smuzhiyun if (ret) {
76*4882a593Smuzhiyun dev_err(dev, "clk_enable apbif failed: %d\n", ret);
77*4882a593Smuzhiyun clk_disable(ahub->clk_d_audio);
78*4882a593Smuzhiyun return ret;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun regcache_cache_only(ahub->regmap_apbif, false);
82*4882a593Smuzhiyun regcache_cache_only(ahub->regmap_ahub, false);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun return 0;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
tegra30_ahub_allocate_rx_fifo(enum tegra30_ahub_rxcif * rxcif,char * dmachan,int dmachan_len,dma_addr_t * fiforeg)87*4882a593Smuzhiyun int tegra30_ahub_allocate_rx_fifo(enum tegra30_ahub_rxcif *rxcif,
88*4882a593Smuzhiyun char *dmachan, int dmachan_len,
89*4882a593Smuzhiyun dma_addr_t *fiforeg)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun int channel;
92*4882a593Smuzhiyun u32 reg, val;
93*4882a593Smuzhiyun struct tegra30_ahub_cif_conf cif_conf;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun channel = find_first_zero_bit(ahub->rx_usage,
96*4882a593Smuzhiyun TEGRA30_AHUB_CHANNEL_CTRL_COUNT);
97*4882a593Smuzhiyun if (channel >= TEGRA30_AHUB_CHANNEL_CTRL_COUNT)
98*4882a593Smuzhiyun return -EBUSY;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun __set_bit(channel, ahub->rx_usage);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun *rxcif = TEGRA30_AHUB_RXCIF_APBIF_RX0 + channel;
103*4882a593Smuzhiyun snprintf(dmachan, dmachan_len, "rx%d", channel);
104*4882a593Smuzhiyun *fiforeg = ahub->apbif_addr + TEGRA30_AHUB_CHANNEL_RXFIFO +
105*4882a593Smuzhiyun (channel * TEGRA30_AHUB_CHANNEL_RXFIFO_STRIDE);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun pm_runtime_get_sync(ahub->dev);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun reg = TEGRA30_AHUB_CHANNEL_CTRL +
110*4882a593Smuzhiyun (channel * TEGRA30_AHUB_CHANNEL_CTRL_STRIDE);
111*4882a593Smuzhiyun val = tegra30_apbif_read(reg);
112*4882a593Smuzhiyun val &= ~(TEGRA30_AHUB_CHANNEL_CTRL_RX_THRESHOLD_MASK |
113*4882a593Smuzhiyun TEGRA30_AHUB_CHANNEL_CTRL_RX_PACK_MASK);
114*4882a593Smuzhiyun val |= (7 << TEGRA30_AHUB_CHANNEL_CTRL_RX_THRESHOLD_SHIFT) |
115*4882a593Smuzhiyun TEGRA30_AHUB_CHANNEL_CTRL_RX_PACK_EN |
116*4882a593Smuzhiyun TEGRA30_AHUB_CHANNEL_CTRL_RX_PACK_16;
117*4882a593Smuzhiyun tegra30_apbif_write(reg, val);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun cif_conf.threshold = 0;
120*4882a593Smuzhiyun cif_conf.audio_channels = 2;
121*4882a593Smuzhiyun cif_conf.client_channels = 2;
122*4882a593Smuzhiyun cif_conf.audio_bits = TEGRA30_AUDIOCIF_BITS_16;
123*4882a593Smuzhiyun cif_conf.client_bits = TEGRA30_AUDIOCIF_BITS_16;
124*4882a593Smuzhiyun cif_conf.expand = 0;
125*4882a593Smuzhiyun cif_conf.stereo_conv = 0;
126*4882a593Smuzhiyun cif_conf.replicate = 0;
127*4882a593Smuzhiyun cif_conf.direction = TEGRA30_AUDIOCIF_DIRECTION_RX;
128*4882a593Smuzhiyun cif_conf.truncate = 0;
129*4882a593Smuzhiyun cif_conf.mono_conv = 0;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun reg = TEGRA30_AHUB_CIF_RX_CTRL +
132*4882a593Smuzhiyun (channel * TEGRA30_AHUB_CIF_RX_CTRL_STRIDE);
133*4882a593Smuzhiyun ahub->soc_data->set_audio_cif(ahub->regmap_apbif, reg, &cif_conf);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun pm_runtime_put(ahub->dev);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun return 0;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra30_ahub_allocate_rx_fifo);
140*4882a593Smuzhiyun
tegra30_ahub_enable_rx_fifo(enum tegra30_ahub_rxcif rxcif)141*4882a593Smuzhiyun int tegra30_ahub_enable_rx_fifo(enum tegra30_ahub_rxcif rxcif)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun int channel = rxcif - TEGRA30_AHUB_RXCIF_APBIF_RX0;
144*4882a593Smuzhiyun int reg, val;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun pm_runtime_get_sync(ahub->dev);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun reg = TEGRA30_AHUB_CHANNEL_CTRL +
149*4882a593Smuzhiyun (channel * TEGRA30_AHUB_CHANNEL_CTRL_STRIDE);
150*4882a593Smuzhiyun val = tegra30_apbif_read(reg);
151*4882a593Smuzhiyun val |= TEGRA30_AHUB_CHANNEL_CTRL_RX_EN;
152*4882a593Smuzhiyun tegra30_apbif_write(reg, val);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun pm_runtime_put(ahub->dev);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun return 0;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra30_ahub_enable_rx_fifo);
159*4882a593Smuzhiyun
tegra30_ahub_disable_rx_fifo(enum tegra30_ahub_rxcif rxcif)160*4882a593Smuzhiyun int tegra30_ahub_disable_rx_fifo(enum tegra30_ahub_rxcif rxcif)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun int channel = rxcif - TEGRA30_AHUB_RXCIF_APBIF_RX0;
163*4882a593Smuzhiyun int reg, val;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun pm_runtime_get_sync(ahub->dev);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun reg = TEGRA30_AHUB_CHANNEL_CTRL +
168*4882a593Smuzhiyun (channel * TEGRA30_AHUB_CHANNEL_CTRL_STRIDE);
169*4882a593Smuzhiyun val = tegra30_apbif_read(reg);
170*4882a593Smuzhiyun val &= ~TEGRA30_AHUB_CHANNEL_CTRL_RX_EN;
171*4882a593Smuzhiyun tegra30_apbif_write(reg, val);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun pm_runtime_put(ahub->dev);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun return 0;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra30_ahub_disable_rx_fifo);
178*4882a593Smuzhiyun
tegra30_ahub_free_rx_fifo(enum tegra30_ahub_rxcif rxcif)179*4882a593Smuzhiyun int tegra30_ahub_free_rx_fifo(enum tegra30_ahub_rxcif rxcif)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun int channel = rxcif - TEGRA30_AHUB_RXCIF_APBIF_RX0;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun __clear_bit(channel, ahub->rx_usage);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun return 0;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra30_ahub_free_rx_fifo);
188*4882a593Smuzhiyun
tegra30_ahub_allocate_tx_fifo(enum tegra30_ahub_txcif * txcif,char * dmachan,int dmachan_len,dma_addr_t * fiforeg)189*4882a593Smuzhiyun int tegra30_ahub_allocate_tx_fifo(enum tegra30_ahub_txcif *txcif,
190*4882a593Smuzhiyun char *dmachan, int dmachan_len,
191*4882a593Smuzhiyun dma_addr_t *fiforeg)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun int channel;
194*4882a593Smuzhiyun u32 reg, val;
195*4882a593Smuzhiyun struct tegra30_ahub_cif_conf cif_conf;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun channel = find_first_zero_bit(ahub->tx_usage,
198*4882a593Smuzhiyun TEGRA30_AHUB_CHANNEL_CTRL_COUNT);
199*4882a593Smuzhiyun if (channel >= TEGRA30_AHUB_CHANNEL_CTRL_COUNT)
200*4882a593Smuzhiyun return -EBUSY;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun __set_bit(channel, ahub->tx_usage);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun *txcif = TEGRA30_AHUB_TXCIF_APBIF_TX0 + channel;
205*4882a593Smuzhiyun snprintf(dmachan, dmachan_len, "tx%d", channel);
206*4882a593Smuzhiyun *fiforeg = ahub->apbif_addr + TEGRA30_AHUB_CHANNEL_TXFIFO +
207*4882a593Smuzhiyun (channel * TEGRA30_AHUB_CHANNEL_TXFIFO_STRIDE);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun pm_runtime_get_sync(ahub->dev);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun reg = TEGRA30_AHUB_CHANNEL_CTRL +
212*4882a593Smuzhiyun (channel * TEGRA30_AHUB_CHANNEL_CTRL_STRIDE);
213*4882a593Smuzhiyun val = tegra30_apbif_read(reg);
214*4882a593Smuzhiyun val &= ~(TEGRA30_AHUB_CHANNEL_CTRL_TX_THRESHOLD_MASK |
215*4882a593Smuzhiyun TEGRA30_AHUB_CHANNEL_CTRL_TX_PACK_MASK);
216*4882a593Smuzhiyun val |= (7 << TEGRA30_AHUB_CHANNEL_CTRL_TX_THRESHOLD_SHIFT) |
217*4882a593Smuzhiyun TEGRA30_AHUB_CHANNEL_CTRL_TX_PACK_EN |
218*4882a593Smuzhiyun TEGRA30_AHUB_CHANNEL_CTRL_TX_PACK_16;
219*4882a593Smuzhiyun tegra30_apbif_write(reg, val);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun cif_conf.threshold = 0;
222*4882a593Smuzhiyun cif_conf.audio_channels = 2;
223*4882a593Smuzhiyun cif_conf.client_channels = 2;
224*4882a593Smuzhiyun cif_conf.audio_bits = TEGRA30_AUDIOCIF_BITS_16;
225*4882a593Smuzhiyun cif_conf.client_bits = TEGRA30_AUDIOCIF_BITS_16;
226*4882a593Smuzhiyun cif_conf.expand = 0;
227*4882a593Smuzhiyun cif_conf.stereo_conv = 0;
228*4882a593Smuzhiyun cif_conf.replicate = 0;
229*4882a593Smuzhiyun cif_conf.direction = TEGRA30_AUDIOCIF_DIRECTION_TX;
230*4882a593Smuzhiyun cif_conf.truncate = 0;
231*4882a593Smuzhiyun cif_conf.mono_conv = 0;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun reg = TEGRA30_AHUB_CIF_TX_CTRL +
234*4882a593Smuzhiyun (channel * TEGRA30_AHUB_CIF_TX_CTRL_STRIDE);
235*4882a593Smuzhiyun ahub->soc_data->set_audio_cif(ahub->regmap_apbif, reg, &cif_conf);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun pm_runtime_put(ahub->dev);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun return 0;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra30_ahub_allocate_tx_fifo);
242*4882a593Smuzhiyun
tegra30_ahub_enable_tx_fifo(enum tegra30_ahub_txcif txcif)243*4882a593Smuzhiyun int tegra30_ahub_enable_tx_fifo(enum tegra30_ahub_txcif txcif)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun int channel = txcif - TEGRA30_AHUB_TXCIF_APBIF_TX0;
246*4882a593Smuzhiyun int reg, val;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun pm_runtime_get_sync(ahub->dev);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun reg = TEGRA30_AHUB_CHANNEL_CTRL +
251*4882a593Smuzhiyun (channel * TEGRA30_AHUB_CHANNEL_CTRL_STRIDE);
252*4882a593Smuzhiyun val = tegra30_apbif_read(reg);
253*4882a593Smuzhiyun val |= TEGRA30_AHUB_CHANNEL_CTRL_TX_EN;
254*4882a593Smuzhiyun tegra30_apbif_write(reg, val);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun pm_runtime_put(ahub->dev);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun return 0;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra30_ahub_enable_tx_fifo);
261*4882a593Smuzhiyun
tegra30_ahub_disable_tx_fifo(enum tegra30_ahub_txcif txcif)262*4882a593Smuzhiyun int tegra30_ahub_disable_tx_fifo(enum tegra30_ahub_txcif txcif)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun int channel = txcif - TEGRA30_AHUB_TXCIF_APBIF_TX0;
265*4882a593Smuzhiyun int reg, val;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun pm_runtime_get_sync(ahub->dev);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun reg = TEGRA30_AHUB_CHANNEL_CTRL +
270*4882a593Smuzhiyun (channel * TEGRA30_AHUB_CHANNEL_CTRL_STRIDE);
271*4882a593Smuzhiyun val = tegra30_apbif_read(reg);
272*4882a593Smuzhiyun val &= ~TEGRA30_AHUB_CHANNEL_CTRL_TX_EN;
273*4882a593Smuzhiyun tegra30_apbif_write(reg, val);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun pm_runtime_put(ahub->dev);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun return 0;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra30_ahub_disable_tx_fifo);
280*4882a593Smuzhiyun
tegra30_ahub_free_tx_fifo(enum tegra30_ahub_txcif txcif)281*4882a593Smuzhiyun int tegra30_ahub_free_tx_fifo(enum tegra30_ahub_txcif txcif)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun int channel = txcif - TEGRA30_AHUB_TXCIF_APBIF_TX0;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun __clear_bit(channel, ahub->tx_usage);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun return 0;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra30_ahub_free_tx_fifo);
290*4882a593Smuzhiyun
tegra30_ahub_set_rx_cif_source(enum tegra30_ahub_rxcif rxcif,enum tegra30_ahub_txcif txcif)291*4882a593Smuzhiyun int tegra30_ahub_set_rx_cif_source(enum tegra30_ahub_rxcif rxcif,
292*4882a593Smuzhiyun enum tegra30_ahub_txcif txcif)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun int channel = rxcif - TEGRA30_AHUB_RXCIF_APBIF_RX0;
295*4882a593Smuzhiyun int reg;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun pm_runtime_get_sync(ahub->dev);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun reg = TEGRA30_AHUB_AUDIO_RX +
300*4882a593Smuzhiyun (channel * TEGRA30_AHUB_AUDIO_RX_STRIDE);
301*4882a593Smuzhiyun tegra30_audio_write(reg, 1 << txcif);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun pm_runtime_put(ahub->dev);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun return 0;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra30_ahub_set_rx_cif_source);
308*4882a593Smuzhiyun
tegra30_ahub_unset_rx_cif_source(enum tegra30_ahub_rxcif rxcif)309*4882a593Smuzhiyun int tegra30_ahub_unset_rx_cif_source(enum tegra30_ahub_rxcif rxcif)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun int channel = rxcif - TEGRA30_AHUB_RXCIF_APBIF_RX0;
312*4882a593Smuzhiyun int reg;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun pm_runtime_get_sync(ahub->dev);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun reg = TEGRA30_AHUB_AUDIO_RX +
317*4882a593Smuzhiyun (channel * TEGRA30_AHUB_AUDIO_RX_STRIDE);
318*4882a593Smuzhiyun tegra30_audio_write(reg, 0);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun pm_runtime_put(ahub->dev);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun return 0;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra30_ahub_unset_rx_cif_source);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun #define MOD_LIST_MASK_TEGRA30 BIT(0)
327*4882a593Smuzhiyun #define MOD_LIST_MASK_TEGRA114 BIT(1)
328*4882a593Smuzhiyun #define MOD_LIST_MASK_TEGRA124 BIT(2)
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun #define MOD_LIST_MASK_TEGRA30_OR_LATER \
331*4882a593Smuzhiyun (MOD_LIST_MASK_TEGRA30 | MOD_LIST_MASK_TEGRA114 | \
332*4882a593Smuzhiyun MOD_LIST_MASK_TEGRA124)
333*4882a593Smuzhiyun #define MOD_LIST_MASK_TEGRA114_OR_LATER \
334*4882a593Smuzhiyun (MOD_LIST_MASK_TEGRA114 | MOD_LIST_MASK_TEGRA124)
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun static const struct {
337*4882a593Smuzhiyun const char *rst_name;
338*4882a593Smuzhiyun u32 mod_list_mask;
339*4882a593Smuzhiyun } configlink_mods[] = {
340*4882a593Smuzhiyun { "i2s0", MOD_LIST_MASK_TEGRA30_OR_LATER },
341*4882a593Smuzhiyun { "i2s1", MOD_LIST_MASK_TEGRA30_OR_LATER },
342*4882a593Smuzhiyun { "i2s2", MOD_LIST_MASK_TEGRA30_OR_LATER },
343*4882a593Smuzhiyun { "i2s3", MOD_LIST_MASK_TEGRA30_OR_LATER },
344*4882a593Smuzhiyun { "i2s4", MOD_LIST_MASK_TEGRA30_OR_LATER },
345*4882a593Smuzhiyun { "dam0", MOD_LIST_MASK_TEGRA30_OR_LATER },
346*4882a593Smuzhiyun { "dam1", MOD_LIST_MASK_TEGRA30_OR_LATER },
347*4882a593Smuzhiyun { "dam2", MOD_LIST_MASK_TEGRA30_OR_LATER },
348*4882a593Smuzhiyun { "spdif", MOD_LIST_MASK_TEGRA30_OR_LATER },
349*4882a593Smuzhiyun { "amx", MOD_LIST_MASK_TEGRA114_OR_LATER },
350*4882a593Smuzhiyun { "adx", MOD_LIST_MASK_TEGRA114_OR_LATER },
351*4882a593Smuzhiyun { "amx1", MOD_LIST_MASK_TEGRA124 },
352*4882a593Smuzhiyun { "adx1", MOD_LIST_MASK_TEGRA124 },
353*4882a593Smuzhiyun { "afc0", MOD_LIST_MASK_TEGRA124 },
354*4882a593Smuzhiyun { "afc1", MOD_LIST_MASK_TEGRA124 },
355*4882a593Smuzhiyun { "afc2", MOD_LIST_MASK_TEGRA124 },
356*4882a593Smuzhiyun { "afc3", MOD_LIST_MASK_TEGRA124 },
357*4882a593Smuzhiyun { "afc4", MOD_LIST_MASK_TEGRA124 },
358*4882a593Smuzhiyun { "afc5", MOD_LIST_MASK_TEGRA124 },
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun #define LAST_REG(name) \
362*4882a593Smuzhiyun (TEGRA30_AHUB_##name + \
363*4882a593Smuzhiyun (TEGRA30_AHUB_##name##_STRIDE * TEGRA30_AHUB_##name##_COUNT) - 4)
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun #define REG_IN_ARRAY(reg, name) \
366*4882a593Smuzhiyun ((reg >= TEGRA30_AHUB_##name) && \
367*4882a593Smuzhiyun (reg <= LAST_REG(name) && \
368*4882a593Smuzhiyun (!((reg - TEGRA30_AHUB_##name) % TEGRA30_AHUB_##name##_STRIDE))))
369*4882a593Smuzhiyun
tegra30_ahub_apbif_wr_rd_reg(struct device * dev,unsigned int reg)370*4882a593Smuzhiyun static bool tegra30_ahub_apbif_wr_rd_reg(struct device *dev, unsigned int reg)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun switch (reg) {
373*4882a593Smuzhiyun case TEGRA30_AHUB_CONFIG_LINK_CTRL:
374*4882a593Smuzhiyun case TEGRA30_AHUB_MISC_CTRL:
375*4882a593Smuzhiyun case TEGRA30_AHUB_APBDMA_LIVE_STATUS:
376*4882a593Smuzhiyun case TEGRA30_AHUB_I2S_LIVE_STATUS:
377*4882a593Smuzhiyun case TEGRA30_AHUB_SPDIF_LIVE_STATUS:
378*4882a593Smuzhiyun case TEGRA30_AHUB_I2S_INT_MASK:
379*4882a593Smuzhiyun case TEGRA30_AHUB_DAM_INT_MASK:
380*4882a593Smuzhiyun case TEGRA30_AHUB_SPDIF_INT_MASK:
381*4882a593Smuzhiyun case TEGRA30_AHUB_APBIF_INT_MASK:
382*4882a593Smuzhiyun case TEGRA30_AHUB_I2S_INT_STATUS:
383*4882a593Smuzhiyun case TEGRA30_AHUB_DAM_INT_STATUS:
384*4882a593Smuzhiyun case TEGRA30_AHUB_SPDIF_INT_STATUS:
385*4882a593Smuzhiyun case TEGRA30_AHUB_APBIF_INT_STATUS:
386*4882a593Smuzhiyun case TEGRA30_AHUB_I2S_INT_SOURCE:
387*4882a593Smuzhiyun case TEGRA30_AHUB_DAM_INT_SOURCE:
388*4882a593Smuzhiyun case TEGRA30_AHUB_SPDIF_INT_SOURCE:
389*4882a593Smuzhiyun case TEGRA30_AHUB_APBIF_INT_SOURCE:
390*4882a593Smuzhiyun case TEGRA30_AHUB_I2S_INT_SET:
391*4882a593Smuzhiyun case TEGRA30_AHUB_DAM_INT_SET:
392*4882a593Smuzhiyun case TEGRA30_AHUB_SPDIF_INT_SET:
393*4882a593Smuzhiyun case TEGRA30_AHUB_APBIF_INT_SET:
394*4882a593Smuzhiyun return true;
395*4882a593Smuzhiyun default:
396*4882a593Smuzhiyun break;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun if (REG_IN_ARRAY(reg, CHANNEL_CTRL) ||
400*4882a593Smuzhiyun REG_IN_ARRAY(reg, CHANNEL_CLEAR) ||
401*4882a593Smuzhiyun REG_IN_ARRAY(reg, CHANNEL_STATUS) ||
402*4882a593Smuzhiyun REG_IN_ARRAY(reg, CHANNEL_TXFIFO) ||
403*4882a593Smuzhiyun REG_IN_ARRAY(reg, CHANNEL_RXFIFO) ||
404*4882a593Smuzhiyun REG_IN_ARRAY(reg, CIF_TX_CTRL) ||
405*4882a593Smuzhiyun REG_IN_ARRAY(reg, CIF_RX_CTRL) ||
406*4882a593Smuzhiyun REG_IN_ARRAY(reg, DAM_LIVE_STATUS))
407*4882a593Smuzhiyun return true;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun return false;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
tegra30_ahub_apbif_volatile_reg(struct device * dev,unsigned int reg)412*4882a593Smuzhiyun static bool tegra30_ahub_apbif_volatile_reg(struct device *dev,
413*4882a593Smuzhiyun unsigned int reg)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun switch (reg) {
416*4882a593Smuzhiyun case TEGRA30_AHUB_CONFIG_LINK_CTRL:
417*4882a593Smuzhiyun case TEGRA30_AHUB_MISC_CTRL:
418*4882a593Smuzhiyun case TEGRA30_AHUB_APBDMA_LIVE_STATUS:
419*4882a593Smuzhiyun case TEGRA30_AHUB_I2S_LIVE_STATUS:
420*4882a593Smuzhiyun case TEGRA30_AHUB_SPDIF_LIVE_STATUS:
421*4882a593Smuzhiyun case TEGRA30_AHUB_I2S_INT_STATUS:
422*4882a593Smuzhiyun case TEGRA30_AHUB_DAM_INT_STATUS:
423*4882a593Smuzhiyun case TEGRA30_AHUB_SPDIF_INT_STATUS:
424*4882a593Smuzhiyun case TEGRA30_AHUB_APBIF_INT_STATUS:
425*4882a593Smuzhiyun case TEGRA30_AHUB_I2S_INT_SET:
426*4882a593Smuzhiyun case TEGRA30_AHUB_DAM_INT_SET:
427*4882a593Smuzhiyun case TEGRA30_AHUB_SPDIF_INT_SET:
428*4882a593Smuzhiyun case TEGRA30_AHUB_APBIF_INT_SET:
429*4882a593Smuzhiyun return true;
430*4882a593Smuzhiyun default:
431*4882a593Smuzhiyun break;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun if (REG_IN_ARRAY(reg, CHANNEL_CLEAR) ||
435*4882a593Smuzhiyun REG_IN_ARRAY(reg, CHANNEL_STATUS) ||
436*4882a593Smuzhiyun REG_IN_ARRAY(reg, CHANNEL_TXFIFO) ||
437*4882a593Smuzhiyun REG_IN_ARRAY(reg, CHANNEL_RXFIFO) ||
438*4882a593Smuzhiyun REG_IN_ARRAY(reg, DAM_LIVE_STATUS))
439*4882a593Smuzhiyun return true;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun return false;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
tegra30_ahub_apbif_precious_reg(struct device * dev,unsigned int reg)444*4882a593Smuzhiyun static bool tegra30_ahub_apbif_precious_reg(struct device *dev,
445*4882a593Smuzhiyun unsigned int reg)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun if (REG_IN_ARRAY(reg, CHANNEL_TXFIFO) ||
448*4882a593Smuzhiyun REG_IN_ARRAY(reg, CHANNEL_RXFIFO))
449*4882a593Smuzhiyun return true;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun return false;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun static const struct regmap_config tegra30_ahub_apbif_regmap_config = {
455*4882a593Smuzhiyun .name = "apbif",
456*4882a593Smuzhiyun .reg_bits = 32,
457*4882a593Smuzhiyun .val_bits = 32,
458*4882a593Smuzhiyun .reg_stride = 4,
459*4882a593Smuzhiyun .max_register = TEGRA30_AHUB_APBIF_INT_SET,
460*4882a593Smuzhiyun .writeable_reg = tegra30_ahub_apbif_wr_rd_reg,
461*4882a593Smuzhiyun .readable_reg = tegra30_ahub_apbif_wr_rd_reg,
462*4882a593Smuzhiyun .volatile_reg = tegra30_ahub_apbif_volatile_reg,
463*4882a593Smuzhiyun .precious_reg = tegra30_ahub_apbif_precious_reg,
464*4882a593Smuzhiyun .cache_type = REGCACHE_FLAT,
465*4882a593Smuzhiyun };
466*4882a593Smuzhiyun
tegra30_ahub_ahub_wr_rd_reg(struct device * dev,unsigned int reg)467*4882a593Smuzhiyun static bool tegra30_ahub_ahub_wr_rd_reg(struct device *dev, unsigned int reg)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun if (REG_IN_ARRAY(reg, AUDIO_RX))
470*4882a593Smuzhiyun return true;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun return false;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun static const struct regmap_config tegra30_ahub_ahub_regmap_config = {
476*4882a593Smuzhiyun .name = "ahub",
477*4882a593Smuzhiyun .reg_bits = 32,
478*4882a593Smuzhiyun .val_bits = 32,
479*4882a593Smuzhiyun .reg_stride = 4,
480*4882a593Smuzhiyun .max_register = LAST_REG(AUDIO_RX),
481*4882a593Smuzhiyun .writeable_reg = tegra30_ahub_ahub_wr_rd_reg,
482*4882a593Smuzhiyun .readable_reg = tegra30_ahub_ahub_wr_rd_reg,
483*4882a593Smuzhiyun .cache_type = REGCACHE_FLAT,
484*4882a593Smuzhiyun };
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun static struct tegra30_ahub_soc_data soc_data_tegra30 = {
487*4882a593Smuzhiyun .mod_list_mask = MOD_LIST_MASK_TEGRA30,
488*4882a593Smuzhiyun .set_audio_cif = tegra30_ahub_set_cif,
489*4882a593Smuzhiyun };
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun static struct tegra30_ahub_soc_data soc_data_tegra114 = {
492*4882a593Smuzhiyun .mod_list_mask = MOD_LIST_MASK_TEGRA114,
493*4882a593Smuzhiyun .set_audio_cif = tegra30_ahub_set_cif,
494*4882a593Smuzhiyun };
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun static struct tegra30_ahub_soc_data soc_data_tegra124 = {
497*4882a593Smuzhiyun .mod_list_mask = MOD_LIST_MASK_TEGRA124,
498*4882a593Smuzhiyun .set_audio_cif = tegra124_ahub_set_cif,
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun static const struct of_device_id tegra30_ahub_of_match[] = {
502*4882a593Smuzhiyun { .compatible = "nvidia,tegra124-ahub", .data = &soc_data_tegra124 },
503*4882a593Smuzhiyun { .compatible = "nvidia,tegra114-ahub", .data = &soc_data_tegra114 },
504*4882a593Smuzhiyun { .compatible = "nvidia,tegra30-ahub", .data = &soc_data_tegra30 },
505*4882a593Smuzhiyun {},
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun
tegra30_ahub_probe(struct platform_device * pdev)508*4882a593Smuzhiyun static int tegra30_ahub_probe(struct platform_device *pdev)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun const struct of_device_id *match;
511*4882a593Smuzhiyun const struct tegra30_ahub_soc_data *soc_data;
512*4882a593Smuzhiyun struct reset_control *rst;
513*4882a593Smuzhiyun int i;
514*4882a593Smuzhiyun struct resource *res0;
515*4882a593Smuzhiyun void __iomem *regs_apbif, *regs_ahub;
516*4882a593Smuzhiyun int ret = 0;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun if (ahub)
519*4882a593Smuzhiyun return -ENODEV;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun match = of_match_device(tegra30_ahub_of_match, &pdev->dev);
522*4882a593Smuzhiyun if (!match)
523*4882a593Smuzhiyun return -EINVAL;
524*4882a593Smuzhiyun soc_data = match->data;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun /*
527*4882a593Smuzhiyun * The AHUB hosts a register bus: the "configlink". For this to
528*4882a593Smuzhiyun * operate correctly, all devices on this bus must be out of reset.
529*4882a593Smuzhiyun * Ensure that here.
530*4882a593Smuzhiyun */
531*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(configlink_mods); i++) {
532*4882a593Smuzhiyun if (!(configlink_mods[i].mod_list_mask &
533*4882a593Smuzhiyun soc_data->mod_list_mask))
534*4882a593Smuzhiyun continue;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun rst = reset_control_get_exclusive(&pdev->dev,
537*4882a593Smuzhiyun configlink_mods[i].rst_name);
538*4882a593Smuzhiyun if (IS_ERR(rst)) {
539*4882a593Smuzhiyun dev_err(&pdev->dev, "Can't get reset %s\n",
540*4882a593Smuzhiyun configlink_mods[i].rst_name);
541*4882a593Smuzhiyun ret = PTR_ERR(rst);
542*4882a593Smuzhiyun return ret;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun ret = reset_control_deassert(rst);
546*4882a593Smuzhiyun reset_control_put(rst);
547*4882a593Smuzhiyun if (ret)
548*4882a593Smuzhiyun return ret;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun ahub = devm_kzalloc(&pdev->dev, sizeof(struct tegra30_ahub),
552*4882a593Smuzhiyun GFP_KERNEL);
553*4882a593Smuzhiyun if (!ahub)
554*4882a593Smuzhiyun return -ENOMEM;
555*4882a593Smuzhiyun dev_set_drvdata(&pdev->dev, ahub);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun ahub->soc_data = soc_data;
558*4882a593Smuzhiyun ahub->dev = &pdev->dev;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun ahub->clk_d_audio = devm_clk_get(&pdev->dev, "d_audio");
561*4882a593Smuzhiyun if (IS_ERR(ahub->clk_d_audio)) {
562*4882a593Smuzhiyun dev_err(&pdev->dev, "Can't retrieve ahub d_audio clock\n");
563*4882a593Smuzhiyun ret = PTR_ERR(ahub->clk_d_audio);
564*4882a593Smuzhiyun return ret;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun ahub->clk_apbif = devm_clk_get(&pdev->dev, "apbif");
568*4882a593Smuzhiyun if (IS_ERR(ahub->clk_apbif)) {
569*4882a593Smuzhiyun dev_err(&pdev->dev, "Can't retrieve ahub apbif clock\n");
570*4882a593Smuzhiyun ret = PTR_ERR(ahub->clk_apbif);
571*4882a593Smuzhiyun return ret;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun res0 = platform_get_resource(pdev, IORESOURCE_MEM, 0);
575*4882a593Smuzhiyun regs_apbif = devm_ioremap_resource(&pdev->dev, res0);
576*4882a593Smuzhiyun if (IS_ERR(regs_apbif))
577*4882a593Smuzhiyun return PTR_ERR(regs_apbif);
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun ahub->apbif_addr = res0->start;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun ahub->regmap_apbif = devm_regmap_init_mmio(&pdev->dev, regs_apbif,
582*4882a593Smuzhiyun &tegra30_ahub_apbif_regmap_config);
583*4882a593Smuzhiyun if (IS_ERR(ahub->regmap_apbif)) {
584*4882a593Smuzhiyun dev_err(&pdev->dev, "apbif regmap init failed\n");
585*4882a593Smuzhiyun ret = PTR_ERR(ahub->regmap_apbif);
586*4882a593Smuzhiyun return ret;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun regcache_cache_only(ahub->regmap_apbif, true);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun regs_ahub = devm_platform_ioremap_resource(pdev, 1);
591*4882a593Smuzhiyun if (IS_ERR(regs_ahub))
592*4882a593Smuzhiyun return PTR_ERR(regs_ahub);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun ahub->regmap_ahub = devm_regmap_init_mmio(&pdev->dev, regs_ahub,
595*4882a593Smuzhiyun &tegra30_ahub_ahub_regmap_config);
596*4882a593Smuzhiyun if (IS_ERR(ahub->regmap_ahub)) {
597*4882a593Smuzhiyun dev_err(&pdev->dev, "ahub regmap init failed\n");
598*4882a593Smuzhiyun ret = PTR_ERR(ahub->regmap_ahub);
599*4882a593Smuzhiyun return ret;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun regcache_cache_only(ahub->regmap_ahub, true);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
604*4882a593Smuzhiyun if (!pm_runtime_enabled(&pdev->dev)) {
605*4882a593Smuzhiyun ret = tegra30_ahub_runtime_resume(&pdev->dev);
606*4882a593Smuzhiyun if (ret)
607*4882a593Smuzhiyun goto err_pm_disable;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun return 0;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun err_pm_disable:
615*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun return ret;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
tegra30_ahub_remove(struct platform_device * pdev)620*4882a593Smuzhiyun static int tegra30_ahub_remove(struct platform_device *pdev)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun if (!ahub)
623*4882a593Smuzhiyun return -ENODEV;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
626*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&pdev->dev))
627*4882a593Smuzhiyun tegra30_ahub_runtime_suspend(&pdev->dev);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun return 0;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
tegra30_ahub_suspend(struct device * dev)633*4882a593Smuzhiyun static int tegra30_ahub_suspend(struct device *dev)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun regcache_mark_dirty(ahub->regmap_ahub);
636*4882a593Smuzhiyun regcache_mark_dirty(ahub->regmap_apbif);
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun return 0;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
tegra30_ahub_resume(struct device * dev)641*4882a593Smuzhiyun static int tegra30_ahub_resume(struct device *dev)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun int ret;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun ret = pm_runtime_get_sync(dev);
646*4882a593Smuzhiyun if (ret < 0) {
647*4882a593Smuzhiyun pm_runtime_put(dev);
648*4882a593Smuzhiyun return ret;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun ret = regcache_sync(ahub->regmap_ahub);
651*4882a593Smuzhiyun ret |= regcache_sync(ahub->regmap_apbif);
652*4882a593Smuzhiyun pm_runtime_put(dev);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun return ret;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun #endif
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun static const struct dev_pm_ops tegra30_ahub_pm_ops = {
659*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(tegra30_ahub_runtime_suspend,
660*4882a593Smuzhiyun tegra30_ahub_runtime_resume, NULL)
661*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(tegra30_ahub_suspend, tegra30_ahub_resume)
662*4882a593Smuzhiyun };
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun static struct platform_driver tegra30_ahub_driver = {
665*4882a593Smuzhiyun .probe = tegra30_ahub_probe,
666*4882a593Smuzhiyun .remove = tegra30_ahub_remove,
667*4882a593Smuzhiyun .driver = {
668*4882a593Smuzhiyun .name = DRV_NAME,
669*4882a593Smuzhiyun .of_match_table = tegra30_ahub_of_match,
670*4882a593Smuzhiyun .pm = &tegra30_ahub_pm_ops,
671*4882a593Smuzhiyun },
672*4882a593Smuzhiyun };
673*4882a593Smuzhiyun module_platform_driver(tegra30_ahub_driver);
674*4882a593Smuzhiyun
tegra30_ahub_set_cif(struct regmap * regmap,unsigned int reg,struct tegra30_ahub_cif_conf * conf)675*4882a593Smuzhiyun void tegra30_ahub_set_cif(struct regmap *regmap, unsigned int reg,
676*4882a593Smuzhiyun struct tegra30_ahub_cif_conf *conf)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun unsigned int value;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun value = (conf->threshold <<
681*4882a593Smuzhiyun TEGRA30_AUDIOCIF_CTRL_FIFO_THRESHOLD_SHIFT) |
682*4882a593Smuzhiyun ((conf->audio_channels - 1) <<
683*4882a593Smuzhiyun TEGRA30_AUDIOCIF_CTRL_AUDIO_CHANNELS_SHIFT) |
684*4882a593Smuzhiyun ((conf->client_channels - 1) <<
685*4882a593Smuzhiyun TEGRA30_AUDIOCIF_CTRL_CLIENT_CHANNELS_SHIFT) |
686*4882a593Smuzhiyun (conf->audio_bits <<
687*4882a593Smuzhiyun TEGRA30_AUDIOCIF_CTRL_AUDIO_BITS_SHIFT) |
688*4882a593Smuzhiyun (conf->client_bits <<
689*4882a593Smuzhiyun TEGRA30_AUDIOCIF_CTRL_CLIENT_BITS_SHIFT) |
690*4882a593Smuzhiyun (conf->expand <<
691*4882a593Smuzhiyun TEGRA30_AUDIOCIF_CTRL_EXPAND_SHIFT) |
692*4882a593Smuzhiyun (conf->stereo_conv <<
693*4882a593Smuzhiyun TEGRA30_AUDIOCIF_CTRL_STEREO_CONV_SHIFT) |
694*4882a593Smuzhiyun (conf->replicate <<
695*4882a593Smuzhiyun TEGRA30_AUDIOCIF_CTRL_REPLICATE_SHIFT) |
696*4882a593Smuzhiyun (conf->direction <<
697*4882a593Smuzhiyun TEGRA30_AUDIOCIF_CTRL_DIRECTION_SHIFT) |
698*4882a593Smuzhiyun (conf->truncate <<
699*4882a593Smuzhiyun TEGRA30_AUDIOCIF_CTRL_TRUNCATE_SHIFT) |
700*4882a593Smuzhiyun (conf->mono_conv <<
701*4882a593Smuzhiyun TEGRA30_AUDIOCIF_CTRL_MONO_CONV_SHIFT);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun regmap_write(regmap, reg, value);
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra30_ahub_set_cif);
706*4882a593Smuzhiyun
tegra124_ahub_set_cif(struct regmap * regmap,unsigned int reg,struct tegra30_ahub_cif_conf * conf)707*4882a593Smuzhiyun void tegra124_ahub_set_cif(struct regmap *regmap, unsigned int reg,
708*4882a593Smuzhiyun struct tegra30_ahub_cif_conf *conf)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun unsigned int value;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun value = (conf->threshold <<
713*4882a593Smuzhiyun TEGRA124_AUDIOCIF_CTRL_FIFO_THRESHOLD_SHIFT) |
714*4882a593Smuzhiyun ((conf->audio_channels - 1) <<
715*4882a593Smuzhiyun TEGRA124_AUDIOCIF_CTRL_AUDIO_CHANNELS_SHIFT) |
716*4882a593Smuzhiyun ((conf->client_channels - 1) <<
717*4882a593Smuzhiyun TEGRA124_AUDIOCIF_CTRL_CLIENT_CHANNELS_SHIFT) |
718*4882a593Smuzhiyun (conf->audio_bits <<
719*4882a593Smuzhiyun TEGRA30_AUDIOCIF_CTRL_AUDIO_BITS_SHIFT) |
720*4882a593Smuzhiyun (conf->client_bits <<
721*4882a593Smuzhiyun TEGRA30_AUDIOCIF_CTRL_CLIENT_BITS_SHIFT) |
722*4882a593Smuzhiyun (conf->expand <<
723*4882a593Smuzhiyun TEGRA30_AUDIOCIF_CTRL_EXPAND_SHIFT) |
724*4882a593Smuzhiyun (conf->stereo_conv <<
725*4882a593Smuzhiyun TEGRA30_AUDIOCIF_CTRL_STEREO_CONV_SHIFT) |
726*4882a593Smuzhiyun (conf->replicate <<
727*4882a593Smuzhiyun TEGRA30_AUDIOCIF_CTRL_REPLICATE_SHIFT) |
728*4882a593Smuzhiyun (conf->direction <<
729*4882a593Smuzhiyun TEGRA30_AUDIOCIF_CTRL_DIRECTION_SHIFT) |
730*4882a593Smuzhiyun (conf->truncate <<
731*4882a593Smuzhiyun TEGRA30_AUDIOCIF_CTRL_TRUNCATE_SHIFT) |
732*4882a593Smuzhiyun (conf->mono_conv <<
733*4882a593Smuzhiyun TEGRA30_AUDIOCIF_CTRL_MONO_CONV_SHIFT);
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun regmap_write(regmap, reg, value);
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(tegra124_ahub_set_cif);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
740*4882a593Smuzhiyun MODULE_DESCRIPTION("Tegra30 AHUB driver");
741*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
742*4882a593Smuzhiyun MODULE_ALIAS("platform:" DRV_NAME);
743*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tegra30_ahub_of_match);
744