xref: /OK3568_Linux_fs/kernel/sound/soc/tegra/tegra20_spdif.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * tegra20_spdif.c - Tegra20 SPDIF driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Stephen Warren <swarren@nvidia.com>
6*4882a593Smuzhiyun  * Copyright (C) 2011-2012 - NVIDIA, Inc.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/device.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/pm_runtime.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <sound/core.h>
18*4882a593Smuzhiyun #include <sound/pcm.h>
19*4882a593Smuzhiyun #include <sound/pcm_params.h>
20*4882a593Smuzhiyun #include <sound/soc.h>
21*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include "tegra20_spdif.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define DRV_NAME "tegra20-spdif"
26*4882a593Smuzhiyun 
tegra20_spdif_runtime_suspend(struct device * dev)27*4882a593Smuzhiyun static int tegra20_spdif_runtime_suspend(struct device *dev)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun 	struct tegra20_spdif *spdif = dev_get_drvdata(dev);
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	clk_disable_unprepare(spdif->clk_spdif_out);
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	return 0;
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun 
tegra20_spdif_runtime_resume(struct device * dev)36*4882a593Smuzhiyun static int tegra20_spdif_runtime_resume(struct device *dev)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	struct tegra20_spdif *spdif = dev_get_drvdata(dev);
39*4882a593Smuzhiyun 	int ret;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	ret = clk_prepare_enable(spdif->clk_spdif_out);
42*4882a593Smuzhiyun 	if (ret) {
43*4882a593Smuzhiyun 		dev_err(dev, "clk_enable failed: %d\n", ret);
44*4882a593Smuzhiyun 		return ret;
45*4882a593Smuzhiyun 	}
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	return 0;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
tegra20_spdif_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)50*4882a593Smuzhiyun static int tegra20_spdif_hw_params(struct snd_pcm_substream *substream,
51*4882a593Smuzhiyun 				struct snd_pcm_hw_params *params,
52*4882a593Smuzhiyun 				struct snd_soc_dai *dai)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	struct device *dev = dai->dev;
55*4882a593Smuzhiyun 	struct tegra20_spdif *spdif = snd_soc_dai_get_drvdata(dai);
56*4882a593Smuzhiyun 	unsigned int mask = 0, val = 0;
57*4882a593Smuzhiyun 	int ret, spdifclock;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	mask |= TEGRA20_SPDIF_CTRL_PACK |
60*4882a593Smuzhiyun 		TEGRA20_SPDIF_CTRL_BIT_MODE_MASK;
61*4882a593Smuzhiyun 	switch (params_format(params)) {
62*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S16_LE:
63*4882a593Smuzhiyun 		val |= TEGRA20_SPDIF_CTRL_PACK |
64*4882a593Smuzhiyun 		       TEGRA20_SPDIF_CTRL_BIT_MODE_16BIT;
65*4882a593Smuzhiyun 		break;
66*4882a593Smuzhiyun 	default:
67*4882a593Smuzhiyun 		return -EINVAL;
68*4882a593Smuzhiyun 	}
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	regmap_update_bits(spdif->regmap, TEGRA20_SPDIF_CTRL, mask, val);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	switch (params_rate(params)) {
73*4882a593Smuzhiyun 	case 32000:
74*4882a593Smuzhiyun 		spdifclock = 4096000;
75*4882a593Smuzhiyun 		break;
76*4882a593Smuzhiyun 	case 44100:
77*4882a593Smuzhiyun 		spdifclock = 5644800;
78*4882a593Smuzhiyun 		break;
79*4882a593Smuzhiyun 	case 48000:
80*4882a593Smuzhiyun 		spdifclock = 6144000;
81*4882a593Smuzhiyun 		break;
82*4882a593Smuzhiyun 	case 88200:
83*4882a593Smuzhiyun 		spdifclock = 11289600;
84*4882a593Smuzhiyun 		break;
85*4882a593Smuzhiyun 	case 96000:
86*4882a593Smuzhiyun 		spdifclock = 12288000;
87*4882a593Smuzhiyun 		break;
88*4882a593Smuzhiyun 	case 176400:
89*4882a593Smuzhiyun 		spdifclock = 22579200;
90*4882a593Smuzhiyun 		break;
91*4882a593Smuzhiyun 	case 192000:
92*4882a593Smuzhiyun 		spdifclock = 24576000;
93*4882a593Smuzhiyun 		break;
94*4882a593Smuzhiyun 	default:
95*4882a593Smuzhiyun 		return -EINVAL;
96*4882a593Smuzhiyun 	}
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	ret = clk_set_rate(spdif->clk_spdif_out, spdifclock);
99*4882a593Smuzhiyun 	if (ret) {
100*4882a593Smuzhiyun 		dev_err(dev, "Can't set SPDIF clock rate: %d\n", ret);
101*4882a593Smuzhiyun 		return ret;
102*4882a593Smuzhiyun 	}
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	return 0;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
tegra20_spdif_start_playback(struct tegra20_spdif * spdif)107*4882a593Smuzhiyun static void tegra20_spdif_start_playback(struct tegra20_spdif *spdif)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	regmap_update_bits(spdif->regmap, TEGRA20_SPDIF_CTRL,
110*4882a593Smuzhiyun 			   TEGRA20_SPDIF_CTRL_TX_EN,
111*4882a593Smuzhiyun 			   TEGRA20_SPDIF_CTRL_TX_EN);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
tegra20_spdif_stop_playback(struct tegra20_spdif * spdif)114*4882a593Smuzhiyun static void tegra20_spdif_stop_playback(struct tegra20_spdif *spdif)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	regmap_update_bits(spdif->regmap, TEGRA20_SPDIF_CTRL,
117*4882a593Smuzhiyun 			   TEGRA20_SPDIF_CTRL_TX_EN, 0);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
tegra20_spdif_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)120*4882a593Smuzhiyun static int tegra20_spdif_trigger(struct snd_pcm_substream *substream, int cmd,
121*4882a593Smuzhiyun 				struct snd_soc_dai *dai)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	struct tegra20_spdif *spdif = snd_soc_dai_get_drvdata(dai);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	switch (cmd) {
126*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
127*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
128*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_RESUME:
129*4882a593Smuzhiyun 		tegra20_spdif_start_playback(spdif);
130*4882a593Smuzhiyun 		break;
131*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
132*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
133*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_SUSPEND:
134*4882a593Smuzhiyun 		tegra20_spdif_stop_playback(spdif);
135*4882a593Smuzhiyun 		break;
136*4882a593Smuzhiyun 	default:
137*4882a593Smuzhiyun 		return -EINVAL;
138*4882a593Smuzhiyun 	}
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	return 0;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
tegra20_spdif_probe(struct snd_soc_dai * dai)143*4882a593Smuzhiyun static int tegra20_spdif_probe(struct snd_soc_dai *dai)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	struct tegra20_spdif *spdif = snd_soc_dai_get_drvdata(dai);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	dai->capture_dma_data = NULL;
148*4882a593Smuzhiyun 	dai->playback_dma_data = &spdif->playback_dma_data;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun static const struct snd_soc_dai_ops tegra20_spdif_dai_ops = {
154*4882a593Smuzhiyun 	.hw_params	= tegra20_spdif_hw_params,
155*4882a593Smuzhiyun 	.trigger	= tegra20_spdif_trigger,
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun static struct snd_soc_dai_driver tegra20_spdif_dai = {
159*4882a593Smuzhiyun 	.name = DRV_NAME,
160*4882a593Smuzhiyun 	.probe = tegra20_spdif_probe,
161*4882a593Smuzhiyun 	.playback = {
162*4882a593Smuzhiyun 		.stream_name = "Playback",
163*4882a593Smuzhiyun 		.channels_min = 2,
164*4882a593Smuzhiyun 		.channels_max = 2,
165*4882a593Smuzhiyun 		.rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
166*4882a593Smuzhiyun 				SNDRV_PCM_RATE_48000,
167*4882a593Smuzhiyun 		.formats = SNDRV_PCM_FMTBIT_S16_LE,
168*4882a593Smuzhiyun 	},
169*4882a593Smuzhiyun 	.ops = &tegra20_spdif_dai_ops,
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun static const struct snd_soc_component_driver tegra20_spdif_component = {
173*4882a593Smuzhiyun 	.name		= DRV_NAME,
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
tegra20_spdif_wr_rd_reg(struct device * dev,unsigned int reg)176*4882a593Smuzhiyun static bool tegra20_spdif_wr_rd_reg(struct device *dev, unsigned int reg)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	switch (reg) {
179*4882a593Smuzhiyun 	case TEGRA20_SPDIF_CTRL:
180*4882a593Smuzhiyun 	case TEGRA20_SPDIF_STATUS:
181*4882a593Smuzhiyun 	case TEGRA20_SPDIF_STROBE_CTRL:
182*4882a593Smuzhiyun 	case TEGRA20_SPDIF_DATA_FIFO_CSR:
183*4882a593Smuzhiyun 	case TEGRA20_SPDIF_DATA_OUT:
184*4882a593Smuzhiyun 	case TEGRA20_SPDIF_DATA_IN:
185*4882a593Smuzhiyun 	case TEGRA20_SPDIF_CH_STA_RX_A:
186*4882a593Smuzhiyun 	case TEGRA20_SPDIF_CH_STA_RX_B:
187*4882a593Smuzhiyun 	case TEGRA20_SPDIF_CH_STA_RX_C:
188*4882a593Smuzhiyun 	case TEGRA20_SPDIF_CH_STA_RX_D:
189*4882a593Smuzhiyun 	case TEGRA20_SPDIF_CH_STA_RX_E:
190*4882a593Smuzhiyun 	case TEGRA20_SPDIF_CH_STA_RX_F:
191*4882a593Smuzhiyun 	case TEGRA20_SPDIF_CH_STA_TX_A:
192*4882a593Smuzhiyun 	case TEGRA20_SPDIF_CH_STA_TX_B:
193*4882a593Smuzhiyun 	case TEGRA20_SPDIF_CH_STA_TX_C:
194*4882a593Smuzhiyun 	case TEGRA20_SPDIF_CH_STA_TX_D:
195*4882a593Smuzhiyun 	case TEGRA20_SPDIF_CH_STA_TX_E:
196*4882a593Smuzhiyun 	case TEGRA20_SPDIF_CH_STA_TX_F:
197*4882a593Smuzhiyun 	case TEGRA20_SPDIF_USR_STA_RX_A:
198*4882a593Smuzhiyun 	case TEGRA20_SPDIF_USR_DAT_TX_A:
199*4882a593Smuzhiyun 		return true;
200*4882a593Smuzhiyun 	default:
201*4882a593Smuzhiyun 		return false;
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
tegra20_spdif_volatile_reg(struct device * dev,unsigned int reg)205*4882a593Smuzhiyun static bool tegra20_spdif_volatile_reg(struct device *dev, unsigned int reg)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	switch (reg) {
208*4882a593Smuzhiyun 	case TEGRA20_SPDIF_STATUS:
209*4882a593Smuzhiyun 	case TEGRA20_SPDIF_DATA_FIFO_CSR:
210*4882a593Smuzhiyun 	case TEGRA20_SPDIF_DATA_OUT:
211*4882a593Smuzhiyun 	case TEGRA20_SPDIF_DATA_IN:
212*4882a593Smuzhiyun 	case TEGRA20_SPDIF_CH_STA_RX_A:
213*4882a593Smuzhiyun 	case TEGRA20_SPDIF_CH_STA_RX_B:
214*4882a593Smuzhiyun 	case TEGRA20_SPDIF_CH_STA_RX_C:
215*4882a593Smuzhiyun 	case TEGRA20_SPDIF_CH_STA_RX_D:
216*4882a593Smuzhiyun 	case TEGRA20_SPDIF_CH_STA_RX_E:
217*4882a593Smuzhiyun 	case TEGRA20_SPDIF_CH_STA_RX_F:
218*4882a593Smuzhiyun 	case TEGRA20_SPDIF_USR_STA_RX_A:
219*4882a593Smuzhiyun 	case TEGRA20_SPDIF_USR_DAT_TX_A:
220*4882a593Smuzhiyun 		return true;
221*4882a593Smuzhiyun 	default:
222*4882a593Smuzhiyun 		return false;
223*4882a593Smuzhiyun 	}
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
tegra20_spdif_precious_reg(struct device * dev,unsigned int reg)226*4882a593Smuzhiyun static bool tegra20_spdif_precious_reg(struct device *dev, unsigned int reg)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	switch (reg) {
229*4882a593Smuzhiyun 	case TEGRA20_SPDIF_DATA_OUT:
230*4882a593Smuzhiyun 	case TEGRA20_SPDIF_DATA_IN:
231*4882a593Smuzhiyun 	case TEGRA20_SPDIF_USR_STA_RX_A:
232*4882a593Smuzhiyun 	case TEGRA20_SPDIF_USR_DAT_TX_A:
233*4882a593Smuzhiyun 		return true;
234*4882a593Smuzhiyun 	default:
235*4882a593Smuzhiyun 		return false;
236*4882a593Smuzhiyun 	}
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun static const struct regmap_config tegra20_spdif_regmap_config = {
240*4882a593Smuzhiyun 	.reg_bits = 32,
241*4882a593Smuzhiyun 	.reg_stride = 4,
242*4882a593Smuzhiyun 	.val_bits = 32,
243*4882a593Smuzhiyun 	.max_register = TEGRA20_SPDIF_USR_DAT_TX_A,
244*4882a593Smuzhiyun 	.writeable_reg = tegra20_spdif_wr_rd_reg,
245*4882a593Smuzhiyun 	.readable_reg = tegra20_spdif_wr_rd_reg,
246*4882a593Smuzhiyun 	.volatile_reg = tegra20_spdif_volatile_reg,
247*4882a593Smuzhiyun 	.precious_reg = tegra20_spdif_precious_reg,
248*4882a593Smuzhiyun 	.cache_type = REGCACHE_FLAT,
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun 
tegra20_spdif_platform_probe(struct platform_device * pdev)251*4882a593Smuzhiyun static int tegra20_spdif_platform_probe(struct platform_device *pdev)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	struct tegra20_spdif *spdif;
254*4882a593Smuzhiyun 	struct resource *mem, *dmareq;
255*4882a593Smuzhiyun 	void __iomem *regs;
256*4882a593Smuzhiyun 	int ret;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	spdif = devm_kzalloc(&pdev->dev, sizeof(struct tegra20_spdif),
259*4882a593Smuzhiyun 			     GFP_KERNEL);
260*4882a593Smuzhiyun 	if (!spdif)
261*4882a593Smuzhiyun 		return -ENOMEM;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	dev_set_drvdata(&pdev->dev, spdif);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	spdif->clk_spdif_out = devm_clk_get(&pdev->dev, "spdif_out");
266*4882a593Smuzhiyun 	if (IS_ERR(spdif->clk_spdif_out)) {
267*4882a593Smuzhiyun 		pr_err("Can't retrieve spdif clock\n");
268*4882a593Smuzhiyun 		ret = PTR_ERR(spdif->clk_spdif_out);
269*4882a593Smuzhiyun 		return ret;
270*4882a593Smuzhiyun 	}
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
273*4882a593Smuzhiyun 	regs = devm_ioremap_resource(&pdev->dev, mem);
274*4882a593Smuzhiyun 	if (IS_ERR(regs))
275*4882a593Smuzhiyun 		return PTR_ERR(regs);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	dmareq = platform_get_resource(pdev, IORESOURCE_DMA, 0);
278*4882a593Smuzhiyun 	if (!dmareq) {
279*4882a593Smuzhiyun 		dev_err(&pdev->dev, "No DMA resource\n");
280*4882a593Smuzhiyun 		return -ENODEV;
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	spdif->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
284*4882a593Smuzhiyun 					    &tegra20_spdif_regmap_config);
285*4882a593Smuzhiyun 	if (IS_ERR(spdif->regmap)) {
286*4882a593Smuzhiyun 		dev_err(&pdev->dev, "regmap init failed\n");
287*4882a593Smuzhiyun 		ret = PTR_ERR(spdif->regmap);
288*4882a593Smuzhiyun 		return ret;
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	spdif->playback_dma_data.addr = mem->start + TEGRA20_SPDIF_DATA_OUT;
292*4882a593Smuzhiyun 	spdif->playback_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
293*4882a593Smuzhiyun 	spdif->playback_dma_data.maxburst = 4;
294*4882a593Smuzhiyun 	spdif->playback_dma_data.slave_id = dmareq->start;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
297*4882a593Smuzhiyun 	if (!pm_runtime_enabled(&pdev->dev)) {
298*4882a593Smuzhiyun 		ret = tegra20_spdif_runtime_resume(&pdev->dev);
299*4882a593Smuzhiyun 		if (ret)
300*4882a593Smuzhiyun 			goto err_pm_disable;
301*4882a593Smuzhiyun 	}
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	ret = snd_soc_register_component(&pdev->dev, &tegra20_spdif_component,
304*4882a593Smuzhiyun 					 &tegra20_spdif_dai, 1);
305*4882a593Smuzhiyun 	if (ret) {
306*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Could not register DAI: %d\n", ret);
307*4882a593Smuzhiyun 		ret = -ENOMEM;
308*4882a593Smuzhiyun 		goto err_suspend;
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	ret = tegra_pcm_platform_register(&pdev->dev);
312*4882a593Smuzhiyun 	if (ret) {
313*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Could not register PCM: %d\n", ret);
314*4882a593Smuzhiyun 		goto err_unregister_component;
315*4882a593Smuzhiyun 	}
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	return 0;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun err_unregister_component:
320*4882a593Smuzhiyun 	snd_soc_unregister_component(&pdev->dev);
321*4882a593Smuzhiyun err_suspend:
322*4882a593Smuzhiyun 	if (!pm_runtime_status_suspended(&pdev->dev))
323*4882a593Smuzhiyun 		tegra20_spdif_runtime_suspend(&pdev->dev);
324*4882a593Smuzhiyun err_pm_disable:
325*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	return ret;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
tegra20_spdif_platform_remove(struct platform_device * pdev)330*4882a593Smuzhiyun static int tegra20_spdif_platform_remove(struct platform_device *pdev)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
333*4882a593Smuzhiyun 	if (!pm_runtime_status_suspended(&pdev->dev))
334*4882a593Smuzhiyun 		tegra20_spdif_runtime_suspend(&pdev->dev);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	tegra_pcm_platform_unregister(&pdev->dev);
337*4882a593Smuzhiyun 	snd_soc_unregister_component(&pdev->dev);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	return 0;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun static const struct dev_pm_ops tegra20_spdif_pm_ops = {
343*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(tegra20_spdif_runtime_suspend,
344*4882a593Smuzhiyun 			   tegra20_spdif_runtime_resume, NULL)
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun static struct platform_driver tegra20_spdif_driver = {
348*4882a593Smuzhiyun 	.driver = {
349*4882a593Smuzhiyun 		.name = DRV_NAME,
350*4882a593Smuzhiyun 		.pm = &tegra20_spdif_pm_ops,
351*4882a593Smuzhiyun 	},
352*4882a593Smuzhiyun 	.probe = tegra20_spdif_platform_probe,
353*4882a593Smuzhiyun 	.remove = tegra20_spdif_platform_remove,
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun module_platform_driver(tegra20_spdif_driver);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
359*4882a593Smuzhiyun MODULE_DESCRIPTION("Tegra20 SPDIF ASoC driver");
360*4882a593Smuzhiyun MODULE_LICENSE("GPL");
361*4882a593Smuzhiyun MODULE_ALIAS("platform:" DRV_NAME);
362