1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * tegra20_i2s.c - Tegra20 I2S driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Stephen Warren <swarren@nvidia.com>
6*4882a593Smuzhiyun * Copyright (C) 2010,2012 - NVIDIA, Inc.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Based on code copyright/by:
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Copyright (c) 2009-2010, NVIDIA Corporation.
11*4882a593Smuzhiyun * Scott Peterson <speterson@nvidia.com>
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * Copyright (C) 2010 Google, Inc.
14*4882a593Smuzhiyun * Iliyan Malchev <malchev@google.com>
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <linux/clk.h>
18*4882a593Smuzhiyun #include <linux/device.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/of.h>
22*4882a593Smuzhiyun #include <linux/platform_device.h>
23*4882a593Smuzhiyun #include <linux/pm_runtime.h>
24*4882a593Smuzhiyun #include <linux/regmap.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun #include <sound/core.h>
27*4882a593Smuzhiyun #include <sound/pcm.h>
28*4882a593Smuzhiyun #include <sound/pcm_params.h>
29*4882a593Smuzhiyun #include <sound/soc.h>
30*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include "tegra20_i2s.h"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define DRV_NAME "tegra20-i2s"
35*4882a593Smuzhiyun
tegra20_i2s_runtime_suspend(struct device * dev)36*4882a593Smuzhiyun static int tegra20_i2s_runtime_suspend(struct device *dev)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun struct tegra20_i2s *i2s = dev_get_drvdata(dev);
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun clk_disable_unprepare(i2s->clk_i2s);
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun return 0;
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
tegra20_i2s_runtime_resume(struct device * dev)45*4882a593Smuzhiyun static int tegra20_i2s_runtime_resume(struct device *dev)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun struct tegra20_i2s *i2s = dev_get_drvdata(dev);
48*4882a593Smuzhiyun int ret;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun ret = clk_prepare_enable(i2s->clk_i2s);
51*4882a593Smuzhiyun if (ret) {
52*4882a593Smuzhiyun dev_err(dev, "clk_enable failed: %d\n", ret);
53*4882a593Smuzhiyun return ret;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun return 0;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
tegra20_i2s_set_fmt(struct snd_soc_dai * dai,unsigned int fmt)59*4882a593Smuzhiyun static int tegra20_i2s_set_fmt(struct snd_soc_dai *dai,
60*4882a593Smuzhiyun unsigned int fmt)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
63*4882a593Smuzhiyun unsigned int mask = 0, val = 0;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
66*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
67*4882a593Smuzhiyun break;
68*4882a593Smuzhiyun default:
69*4882a593Smuzhiyun return -EINVAL;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun mask |= TEGRA20_I2S_CTRL_MASTER_ENABLE;
73*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
74*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
75*4882a593Smuzhiyun val |= TEGRA20_I2S_CTRL_MASTER_ENABLE;
76*4882a593Smuzhiyun break;
77*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
78*4882a593Smuzhiyun break;
79*4882a593Smuzhiyun default:
80*4882a593Smuzhiyun return -EINVAL;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun mask |= TEGRA20_I2S_CTRL_BIT_FORMAT_MASK |
84*4882a593Smuzhiyun TEGRA20_I2S_CTRL_LRCK_MASK;
85*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
86*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
87*4882a593Smuzhiyun val |= TEGRA20_I2S_CTRL_BIT_FORMAT_DSP;
88*4882a593Smuzhiyun val |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
89*4882a593Smuzhiyun break;
90*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
91*4882a593Smuzhiyun val |= TEGRA20_I2S_CTRL_BIT_FORMAT_DSP;
92*4882a593Smuzhiyun val |= TEGRA20_I2S_CTRL_LRCK_R_LOW;
93*4882a593Smuzhiyun break;
94*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
95*4882a593Smuzhiyun val |= TEGRA20_I2S_CTRL_BIT_FORMAT_I2S;
96*4882a593Smuzhiyun val |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
97*4882a593Smuzhiyun break;
98*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
99*4882a593Smuzhiyun val |= TEGRA20_I2S_CTRL_BIT_FORMAT_RJM;
100*4882a593Smuzhiyun val |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
101*4882a593Smuzhiyun break;
102*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
103*4882a593Smuzhiyun val |= TEGRA20_I2S_CTRL_BIT_FORMAT_LJM;
104*4882a593Smuzhiyun val |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
105*4882a593Smuzhiyun break;
106*4882a593Smuzhiyun default:
107*4882a593Smuzhiyun return -EINVAL;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL, mask, val);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun return 0;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
tegra20_i2s_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)115*4882a593Smuzhiyun static int tegra20_i2s_hw_params(struct snd_pcm_substream *substream,
116*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
117*4882a593Smuzhiyun struct snd_soc_dai *dai)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun struct device *dev = dai->dev;
120*4882a593Smuzhiyun struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
121*4882a593Smuzhiyun unsigned int mask, val;
122*4882a593Smuzhiyun int ret, sample_size, srate, i2sclock, bitcnt;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun mask = TEGRA20_I2S_CTRL_BIT_SIZE_MASK;
125*4882a593Smuzhiyun switch (params_format(params)) {
126*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S16_LE:
127*4882a593Smuzhiyun val = TEGRA20_I2S_CTRL_BIT_SIZE_16;
128*4882a593Smuzhiyun sample_size = 16;
129*4882a593Smuzhiyun break;
130*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S24_LE:
131*4882a593Smuzhiyun val = TEGRA20_I2S_CTRL_BIT_SIZE_24;
132*4882a593Smuzhiyun sample_size = 24;
133*4882a593Smuzhiyun break;
134*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S32_LE:
135*4882a593Smuzhiyun val = TEGRA20_I2S_CTRL_BIT_SIZE_32;
136*4882a593Smuzhiyun sample_size = 32;
137*4882a593Smuzhiyun break;
138*4882a593Smuzhiyun default:
139*4882a593Smuzhiyun return -EINVAL;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun mask |= TEGRA20_I2S_CTRL_FIFO_FORMAT_MASK;
143*4882a593Smuzhiyun val |= TEGRA20_I2S_CTRL_FIFO_FORMAT_PACKED;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL, mask, val);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun srate = params_rate(params);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* Final "* 2" required by Tegra hardware */
150*4882a593Smuzhiyun i2sclock = srate * params_channels(params) * sample_size * 2;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun ret = clk_set_rate(i2s->clk_i2s, i2sclock);
153*4882a593Smuzhiyun if (ret) {
154*4882a593Smuzhiyun dev_err(dev, "Can't set I2S clock rate: %d\n", ret);
155*4882a593Smuzhiyun return ret;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun bitcnt = (i2sclock / (2 * srate)) - 1;
159*4882a593Smuzhiyun if (bitcnt < 0 || bitcnt > TEGRA20_I2S_TIMING_CHANNEL_BIT_COUNT_MASK_US)
160*4882a593Smuzhiyun return -EINVAL;
161*4882a593Smuzhiyun val = bitcnt << TEGRA20_I2S_TIMING_CHANNEL_BIT_COUNT_SHIFT;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun if (i2sclock % (2 * srate))
164*4882a593Smuzhiyun val |= TEGRA20_I2S_TIMING_NON_SYM_ENABLE;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun regmap_write(i2s->regmap, TEGRA20_I2S_TIMING, val);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun regmap_write(i2s->regmap, TEGRA20_I2S_FIFO_SCR,
169*4882a593Smuzhiyun TEGRA20_I2S_FIFO_SCR_FIFO2_ATN_LVL_FOUR_SLOTS |
170*4882a593Smuzhiyun TEGRA20_I2S_FIFO_SCR_FIFO1_ATN_LVL_FOUR_SLOTS);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun return 0;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
tegra20_i2s_start_playback(struct tegra20_i2s * i2s)175*4882a593Smuzhiyun static void tegra20_i2s_start_playback(struct tegra20_i2s *i2s)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL,
178*4882a593Smuzhiyun TEGRA20_I2S_CTRL_FIFO1_ENABLE,
179*4882a593Smuzhiyun TEGRA20_I2S_CTRL_FIFO1_ENABLE);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
tegra20_i2s_stop_playback(struct tegra20_i2s * i2s)182*4882a593Smuzhiyun static void tegra20_i2s_stop_playback(struct tegra20_i2s *i2s)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL,
185*4882a593Smuzhiyun TEGRA20_I2S_CTRL_FIFO1_ENABLE, 0);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
tegra20_i2s_start_capture(struct tegra20_i2s * i2s)188*4882a593Smuzhiyun static void tegra20_i2s_start_capture(struct tegra20_i2s *i2s)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL,
191*4882a593Smuzhiyun TEGRA20_I2S_CTRL_FIFO2_ENABLE,
192*4882a593Smuzhiyun TEGRA20_I2S_CTRL_FIFO2_ENABLE);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
tegra20_i2s_stop_capture(struct tegra20_i2s * i2s)195*4882a593Smuzhiyun static void tegra20_i2s_stop_capture(struct tegra20_i2s *i2s)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL,
198*4882a593Smuzhiyun TEGRA20_I2S_CTRL_FIFO2_ENABLE, 0);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
tegra20_i2s_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)201*4882a593Smuzhiyun static int tegra20_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
202*4882a593Smuzhiyun struct snd_soc_dai *dai)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun switch (cmd) {
207*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
208*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
209*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
210*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
211*4882a593Smuzhiyun tegra20_i2s_start_playback(i2s);
212*4882a593Smuzhiyun else
213*4882a593Smuzhiyun tegra20_i2s_start_capture(i2s);
214*4882a593Smuzhiyun break;
215*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
216*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
217*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
218*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
219*4882a593Smuzhiyun tegra20_i2s_stop_playback(i2s);
220*4882a593Smuzhiyun else
221*4882a593Smuzhiyun tegra20_i2s_stop_capture(i2s);
222*4882a593Smuzhiyun break;
223*4882a593Smuzhiyun default:
224*4882a593Smuzhiyun return -EINVAL;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun return 0;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
tegra20_i2s_probe(struct snd_soc_dai * dai)230*4882a593Smuzhiyun static int tegra20_i2s_probe(struct snd_soc_dai *dai)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun dai->capture_dma_data = &i2s->capture_dma_data;
235*4882a593Smuzhiyun dai->playback_dma_data = &i2s->playback_dma_data;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun return 0;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun static const struct snd_soc_dai_ops tegra20_i2s_dai_ops = {
241*4882a593Smuzhiyun .set_fmt = tegra20_i2s_set_fmt,
242*4882a593Smuzhiyun .hw_params = tegra20_i2s_hw_params,
243*4882a593Smuzhiyun .trigger = tegra20_i2s_trigger,
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun static const struct snd_soc_dai_driver tegra20_i2s_dai_template = {
247*4882a593Smuzhiyun .probe = tegra20_i2s_probe,
248*4882a593Smuzhiyun .playback = {
249*4882a593Smuzhiyun .stream_name = "Playback",
250*4882a593Smuzhiyun .channels_min = 2,
251*4882a593Smuzhiyun .channels_max = 2,
252*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_96000,
253*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
254*4882a593Smuzhiyun },
255*4882a593Smuzhiyun .capture = {
256*4882a593Smuzhiyun .stream_name = "Capture",
257*4882a593Smuzhiyun .channels_min = 2,
258*4882a593Smuzhiyun .channels_max = 2,
259*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_96000,
260*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
261*4882a593Smuzhiyun },
262*4882a593Smuzhiyun .ops = &tegra20_i2s_dai_ops,
263*4882a593Smuzhiyun .symmetric_rates = 1,
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun static const struct snd_soc_component_driver tegra20_i2s_component = {
267*4882a593Smuzhiyun .name = DRV_NAME,
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun
tegra20_i2s_wr_rd_reg(struct device * dev,unsigned int reg)270*4882a593Smuzhiyun static bool tegra20_i2s_wr_rd_reg(struct device *dev, unsigned int reg)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun switch (reg) {
273*4882a593Smuzhiyun case TEGRA20_I2S_CTRL:
274*4882a593Smuzhiyun case TEGRA20_I2S_STATUS:
275*4882a593Smuzhiyun case TEGRA20_I2S_TIMING:
276*4882a593Smuzhiyun case TEGRA20_I2S_FIFO_SCR:
277*4882a593Smuzhiyun case TEGRA20_I2S_PCM_CTRL:
278*4882a593Smuzhiyun case TEGRA20_I2S_NW_CTRL:
279*4882a593Smuzhiyun case TEGRA20_I2S_TDM_CTRL:
280*4882a593Smuzhiyun case TEGRA20_I2S_TDM_TX_RX_CTRL:
281*4882a593Smuzhiyun case TEGRA20_I2S_FIFO1:
282*4882a593Smuzhiyun case TEGRA20_I2S_FIFO2:
283*4882a593Smuzhiyun return true;
284*4882a593Smuzhiyun default:
285*4882a593Smuzhiyun return false;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
tegra20_i2s_volatile_reg(struct device * dev,unsigned int reg)289*4882a593Smuzhiyun static bool tegra20_i2s_volatile_reg(struct device *dev, unsigned int reg)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun switch (reg) {
292*4882a593Smuzhiyun case TEGRA20_I2S_STATUS:
293*4882a593Smuzhiyun case TEGRA20_I2S_FIFO_SCR:
294*4882a593Smuzhiyun case TEGRA20_I2S_FIFO1:
295*4882a593Smuzhiyun case TEGRA20_I2S_FIFO2:
296*4882a593Smuzhiyun return true;
297*4882a593Smuzhiyun default:
298*4882a593Smuzhiyun return false;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
tegra20_i2s_precious_reg(struct device * dev,unsigned int reg)302*4882a593Smuzhiyun static bool tegra20_i2s_precious_reg(struct device *dev, unsigned int reg)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun switch (reg) {
305*4882a593Smuzhiyun case TEGRA20_I2S_FIFO1:
306*4882a593Smuzhiyun case TEGRA20_I2S_FIFO2:
307*4882a593Smuzhiyun return true;
308*4882a593Smuzhiyun default:
309*4882a593Smuzhiyun return false;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun static const struct regmap_config tegra20_i2s_regmap_config = {
314*4882a593Smuzhiyun .reg_bits = 32,
315*4882a593Smuzhiyun .reg_stride = 4,
316*4882a593Smuzhiyun .val_bits = 32,
317*4882a593Smuzhiyun .max_register = TEGRA20_I2S_FIFO2,
318*4882a593Smuzhiyun .writeable_reg = tegra20_i2s_wr_rd_reg,
319*4882a593Smuzhiyun .readable_reg = tegra20_i2s_wr_rd_reg,
320*4882a593Smuzhiyun .volatile_reg = tegra20_i2s_volatile_reg,
321*4882a593Smuzhiyun .precious_reg = tegra20_i2s_precious_reg,
322*4882a593Smuzhiyun .cache_type = REGCACHE_FLAT,
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun
tegra20_i2s_platform_probe(struct platform_device * pdev)325*4882a593Smuzhiyun static int tegra20_i2s_platform_probe(struct platform_device *pdev)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun struct tegra20_i2s *i2s;
328*4882a593Smuzhiyun struct resource *mem;
329*4882a593Smuzhiyun void __iomem *regs;
330*4882a593Smuzhiyun int ret;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun i2s = devm_kzalloc(&pdev->dev, sizeof(struct tegra20_i2s), GFP_KERNEL);
333*4882a593Smuzhiyun if (!i2s) {
334*4882a593Smuzhiyun ret = -ENOMEM;
335*4882a593Smuzhiyun goto err;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun dev_set_drvdata(&pdev->dev, i2s);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun i2s->dai = tegra20_i2s_dai_template;
340*4882a593Smuzhiyun i2s->dai.name = dev_name(&pdev->dev);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun i2s->clk_i2s = clk_get(&pdev->dev, NULL);
343*4882a593Smuzhiyun if (IS_ERR(i2s->clk_i2s)) {
344*4882a593Smuzhiyun dev_err(&pdev->dev, "Can't retrieve i2s clock\n");
345*4882a593Smuzhiyun ret = PTR_ERR(i2s->clk_i2s);
346*4882a593Smuzhiyun goto err;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
350*4882a593Smuzhiyun regs = devm_ioremap_resource(&pdev->dev, mem);
351*4882a593Smuzhiyun if (IS_ERR(regs)) {
352*4882a593Smuzhiyun ret = PTR_ERR(regs);
353*4882a593Smuzhiyun goto err_clk_put;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun i2s->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
357*4882a593Smuzhiyun &tegra20_i2s_regmap_config);
358*4882a593Smuzhiyun if (IS_ERR(i2s->regmap)) {
359*4882a593Smuzhiyun dev_err(&pdev->dev, "regmap init failed\n");
360*4882a593Smuzhiyun ret = PTR_ERR(i2s->regmap);
361*4882a593Smuzhiyun goto err_clk_put;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun i2s->capture_dma_data.addr = mem->start + TEGRA20_I2S_FIFO2;
365*4882a593Smuzhiyun i2s->capture_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
366*4882a593Smuzhiyun i2s->capture_dma_data.maxburst = 4;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun i2s->playback_dma_data.addr = mem->start + TEGRA20_I2S_FIFO1;
369*4882a593Smuzhiyun i2s->playback_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
370*4882a593Smuzhiyun i2s->playback_dma_data.maxburst = 4;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
373*4882a593Smuzhiyun if (!pm_runtime_enabled(&pdev->dev)) {
374*4882a593Smuzhiyun ret = tegra20_i2s_runtime_resume(&pdev->dev);
375*4882a593Smuzhiyun if (ret)
376*4882a593Smuzhiyun goto err_pm_disable;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun ret = snd_soc_register_component(&pdev->dev, &tegra20_i2s_component,
380*4882a593Smuzhiyun &i2s->dai, 1);
381*4882a593Smuzhiyun if (ret) {
382*4882a593Smuzhiyun dev_err(&pdev->dev, "Could not register DAI: %d\n", ret);
383*4882a593Smuzhiyun ret = -ENOMEM;
384*4882a593Smuzhiyun goto err_suspend;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun ret = tegra_pcm_platform_register(&pdev->dev);
388*4882a593Smuzhiyun if (ret) {
389*4882a593Smuzhiyun dev_err(&pdev->dev, "Could not register PCM: %d\n", ret);
390*4882a593Smuzhiyun goto err_unregister_component;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun return 0;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun err_unregister_component:
396*4882a593Smuzhiyun snd_soc_unregister_component(&pdev->dev);
397*4882a593Smuzhiyun err_suspend:
398*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&pdev->dev))
399*4882a593Smuzhiyun tegra20_i2s_runtime_suspend(&pdev->dev);
400*4882a593Smuzhiyun err_pm_disable:
401*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
402*4882a593Smuzhiyun err_clk_put:
403*4882a593Smuzhiyun clk_put(i2s->clk_i2s);
404*4882a593Smuzhiyun err:
405*4882a593Smuzhiyun return ret;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
tegra20_i2s_platform_remove(struct platform_device * pdev)408*4882a593Smuzhiyun static int tegra20_i2s_platform_remove(struct platform_device *pdev)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun struct tegra20_i2s *i2s = dev_get_drvdata(&pdev->dev);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
413*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&pdev->dev))
414*4882a593Smuzhiyun tegra20_i2s_runtime_suspend(&pdev->dev);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun tegra_pcm_platform_unregister(&pdev->dev);
417*4882a593Smuzhiyun snd_soc_unregister_component(&pdev->dev);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun clk_put(i2s->clk_i2s);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun return 0;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun static const struct of_device_id tegra20_i2s_of_match[] = {
425*4882a593Smuzhiyun { .compatible = "nvidia,tegra20-i2s", },
426*4882a593Smuzhiyun {},
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun static const struct dev_pm_ops tegra20_i2s_pm_ops = {
430*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(tegra20_i2s_runtime_suspend,
431*4882a593Smuzhiyun tegra20_i2s_runtime_resume, NULL)
432*4882a593Smuzhiyun };
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun static struct platform_driver tegra20_i2s_driver = {
435*4882a593Smuzhiyun .driver = {
436*4882a593Smuzhiyun .name = DRV_NAME,
437*4882a593Smuzhiyun .of_match_table = tegra20_i2s_of_match,
438*4882a593Smuzhiyun .pm = &tegra20_i2s_pm_ops,
439*4882a593Smuzhiyun },
440*4882a593Smuzhiyun .probe = tegra20_i2s_platform_probe,
441*4882a593Smuzhiyun .remove = tegra20_i2s_platform_remove,
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun module_platform_driver(tegra20_i2s_driver);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
446*4882a593Smuzhiyun MODULE_DESCRIPTION("Tegra20 I2S ASoC driver");
447*4882a593Smuzhiyun MODULE_LICENSE("GPL");
448*4882a593Smuzhiyun MODULE_ALIAS("platform:" DRV_NAME);
449*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tegra20_i2s_of_match);
450