1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * tegra20_ac97.c - Tegra20 AC97 platform driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2012 Lucas Stach <dev@lynxeye.de>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Partly based on code copyright/by:
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Copyright (c) 2011,2012 Toradex Inc.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/device.h>
15*4882a593Smuzhiyun #include <linux/gpio.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/jiffies.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/of.h>
20*4882a593Smuzhiyun #include <linux/of_gpio.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/pm_runtime.h>
23*4882a593Smuzhiyun #include <linux/regmap.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun #include <sound/core.h>
26*4882a593Smuzhiyun #include <sound/pcm.h>
27*4882a593Smuzhiyun #include <sound/pcm_params.h>
28*4882a593Smuzhiyun #include <sound/soc.h>
29*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "tegra20_ac97.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define DRV_NAME "tegra20-ac97"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static struct tegra20_ac97 *workdata;
36*4882a593Smuzhiyun
tegra20_ac97_codec_reset(struct snd_ac97 * ac97)37*4882a593Smuzhiyun static void tegra20_ac97_codec_reset(struct snd_ac97 *ac97)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun u32 readback;
40*4882a593Smuzhiyun unsigned long timeout;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* reset line is not driven by DAC pad group, have to toggle GPIO */
43*4882a593Smuzhiyun gpio_set_value(workdata->reset_gpio, 0);
44*4882a593Smuzhiyun udelay(2);
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun gpio_set_value(workdata->reset_gpio, 1);
47*4882a593Smuzhiyun udelay(2);
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(100);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun do {
52*4882a593Smuzhiyun regmap_read(workdata->regmap, TEGRA20_AC97_STATUS1, &readback);
53*4882a593Smuzhiyun if (readback & TEGRA20_AC97_STATUS1_CODEC1_RDY)
54*4882a593Smuzhiyun break;
55*4882a593Smuzhiyun usleep_range(1000, 2000);
56*4882a593Smuzhiyun } while (!time_after(jiffies, timeout));
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
tegra20_ac97_codec_warm_reset(struct snd_ac97 * ac97)59*4882a593Smuzhiyun static void tegra20_ac97_codec_warm_reset(struct snd_ac97 *ac97)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun u32 readback;
62*4882a593Smuzhiyun unsigned long timeout;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun * although sync line is driven by the DAC pad group warm reset using
66*4882a593Smuzhiyun * the controller cmd is not working, have to toggle sync line
67*4882a593Smuzhiyun * manually.
68*4882a593Smuzhiyun */
69*4882a593Smuzhiyun gpio_request(workdata->sync_gpio, "codec-sync");
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun gpio_direction_output(workdata->sync_gpio, 1);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun udelay(2);
74*4882a593Smuzhiyun gpio_set_value(workdata->sync_gpio, 0);
75*4882a593Smuzhiyun udelay(2);
76*4882a593Smuzhiyun gpio_free(workdata->sync_gpio);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(100);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun do {
81*4882a593Smuzhiyun regmap_read(workdata->regmap, TEGRA20_AC97_STATUS1, &readback);
82*4882a593Smuzhiyun if (readback & TEGRA20_AC97_STATUS1_CODEC1_RDY)
83*4882a593Smuzhiyun break;
84*4882a593Smuzhiyun usleep_range(1000, 2000);
85*4882a593Smuzhiyun } while (!time_after(jiffies, timeout));
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
tegra20_ac97_codec_read(struct snd_ac97 * ac97_snd,unsigned short reg)88*4882a593Smuzhiyun static unsigned short tegra20_ac97_codec_read(struct snd_ac97 *ac97_snd,
89*4882a593Smuzhiyun unsigned short reg)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun u32 readback;
92*4882a593Smuzhiyun unsigned long timeout;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun regmap_write(workdata->regmap, TEGRA20_AC97_CMD,
95*4882a593Smuzhiyun (((reg | 0x80) << TEGRA20_AC97_CMD_CMD_ADDR_SHIFT) &
96*4882a593Smuzhiyun TEGRA20_AC97_CMD_CMD_ADDR_MASK) |
97*4882a593Smuzhiyun TEGRA20_AC97_CMD_BUSY);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(100);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun do {
102*4882a593Smuzhiyun regmap_read(workdata->regmap, TEGRA20_AC97_STATUS1, &readback);
103*4882a593Smuzhiyun if (readback & TEGRA20_AC97_STATUS1_STA_VALID1)
104*4882a593Smuzhiyun break;
105*4882a593Smuzhiyun usleep_range(1000, 2000);
106*4882a593Smuzhiyun } while (!time_after(jiffies, timeout));
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return ((readback & TEGRA20_AC97_STATUS1_STA_DATA1_MASK) >>
109*4882a593Smuzhiyun TEGRA20_AC97_STATUS1_STA_DATA1_SHIFT);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
tegra20_ac97_codec_write(struct snd_ac97 * ac97_snd,unsigned short reg,unsigned short val)112*4882a593Smuzhiyun static void tegra20_ac97_codec_write(struct snd_ac97 *ac97_snd,
113*4882a593Smuzhiyun unsigned short reg, unsigned short val)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun u32 readback;
116*4882a593Smuzhiyun unsigned long timeout;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun regmap_write(workdata->regmap, TEGRA20_AC97_CMD,
119*4882a593Smuzhiyun ((reg << TEGRA20_AC97_CMD_CMD_ADDR_SHIFT) &
120*4882a593Smuzhiyun TEGRA20_AC97_CMD_CMD_ADDR_MASK) |
121*4882a593Smuzhiyun ((val << TEGRA20_AC97_CMD_CMD_DATA_SHIFT) &
122*4882a593Smuzhiyun TEGRA20_AC97_CMD_CMD_DATA_MASK) |
123*4882a593Smuzhiyun TEGRA20_AC97_CMD_BUSY);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(100);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun do {
128*4882a593Smuzhiyun regmap_read(workdata->regmap, TEGRA20_AC97_CMD, &readback);
129*4882a593Smuzhiyun if (!(readback & TEGRA20_AC97_CMD_BUSY))
130*4882a593Smuzhiyun break;
131*4882a593Smuzhiyun usleep_range(1000, 2000);
132*4882a593Smuzhiyun } while (!time_after(jiffies, timeout));
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun static struct snd_ac97_bus_ops tegra20_ac97_ops = {
136*4882a593Smuzhiyun .read = tegra20_ac97_codec_read,
137*4882a593Smuzhiyun .write = tegra20_ac97_codec_write,
138*4882a593Smuzhiyun .reset = tegra20_ac97_codec_reset,
139*4882a593Smuzhiyun .warm_reset = tegra20_ac97_codec_warm_reset,
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun
tegra20_ac97_start_playback(struct tegra20_ac97 * ac97)142*4882a593Smuzhiyun static inline void tegra20_ac97_start_playback(struct tegra20_ac97 *ac97)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun regmap_update_bits(ac97->regmap, TEGRA20_AC97_FIFO1_SCR,
145*4882a593Smuzhiyun TEGRA20_AC97_FIFO_SCR_PB_QRT_MT_EN,
146*4882a593Smuzhiyun TEGRA20_AC97_FIFO_SCR_PB_QRT_MT_EN);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun regmap_update_bits(ac97->regmap, TEGRA20_AC97_CTRL,
149*4882a593Smuzhiyun TEGRA20_AC97_CTRL_PCM_DAC_EN |
150*4882a593Smuzhiyun TEGRA20_AC97_CTRL_STM_EN,
151*4882a593Smuzhiyun TEGRA20_AC97_CTRL_PCM_DAC_EN |
152*4882a593Smuzhiyun TEGRA20_AC97_CTRL_STM_EN);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
tegra20_ac97_stop_playback(struct tegra20_ac97 * ac97)155*4882a593Smuzhiyun static inline void tegra20_ac97_stop_playback(struct tegra20_ac97 *ac97)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun regmap_update_bits(ac97->regmap, TEGRA20_AC97_FIFO1_SCR,
158*4882a593Smuzhiyun TEGRA20_AC97_FIFO_SCR_PB_QRT_MT_EN, 0);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun regmap_update_bits(ac97->regmap, TEGRA20_AC97_CTRL,
161*4882a593Smuzhiyun TEGRA20_AC97_CTRL_PCM_DAC_EN, 0);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
tegra20_ac97_start_capture(struct tegra20_ac97 * ac97)164*4882a593Smuzhiyun static inline void tegra20_ac97_start_capture(struct tegra20_ac97 *ac97)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun regmap_update_bits(ac97->regmap, TEGRA20_AC97_FIFO1_SCR,
167*4882a593Smuzhiyun TEGRA20_AC97_FIFO_SCR_REC_FULL_EN,
168*4882a593Smuzhiyun TEGRA20_AC97_FIFO_SCR_REC_FULL_EN);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
tegra20_ac97_stop_capture(struct tegra20_ac97 * ac97)171*4882a593Smuzhiyun static inline void tegra20_ac97_stop_capture(struct tegra20_ac97 *ac97)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun regmap_update_bits(ac97->regmap, TEGRA20_AC97_FIFO1_SCR,
174*4882a593Smuzhiyun TEGRA20_AC97_FIFO_SCR_REC_FULL_EN, 0);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
tegra20_ac97_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)177*4882a593Smuzhiyun static int tegra20_ac97_trigger(struct snd_pcm_substream *substream, int cmd,
178*4882a593Smuzhiyun struct snd_soc_dai *dai)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun struct tegra20_ac97 *ac97 = snd_soc_dai_get_drvdata(dai);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun switch (cmd) {
183*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
184*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
185*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
186*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
187*4882a593Smuzhiyun tegra20_ac97_start_playback(ac97);
188*4882a593Smuzhiyun else
189*4882a593Smuzhiyun tegra20_ac97_start_capture(ac97);
190*4882a593Smuzhiyun break;
191*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
192*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
193*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
194*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
195*4882a593Smuzhiyun tegra20_ac97_stop_playback(ac97);
196*4882a593Smuzhiyun else
197*4882a593Smuzhiyun tegra20_ac97_stop_capture(ac97);
198*4882a593Smuzhiyun break;
199*4882a593Smuzhiyun default:
200*4882a593Smuzhiyun return -EINVAL;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun return 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun static const struct snd_soc_dai_ops tegra20_ac97_dai_ops = {
207*4882a593Smuzhiyun .trigger = tegra20_ac97_trigger,
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
tegra20_ac97_probe(struct snd_soc_dai * dai)210*4882a593Smuzhiyun static int tegra20_ac97_probe(struct snd_soc_dai *dai)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun struct tegra20_ac97 *ac97 = snd_soc_dai_get_drvdata(dai);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun dai->capture_dma_data = &ac97->capture_dma_data;
215*4882a593Smuzhiyun dai->playback_dma_data = &ac97->playback_dma_data;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun return 0;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun static struct snd_soc_dai_driver tegra20_ac97_dai = {
221*4882a593Smuzhiyun .name = "tegra-ac97-pcm",
222*4882a593Smuzhiyun .probe = tegra20_ac97_probe,
223*4882a593Smuzhiyun .playback = {
224*4882a593Smuzhiyun .stream_name = "PCM Playback",
225*4882a593Smuzhiyun .channels_min = 2,
226*4882a593Smuzhiyun .channels_max = 2,
227*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_48000,
228*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
229*4882a593Smuzhiyun },
230*4882a593Smuzhiyun .capture = {
231*4882a593Smuzhiyun .stream_name = "PCM Capture",
232*4882a593Smuzhiyun .channels_min = 2,
233*4882a593Smuzhiyun .channels_max = 2,
234*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_48000,
235*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
236*4882a593Smuzhiyun },
237*4882a593Smuzhiyun .ops = &tegra20_ac97_dai_ops,
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun static const struct snd_soc_component_driver tegra20_ac97_component = {
241*4882a593Smuzhiyun .name = DRV_NAME,
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
tegra20_ac97_wr_rd_reg(struct device * dev,unsigned int reg)244*4882a593Smuzhiyun static bool tegra20_ac97_wr_rd_reg(struct device *dev, unsigned int reg)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun switch (reg) {
247*4882a593Smuzhiyun case TEGRA20_AC97_CTRL:
248*4882a593Smuzhiyun case TEGRA20_AC97_CMD:
249*4882a593Smuzhiyun case TEGRA20_AC97_STATUS1:
250*4882a593Smuzhiyun case TEGRA20_AC97_FIFO1_SCR:
251*4882a593Smuzhiyun case TEGRA20_AC97_FIFO_TX1:
252*4882a593Smuzhiyun case TEGRA20_AC97_FIFO_RX1:
253*4882a593Smuzhiyun return true;
254*4882a593Smuzhiyun default:
255*4882a593Smuzhiyun break;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun return false;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
tegra20_ac97_volatile_reg(struct device * dev,unsigned int reg)261*4882a593Smuzhiyun static bool tegra20_ac97_volatile_reg(struct device *dev, unsigned int reg)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun switch (reg) {
264*4882a593Smuzhiyun case TEGRA20_AC97_STATUS1:
265*4882a593Smuzhiyun case TEGRA20_AC97_FIFO1_SCR:
266*4882a593Smuzhiyun case TEGRA20_AC97_FIFO_TX1:
267*4882a593Smuzhiyun case TEGRA20_AC97_FIFO_RX1:
268*4882a593Smuzhiyun return true;
269*4882a593Smuzhiyun default:
270*4882a593Smuzhiyun break;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun return false;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
tegra20_ac97_precious_reg(struct device * dev,unsigned int reg)276*4882a593Smuzhiyun static bool tegra20_ac97_precious_reg(struct device *dev, unsigned int reg)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun switch (reg) {
279*4882a593Smuzhiyun case TEGRA20_AC97_FIFO_TX1:
280*4882a593Smuzhiyun case TEGRA20_AC97_FIFO_RX1:
281*4882a593Smuzhiyun return true;
282*4882a593Smuzhiyun default:
283*4882a593Smuzhiyun break;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun return false;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun static const struct regmap_config tegra20_ac97_regmap_config = {
290*4882a593Smuzhiyun .reg_bits = 32,
291*4882a593Smuzhiyun .reg_stride = 4,
292*4882a593Smuzhiyun .val_bits = 32,
293*4882a593Smuzhiyun .max_register = TEGRA20_AC97_FIFO_RX1,
294*4882a593Smuzhiyun .writeable_reg = tegra20_ac97_wr_rd_reg,
295*4882a593Smuzhiyun .readable_reg = tegra20_ac97_wr_rd_reg,
296*4882a593Smuzhiyun .volatile_reg = tegra20_ac97_volatile_reg,
297*4882a593Smuzhiyun .precious_reg = tegra20_ac97_precious_reg,
298*4882a593Smuzhiyun .cache_type = REGCACHE_FLAT,
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun
tegra20_ac97_platform_probe(struct platform_device * pdev)301*4882a593Smuzhiyun static int tegra20_ac97_platform_probe(struct platform_device *pdev)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun struct tegra20_ac97 *ac97;
304*4882a593Smuzhiyun struct resource *mem;
305*4882a593Smuzhiyun void __iomem *regs;
306*4882a593Smuzhiyun int ret = 0;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun ac97 = devm_kzalloc(&pdev->dev, sizeof(struct tegra20_ac97),
309*4882a593Smuzhiyun GFP_KERNEL);
310*4882a593Smuzhiyun if (!ac97) {
311*4882a593Smuzhiyun ret = -ENOMEM;
312*4882a593Smuzhiyun goto err;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun dev_set_drvdata(&pdev->dev, ac97);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun ac97->clk_ac97 = devm_clk_get(&pdev->dev, NULL);
317*4882a593Smuzhiyun if (IS_ERR(ac97->clk_ac97)) {
318*4882a593Smuzhiyun dev_err(&pdev->dev, "Can't retrieve ac97 clock\n");
319*4882a593Smuzhiyun ret = PTR_ERR(ac97->clk_ac97);
320*4882a593Smuzhiyun goto err;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
324*4882a593Smuzhiyun regs = devm_ioremap_resource(&pdev->dev, mem);
325*4882a593Smuzhiyun if (IS_ERR(regs)) {
326*4882a593Smuzhiyun ret = PTR_ERR(regs);
327*4882a593Smuzhiyun goto err_clk_put;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun ac97->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
331*4882a593Smuzhiyun &tegra20_ac97_regmap_config);
332*4882a593Smuzhiyun if (IS_ERR(ac97->regmap)) {
333*4882a593Smuzhiyun dev_err(&pdev->dev, "regmap init failed\n");
334*4882a593Smuzhiyun ret = PTR_ERR(ac97->regmap);
335*4882a593Smuzhiyun goto err_clk_put;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun ac97->reset_gpio = of_get_named_gpio(pdev->dev.of_node,
339*4882a593Smuzhiyun "nvidia,codec-reset-gpio", 0);
340*4882a593Smuzhiyun if (gpio_is_valid(ac97->reset_gpio)) {
341*4882a593Smuzhiyun ret = devm_gpio_request_one(&pdev->dev, ac97->reset_gpio,
342*4882a593Smuzhiyun GPIOF_OUT_INIT_HIGH, "codec-reset");
343*4882a593Smuzhiyun if (ret) {
344*4882a593Smuzhiyun dev_err(&pdev->dev, "could not get codec-reset GPIO\n");
345*4882a593Smuzhiyun goto err_clk_put;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun } else {
348*4882a593Smuzhiyun dev_err(&pdev->dev, "no codec-reset GPIO supplied\n");
349*4882a593Smuzhiyun goto err_clk_put;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun ac97->sync_gpio = of_get_named_gpio(pdev->dev.of_node,
353*4882a593Smuzhiyun "nvidia,codec-sync-gpio", 0);
354*4882a593Smuzhiyun if (!gpio_is_valid(ac97->sync_gpio)) {
355*4882a593Smuzhiyun dev_err(&pdev->dev, "no codec-sync GPIO supplied\n");
356*4882a593Smuzhiyun goto err_clk_put;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun ac97->capture_dma_data.addr = mem->start + TEGRA20_AC97_FIFO_RX1;
360*4882a593Smuzhiyun ac97->capture_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
361*4882a593Smuzhiyun ac97->capture_dma_data.maxburst = 4;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun ac97->playback_dma_data.addr = mem->start + TEGRA20_AC97_FIFO_TX1;
364*4882a593Smuzhiyun ac97->playback_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
365*4882a593Smuzhiyun ac97->playback_dma_data.maxburst = 4;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun ret = clk_prepare_enable(ac97->clk_ac97);
368*4882a593Smuzhiyun if (ret) {
369*4882a593Smuzhiyun dev_err(&pdev->dev, "clk_enable failed: %d\n", ret);
370*4882a593Smuzhiyun goto err_clk_put;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun ret = snd_soc_set_ac97_ops(&tegra20_ac97_ops);
374*4882a593Smuzhiyun if (ret) {
375*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to set AC'97 ops: %d\n", ret);
376*4882a593Smuzhiyun goto err_clk_disable_unprepare;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun ret = snd_soc_register_component(&pdev->dev, &tegra20_ac97_component,
380*4882a593Smuzhiyun &tegra20_ac97_dai, 1);
381*4882a593Smuzhiyun if (ret) {
382*4882a593Smuzhiyun dev_err(&pdev->dev, "Could not register DAI: %d\n", ret);
383*4882a593Smuzhiyun ret = -ENOMEM;
384*4882a593Smuzhiyun goto err_clk_disable_unprepare;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun ret = tegra_pcm_platform_register(&pdev->dev);
388*4882a593Smuzhiyun if (ret) {
389*4882a593Smuzhiyun dev_err(&pdev->dev, "Could not register PCM: %d\n", ret);
390*4882a593Smuzhiyun goto err_unregister_component;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* XXX: crufty ASoC AC97 API - only one AC97 codec allowed */
394*4882a593Smuzhiyun workdata = ac97;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun return 0;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun err_unregister_component:
399*4882a593Smuzhiyun snd_soc_unregister_component(&pdev->dev);
400*4882a593Smuzhiyun err_clk_disable_unprepare:
401*4882a593Smuzhiyun clk_disable_unprepare(ac97->clk_ac97);
402*4882a593Smuzhiyun err_clk_put:
403*4882a593Smuzhiyun err:
404*4882a593Smuzhiyun snd_soc_set_ac97_ops(NULL);
405*4882a593Smuzhiyun return ret;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
tegra20_ac97_platform_remove(struct platform_device * pdev)408*4882a593Smuzhiyun static int tegra20_ac97_platform_remove(struct platform_device *pdev)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun struct tegra20_ac97 *ac97 = dev_get_drvdata(&pdev->dev);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun tegra_pcm_platform_unregister(&pdev->dev);
413*4882a593Smuzhiyun snd_soc_unregister_component(&pdev->dev);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun clk_disable_unprepare(ac97->clk_ac97);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun snd_soc_set_ac97_ops(NULL);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun return 0;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun static const struct of_device_id tegra20_ac97_of_match[] = {
423*4882a593Smuzhiyun { .compatible = "nvidia,tegra20-ac97", },
424*4882a593Smuzhiyun {},
425*4882a593Smuzhiyun };
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun static struct platform_driver tegra20_ac97_driver = {
428*4882a593Smuzhiyun .driver = {
429*4882a593Smuzhiyun .name = DRV_NAME,
430*4882a593Smuzhiyun .of_match_table = tegra20_ac97_of_match,
431*4882a593Smuzhiyun },
432*4882a593Smuzhiyun .probe = tegra20_ac97_platform_probe,
433*4882a593Smuzhiyun .remove = tegra20_ac97_platform_remove,
434*4882a593Smuzhiyun };
435*4882a593Smuzhiyun module_platform_driver(tegra20_ac97_driver);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun MODULE_AUTHOR("Lucas Stach");
438*4882a593Smuzhiyun MODULE_DESCRIPTION("Tegra20 AC97 ASoC driver");
439*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
440*4882a593Smuzhiyun MODULE_ALIAS("platform:" DRV_NAME);
441*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tegra20_ac97_of_match);
442