xref: /OK3568_Linux_fs/kernel/sound/soc/tegra/tegra186_dspk.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // tegra186_dspk.c - Tegra186 DSPK driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (c) 2020 NVIDIA CORPORATION. All rights reserved.
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/device.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/pm_runtime.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <sound/core.h>
16*4882a593Smuzhiyun #include <sound/pcm_params.h>
17*4882a593Smuzhiyun #include <sound/soc.h>
18*4882a593Smuzhiyun #include "tegra186_dspk.h"
19*4882a593Smuzhiyun #include "tegra_cif.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun static const struct reg_default tegra186_dspk_reg_defaults[] = {
22*4882a593Smuzhiyun 	{ TEGRA186_DSPK_RX_INT_MASK, 0x00000007 },
23*4882a593Smuzhiyun 	{ TEGRA186_DSPK_RX_CIF_CTRL, 0x00007700 },
24*4882a593Smuzhiyun 	{ TEGRA186_DSPK_CG,	     0x00000001 },
25*4882a593Smuzhiyun 	{ TEGRA186_DSPK_CORE_CTRL,   0x00000310 },
26*4882a593Smuzhiyun 	{ TEGRA186_DSPK_CODEC_CTRL,  0x03000000 },
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun 
tegra186_dspk_get_fifo_th(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)29*4882a593Smuzhiyun static int tegra186_dspk_get_fifo_th(struct snd_kcontrol *kcontrol,
30*4882a593Smuzhiyun 				     struct snd_ctl_elem_value *ucontrol)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	struct snd_soc_component *codec = snd_soc_kcontrol_component(kcontrol);
33*4882a593Smuzhiyun 	struct tegra186_dspk *dspk = snd_soc_component_get_drvdata(codec);
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	ucontrol->value.integer.value[0] = dspk->rx_fifo_th;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	return 0;
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun 
tegra186_dspk_put_fifo_th(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)40*4882a593Smuzhiyun static int tegra186_dspk_put_fifo_th(struct snd_kcontrol *kcontrol,
41*4882a593Smuzhiyun 				     struct snd_ctl_elem_value *ucontrol)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	struct snd_soc_component *codec = snd_soc_kcontrol_component(kcontrol);
44*4882a593Smuzhiyun 	struct tegra186_dspk *dspk = snd_soc_component_get_drvdata(codec);
45*4882a593Smuzhiyun 	int value = ucontrol->value.integer.value[0];
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	if (value == dspk->rx_fifo_th)
48*4882a593Smuzhiyun 		return 0;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	dspk->rx_fifo_th = value;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	return 1;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
tegra186_dspk_get_osr_val(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)55*4882a593Smuzhiyun static int tegra186_dspk_get_osr_val(struct snd_kcontrol *kcontrol,
56*4882a593Smuzhiyun 				     struct snd_ctl_elem_value *ucontrol)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	struct snd_soc_component *codec = snd_soc_kcontrol_component(kcontrol);
59*4882a593Smuzhiyun 	struct tegra186_dspk *dspk = snd_soc_component_get_drvdata(codec);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	ucontrol->value.enumerated.item[0] = dspk->osr_val;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	return 0;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
tegra186_dspk_put_osr_val(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)66*4882a593Smuzhiyun static int tegra186_dspk_put_osr_val(struct snd_kcontrol *kcontrol,
67*4882a593Smuzhiyun 				     struct snd_ctl_elem_value *ucontrol)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	struct snd_soc_component *codec = snd_soc_kcontrol_component(kcontrol);
70*4882a593Smuzhiyun 	struct tegra186_dspk *dspk = snd_soc_component_get_drvdata(codec);
71*4882a593Smuzhiyun 	unsigned int value = ucontrol->value.enumerated.item[0];
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	if (value == dspk->osr_val)
74*4882a593Smuzhiyun 		return 0;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	dspk->osr_val = value;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	return 1;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
tegra186_dspk_get_pol_sel(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)81*4882a593Smuzhiyun static int tegra186_dspk_get_pol_sel(struct snd_kcontrol *kcontrol,
82*4882a593Smuzhiyun 				     struct snd_ctl_elem_value *ucontrol)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	struct snd_soc_component *codec = snd_soc_kcontrol_component(kcontrol);
85*4882a593Smuzhiyun 	struct tegra186_dspk *dspk = snd_soc_component_get_drvdata(codec);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	ucontrol->value.enumerated.item[0] = dspk->lrsel;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	return 0;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
tegra186_dspk_put_pol_sel(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)92*4882a593Smuzhiyun static int tegra186_dspk_put_pol_sel(struct snd_kcontrol *kcontrol,
93*4882a593Smuzhiyun 				     struct snd_ctl_elem_value *ucontrol)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	struct snd_soc_component *codec = snd_soc_kcontrol_component(kcontrol);
96*4882a593Smuzhiyun 	struct tegra186_dspk *dspk = snd_soc_component_get_drvdata(codec);
97*4882a593Smuzhiyun 	unsigned int value = ucontrol->value.enumerated.item[0];
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	if (value == dspk->lrsel)
100*4882a593Smuzhiyun 		return 0;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	dspk->lrsel = value;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	return 1;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
tegra186_dspk_get_ch_sel(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)107*4882a593Smuzhiyun static int tegra186_dspk_get_ch_sel(struct snd_kcontrol *kcontrol,
108*4882a593Smuzhiyun 				    struct snd_ctl_elem_value *ucontrol)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	struct snd_soc_component *codec = snd_soc_kcontrol_component(kcontrol);
111*4882a593Smuzhiyun 	struct tegra186_dspk *dspk = snd_soc_component_get_drvdata(codec);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	ucontrol->value.enumerated.item[0] = dspk->ch_sel;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	return 0;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
tegra186_dspk_put_ch_sel(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)118*4882a593Smuzhiyun static int tegra186_dspk_put_ch_sel(struct snd_kcontrol *kcontrol,
119*4882a593Smuzhiyun 				    struct snd_ctl_elem_value *ucontrol)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	struct snd_soc_component *codec = snd_soc_kcontrol_component(kcontrol);
122*4882a593Smuzhiyun 	struct tegra186_dspk *dspk = snd_soc_component_get_drvdata(codec);
123*4882a593Smuzhiyun 	unsigned int value = ucontrol->value.enumerated.item[0];
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	if (value == dspk->ch_sel)
126*4882a593Smuzhiyun 		return 0;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	dspk->ch_sel = value;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	return 1;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
tegra186_dspk_get_mono_to_stereo(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)133*4882a593Smuzhiyun static int tegra186_dspk_get_mono_to_stereo(struct snd_kcontrol *kcontrol,
134*4882a593Smuzhiyun 					    struct snd_ctl_elem_value *ucontrol)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	struct snd_soc_component *codec = snd_soc_kcontrol_component(kcontrol);
137*4882a593Smuzhiyun 	struct tegra186_dspk *dspk = snd_soc_component_get_drvdata(codec);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	ucontrol->value.enumerated.item[0] = dspk->mono_to_stereo;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	return 0;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
tegra186_dspk_put_mono_to_stereo(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)144*4882a593Smuzhiyun static int tegra186_dspk_put_mono_to_stereo(struct snd_kcontrol *kcontrol,
145*4882a593Smuzhiyun 					    struct snd_ctl_elem_value *ucontrol)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	struct snd_soc_component *codec = snd_soc_kcontrol_component(kcontrol);
148*4882a593Smuzhiyun 	struct tegra186_dspk *dspk = snd_soc_component_get_drvdata(codec);
149*4882a593Smuzhiyun 	unsigned int value = ucontrol->value.enumerated.item[0];
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	if (value == dspk->mono_to_stereo)
152*4882a593Smuzhiyun 		return 0;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	dspk->mono_to_stereo = value;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	return 1;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
tegra186_dspk_get_stereo_to_mono(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)159*4882a593Smuzhiyun static int tegra186_dspk_get_stereo_to_mono(struct snd_kcontrol *kcontrol,
160*4882a593Smuzhiyun 					    struct snd_ctl_elem_value *ucontrol)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	struct snd_soc_component *codec = snd_soc_kcontrol_component(kcontrol);
163*4882a593Smuzhiyun 	struct tegra186_dspk *dspk = snd_soc_component_get_drvdata(codec);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	ucontrol->value.enumerated.item[0] = dspk->stereo_to_mono;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	return 0;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
tegra186_dspk_put_stereo_to_mono(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)170*4882a593Smuzhiyun static int tegra186_dspk_put_stereo_to_mono(struct snd_kcontrol *kcontrol,
171*4882a593Smuzhiyun 					    struct snd_ctl_elem_value *ucontrol)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	struct snd_soc_component *codec = snd_soc_kcontrol_component(kcontrol);
174*4882a593Smuzhiyun 	struct tegra186_dspk *dspk = snd_soc_component_get_drvdata(codec);
175*4882a593Smuzhiyun 	unsigned int value = ucontrol->value.enumerated.item[0];
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	if (value == dspk->stereo_to_mono)
178*4882a593Smuzhiyun 		return 0;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	dspk->stereo_to_mono = value;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	return 1;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
tegra186_dspk_runtime_suspend(struct device * dev)185*4882a593Smuzhiyun static int __maybe_unused tegra186_dspk_runtime_suspend(struct device *dev)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	struct tegra186_dspk *dspk = dev_get_drvdata(dev);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	regcache_cache_only(dspk->regmap, true);
190*4882a593Smuzhiyun 	regcache_mark_dirty(dspk->regmap);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	clk_disable_unprepare(dspk->clk_dspk);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	return 0;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
tegra186_dspk_runtime_resume(struct device * dev)197*4882a593Smuzhiyun static int __maybe_unused tegra186_dspk_runtime_resume(struct device *dev)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	struct tegra186_dspk *dspk = dev_get_drvdata(dev);
200*4882a593Smuzhiyun 	int err;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	err = clk_prepare_enable(dspk->clk_dspk);
203*4882a593Smuzhiyun 	if (err) {
204*4882a593Smuzhiyun 		dev_err(dev, "failed to enable DSPK clock, err: %d\n", err);
205*4882a593Smuzhiyun 		return err;
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	regcache_cache_only(dspk->regmap, false);
209*4882a593Smuzhiyun 	regcache_sync(dspk->regmap);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	return 0;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
tegra186_dspk_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)214*4882a593Smuzhiyun static int tegra186_dspk_hw_params(struct snd_pcm_substream *substream,
215*4882a593Smuzhiyun 				   struct snd_pcm_hw_params *params,
216*4882a593Smuzhiyun 				   struct snd_soc_dai *dai)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	struct tegra186_dspk *dspk = snd_soc_dai_get_drvdata(dai);
219*4882a593Smuzhiyun 	unsigned int channels, srate, dspk_clk;
220*4882a593Smuzhiyun 	struct device *dev = dai->dev;
221*4882a593Smuzhiyun 	struct tegra_cif_conf cif_conf;
222*4882a593Smuzhiyun 	unsigned int max_th;
223*4882a593Smuzhiyun 	int err;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	memset(&cif_conf, 0, sizeof(struct tegra_cif_conf));
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	channels = params_channels(params);
228*4882a593Smuzhiyun 	cif_conf.audio_ch = channels;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	/* Client channel */
231*4882a593Smuzhiyun 	switch (dspk->ch_sel) {
232*4882a593Smuzhiyun 	case DSPK_CH_SELECT_LEFT:
233*4882a593Smuzhiyun 	case DSPK_CH_SELECT_RIGHT:
234*4882a593Smuzhiyun 		cif_conf.client_ch = 1;
235*4882a593Smuzhiyun 		break;
236*4882a593Smuzhiyun 	case DSPK_CH_SELECT_STEREO:
237*4882a593Smuzhiyun 		cif_conf.client_ch = 2;
238*4882a593Smuzhiyun 		break;
239*4882a593Smuzhiyun 	default:
240*4882a593Smuzhiyun 		dev_err(dev, "Invalid DSPK client channels\n");
241*4882a593Smuzhiyun 		return -EINVAL;
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	cif_conf.client_bits = TEGRA_ACIF_BITS_24;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	switch (params_format(params)) {
247*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S16_LE:
248*4882a593Smuzhiyun 		cif_conf.audio_bits = TEGRA_ACIF_BITS_16;
249*4882a593Smuzhiyun 		break;
250*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S32_LE:
251*4882a593Smuzhiyun 		cif_conf.audio_bits = TEGRA_ACIF_BITS_32;
252*4882a593Smuzhiyun 		break;
253*4882a593Smuzhiyun 	default:
254*4882a593Smuzhiyun 		dev_err(dev, "unsupported format!\n");
255*4882a593Smuzhiyun 		return -EOPNOTSUPP;
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	srate = params_rate(params);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	/* RX FIFO threshold in terms of frames */
261*4882a593Smuzhiyun 	max_th = (TEGRA186_DSPK_RX_FIFO_DEPTH / cif_conf.audio_ch) - 1;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	if (dspk->rx_fifo_th > max_th)
264*4882a593Smuzhiyun 		dspk->rx_fifo_th = max_th;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	cif_conf.threshold = dspk->rx_fifo_th;
267*4882a593Smuzhiyun 	cif_conf.mono_conv = dspk->mono_to_stereo;
268*4882a593Smuzhiyun 	cif_conf.stereo_conv = dspk->stereo_to_mono;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	tegra_set_cif(dspk->regmap, TEGRA186_DSPK_RX_CIF_CTRL,
271*4882a593Smuzhiyun 		      &cif_conf);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	/*
274*4882a593Smuzhiyun 	 * DSPK clock and PDM codec clock should be synchronous with 4:1 ratio,
275*4882a593Smuzhiyun 	 * this is because it takes 4 clock cycles to send out one sample to
276*4882a593Smuzhiyun 	 * codec by sigma delta modulator. Finally the clock rate is a multiple
277*4882a593Smuzhiyun 	 * of 'Over Sampling Ratio', 'Sample Rate' and 'Interface Clock Ratio'.
278*4882a593Smuzhiyun 	 */
279*4882a593Smuzhiyun 	dspk_clk = (DSPK_OSR_FACTOR << dspk->osr_val) * srate * DSPK_CLK_RATIO;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	err = clk_set_rate(dspk->clk_dspk, dspk_clk);
282*4882a593Smuzhiyun 	if (err) {
283*4882a593Smuzhiyun 		dev_err(dev, "can't set DSPK clock rate %u, err: %d\n",
284*4882a593Smuzhiyun 			dspk_clk, err);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 		return err;
287*4882a593Smuzhiyun 	}
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	regmap_update_bits(dspk->regmap,
290*4882a593Smuzhiyun 			   /* Reg */
291*4882a593Smuzhiyun 			   TEGRA186_DSPK_CORE_CTRL,
292*4882a593Smuzhiyun 			   /* Mask */
293*4882a593Smuzhiyun 			   TEGRA186_DSPK_OSR_MASK |
294*4882a593Smuzhiyun 			   TEGRA186_DSPK_CHANNEL_SELECT_MASK |
295*4882a593Smuzhiyun 			   TEGRA186_DSPK_CTRL_LRSEL_POLARITY_MASK,
296*4882a593Smuzhiyun 			   /* Value */
297*4882a593Smuzhiyun 			   (dspk->osr_val << DSPK_OSR_SHIFT) |
298*4882a593Smuzhiyun 			   ((dspk->ch_sel + 1) << CH_SEL_SHIFT) |
299*4882a593Smuzhiyun 			   (dspk->lrsel << LRSEL_POL_SHIFT));
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	return 0;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun static const struct snd_soc_dai_ops tegra186_dspk_dai_ops = {
305*4882a593Smuzhiyun 	.hw_params	= tegra186_dspk_hw_params,
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun static struct snd_soc_dai_driver tegra186_dspk_dais[] = {
309*4882a593Smuzhiyun 	{
310*4882a593Smuzhiyun 	    .name = "DSPK-CIF",
311*4882a593Smuzhiyun 	    .playback = {
312*4882a593Smuzhiyun 		.stream_name = "CIF-Playback",
313*4882a593Smuzhiyun 		.channels_min = 1,
314*4882a593Smuzhiyun 		.channels_max = 2,
315*4882a593Smuzhiyun 		.rates = SNDRV_PCM_RATE_8000_48000,
316*4882a593Smuzhiyun 		.formats = SNDRV_PCM_FMTBIT_S16_LE |
317*4882a593Smuzhiyun 			   SNDRV_PCM_FMTBIT_S32_LE,
318*4882a593Smuzhiyun 	    },
319*4882a593Smuzhiyun 	},
320*4882a593Smuzhiyun 	{
321*4882a593Smuzhiyun 	    .name = "DSPK-DAP",
322*4882a593Smuzhiyun 	    .playback = {
323*4882a593Smuzhiyun 		.stream_name = "DAP-Playback",
324*4882a593Smuzhiyun 		.channels_min = 1,
325*4882a593Smuzhiyun 		.channels_max = 2,
326*4882a593Smuzhiyun 		.rates = SNDRV_PCM_RATE_8000_48000,
327*4882a593Smuzhiyun 		.formats = SNDRV_PCM_FMTBIT_S16_LE |
328*4882a593Smuzhiyun 			   SNDRV_PCM_FMTBIT_S32_LE,
329*4882a593Smuzhiyun 	    },
330*4882a593Smuzhiyun 	    .ops = &tegra186_dspk_dai_ops,
331*4882a593Smuzhiyun 	    .symmetric_rates = 1,
332*4882a593Smuzhiyun 	},
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun static const struct snd_soc_dapm_widget tegra186_dspk_widgets[] = {
336*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("RX", NULL, 0, TEGRA186_DSPK_ENABLE, 0, 0),
337*4882a593Smuzhiyun 	SND_SOC_DAPM_SPK("SPK", NULL),
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun static const struct snd_soc_dapm_route tegra186_dspk_routes[] = {
341*4882a593Smuzhiyun 	{ "XBAR-Playback",	NULL,	"XBAR-TX" },
342*4882a593Smuzhiyun 	{ "CIF-Playback",	NULL,	"XBAR-Playback" },
343*4882a593Smuzhiyun 	{ "RX",			NULL,	"CIF-Playback" },
344*4882a593Smuzhiyun 	{ "DAP-Playback",	NULL,	"RX" },
345*4882a593Smuzhiyun 	{ "SPK",		NULL,	"DAP-Playback" },
346*4882a593Smuzhiyun };
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun static const char * const tegra186_dspk_ch_sel_text[] = {
349*4882a593Smuzhiyun 	"Left", "Right", "Stereo",
350*4882a593Smuzhiyun };
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun static const struct soc_enum tegra186_dspk_ch_sel_enum =
353*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, ARRAY_SIZE(tegra186_dspk_ch_sel_text),
354*4882a593Smuzhiyun 			tegra186_dspk_ch_sel_text);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun static const char * const tegra186_dspk_osr_text[] = {
357*4882a593Smuzhiyun 	"OSR_32", "OSR_64", "OSR_128", "OSR_256",
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun static const struct soc_enum tegra186_dspk_osr_enum =
361*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, ARRAY_SIZE(tegra186_dspk_osr_text),
362*4882a593Smuzhiyun 			tegra186_dspk_osr_text);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun static const char * const tegra186_dspk_lrsel_text[] = {
365*4882a593Smuzhiyun 	"Left", "Right",
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun static const char * const tegra186_dspk_mono_conv_text[] = {
369*4882a593Smuzhiyun 	"Zero", "Copy",
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun static const struct soc_enum tegra186_dspk_mono_conv_enum =
373*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(SND_SOC_NOPM, 0,
374*4882a593Smuzhiyun 			ARRAY_SIZE(tegra186_dspk_mono_conv_text),
375*4882a593Smuzhiyun 			tegra186_dspk_mono_conv_text);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun static const char * const tegra186_dspk_stereo_conv_text[] = {
378*4882a593Smuzhiyun 	"CH0", "CH1", "AVG",
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun static const struct soc_enum tegra186_dspk_stereo_conv_enum =
382*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(SND_SOC_NOPM, 0,
383*4882a593Smuzhiyun 			ARRAY_SIZE(tegra186_dspk_stereo_conv_text),
384*4882a593Smuzhiyun 			tegra186_dspk_stereo_conv_text);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun static const struct soc_enum tegra186_dspk_lrsel_enum =
387*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, ARRAY_SIZE(tegra186_dspk_lrsel_text),
388*4882a593Smuzhiyun 			tegra186_dspk_lrsel_text);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun static const struct snd_kcontrol_new tegrat186_dspk_controls[] = {
391*4882a593Smuzhiyun 	SOC_SINGLE_EXT("FIFO Threshold", SND_SOC_NOPM, 0,
392*4882a593Smuzhiyun 		       TEGRA186_DSPK_RX_FIFO_DEPTH - 1, 0,
393*4882a593Smuzhiyun 		       tegra186_dspk_get_fifo_th, tegra186_dspk_put_fifo_th),
394*4882a593Smuzhiyun 	SOC_ENUM_EXT("OSR Value", tegra186_dspk_osr_enum,
395*4882a593Smuzhiyun 		     tegra186_dspk_get_osr_val, tegra186_dspk_put_osr_val),
396*4882a593Smuzhiyun 	SOC_ENUM_EXT("LR Polarity Select", tegra186_dspk_lrsel_enum,
397*4882a593Smuzhiyun 		     tegra186_dspk_get_pol_sel, tegra186_dspk_put_pol_sel),
398*4882a593Smuzhiyun 	SOC_ENUM_EXT("Channel Select", tegra186_dspk_ch_sel_enum,
399*4882a593Smuzhiyun 		     tegra186_dspk_get_ch_sel, tegra186_dspk_put_ch_sel),
400*4882a593Smuzhiyun 	SOC_ENUM_EXT("Mono To Stereo", tegra186_dspk_mono_conv_enum,
401*4882a593Smuzhiyun 		     tegra186_dspk_get_mono_to_stereo,
402*4882a593Smuzhiyun 		     tegra186_dspk_put_mono_to_stereo),
403*4882a593Smuzhiyun 	SOC_ENUM_EXT("Stereo To Mono", tegra186_dspk_stereo_conv_enum,
404*4882a593Smuzhiyun 		     tegra186_dspk_get_stereo_to_mono,
405*4882a593Smuzhiyun 		     tegra186_dspk_put_stereo_to_mono),
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun static const struct snd_soc_component_driver tegra186_dspk_cmpnt = {
409*4882a593Smuzhiyun 	.dapm_widgets = tegra186_dspk_widgets,
410*4882a593Smuzhiyun 	.num_dapm_widgets = ARRAY_SIZE(tegra186_dspk_widgets),
411*4882a593Smuzhiyun 	.dapm_routes = tegra186_dspk_routes,
412*4882a593Smuzhiyun 	.num_dapm_routes = ARRAY_SIZE(tegra186_dspk_routes),
413*4882a593Smuzhiyun 	.controls = tegrat186_dspk_controls,
414*4882a593Smuzhiyun 	.num_controls = ARRAY_SIZE(tegrat186_dspk_controls),
415*4882a593Smuzhiyun };
416*4882a593Smuzhiyun 
tegra186_dspk_wr_reg(struct device * dev,unsigned int reg)417*4882a593Smuzhiyun static bool tegra186_dspk_wr_reg(struct device *dev, unsigned int reg)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun 	switch (reg) {
420*4882a593Smuzhiyun 	case TEGRA186_DSPK_RX_INT_MASK ... TEGRA186_DSPK_RX_CIF_CTRL:
421*4882a593Smuzhiyun 	case TEGRA186_DSPK_ENABLE ... TEGRA186_DSPK_CG:
422*4882a593Smuzhiyun 	case TEGRA186_DSPK_CORE_CTRL ... TEGRA186_DSPK_CODEC_CTRL:
423*4882a593Smuzhiyun 		return true;
424*4882a593Smuzhiyun 	default:
425*4882a593Smuzhiyun 		return false;
426*4882a593Smuzhiyun 	};
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
tegra186_dspk_rd_reg(struct device * dev,unsigned int reg)429*4882a593Smuzhiyun static bool tegra186_dspk_rd_reg(struct device *dev, unsigned int reg)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun 	if (tegra186_dspk_wr_reg(dev, reg))
432*4882a593Smuzhiyun 		return true;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	switch (reg) {
435*4882a593Smuzhiyun 	case TEGRA186_DSPK_RX_STATUS:
436*4882a593Smuzhiyun 	case TEGRA186_DSPK_RX_INT_STATUS:
437*4882a593Smuzhiyun 	case TEGRA186_DSPK_STATUS:
438*4882a593Smuzhiyun 	case TEGRA186_DSPK_INT_STATUS:
439*4882a593Smuzhiyun 		return true;
440*4882a593Smuzhiyun 	default:
441*4882a593Smuzhiyun 		return false;
442*4882a593Smuzhiyun 	};
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
tegra186_dspk_volatile_reg(struct device * dev,unsigned int reg)445*4882a593Smuzhiyun static bool tegra186_dspk_volatile_reg(struct device *dev, unsigned int reg)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun 	switch (reg) {
448*4882a593Smuzhiyun 	case TEGRA186_DSPK_RX_STATUS:
449*4882a593Smuzhiyun 	case TEGRA186_DSPK_RX_INT_STATUS:
450*4882a593Smuzhiyun 	case TEGRA186_DSPK_STATUS:
451*4882a593Smuzhiyun 	case TEGRA186_DSPK_INT_STATUS:
452*4882a593Smuzhiyun 		return true;
453*4882a593Smuzhiyun 	default:
454*4882a593Smuzhiyun 		return false;
455*4882a593Smuzhiyun 	};
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun static const struct regmap_config tegra186_dspk_regmap = {
459*4882a593Smuzhiyun 	.reg_bits		= 32,
460*4882a593Smuzhiyun 	.reg_stride		= 4,
461*4882a593Smuzhiyun 	.val_bits		= 32,
462*4882a593Smuzhiyun 	.max_register		= TEGRA186_DSPK_CODEC_CTRL,
463*4882a593Smuzhiyun 	.writeable_reg		= tegra186_dspk_wr_reg,
464*4882a593Smuzhiyun 	.readable_reg		= tegra186_dspk_rd_reg,
465*4882a593Smuzhiyun 	.volatile_reg		= tegra186_dspk_volatile_reg,
466*4882a593Smuzhiyun 	.reg_defaults		= tegra186_dspk_reg_defaults,
467*4882a593Smuzhiyun 	.num_reg_defaults	= ARRAY_SIZE(tegra186_dspk_reg_defaults),
468*4882a593Smuzhiyun 	.cache_type		= REGCACHE_FLAT,
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun static const struct of_device_id tegra186_dspk_of_match[] = {
472*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra186-dspk" },
473*4882a593Smuzhiyun 	{},
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tegra186_dspk_of_match);
476*4882a593Smuzhiyun 
tegra186_dspk_platform_probe(struct platform_device * pdev)477*4882a593Smuzhiyun static int tegra186_dspk_platform_probe(struct platform_device *pdev)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
480*4882a593Smuzhiyun 	struct tegra186_dspk *dspk;
481*4882a593Smuzhiyun 	void __iomem *regs;
482*4882a593Smuzhiyun 	int err;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	dspk = devm_kzalloc(dev, sizeof(*dspk), GFP_KERNEL);
485*4882a593Smuzhiyun 	if (!dspk)
486*4882a593Smuzhiyun 		return -ENOMEM;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	dspk->osr_val = DSPK_OSR_64;
489*4882a593Smuzhiyun 	dspk->lrsel = DSPK_LRSEL_LEFT;
490*4882a593Smuzhiyun 	dspk->ch_sel = DSPK_CH_SELECT_STEREO;
491*4882a593Smuzhiyun 	dspk->mono_to_stereo = 0; /* "Zero" */
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	dev_set_drvdata(dev, dspk);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	dspk->clk_dspk = devm_clk_get(dev, "dspk");
496*4882a593Smuzhiyun 	if (IS_ERR(dspk->clk_dspk)) {
497*4882a593Smuzhiyun 		dev_err(dev, "can't retrieve DSPK clock\n");
498*4882a593Smuzhiyun 		return PTR_ERR(dspk->clk_dspk);
499*4882a593Smuzhiyun 	}
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	regs = devm_platform_ioremap_resource(pdev, 0);
502*4882a593Smuzhiyun 	if (IS_ERR(regs))
503*4882a593Smuzhiyun 		return PTR_ERR(regs);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	dspk->regmap = devm_regmap_init_mmio(dev, regs, &tegra186_dspk_regmap);
506*4882a593Smuzhiyun 	if (IS_ERR(dspk->regmap)) {
507*4882a593Smuzhiyun 		dev_err(dev, "regmap init failed\n");
508*4882a593Smuzhiyun 		return PTR_ERR(dspk->regmap);
509*4882a593Smuzhiyun 	}
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	regcache_cache_only(dspk->regmap, true);
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	err = devm_snd_soc_register_component(dev, &tegra186_dspk_cmpnt,
514*4882a593Smuzhiyun 					      tegra186_dspk_dais,
515*4882a593Smuzhiyun 					      ARRAY_SIZE(tegra186_dspk_dais));
516*4882a593Smuzhiyun 	if (err) {
517*4882a593Smuzhiyun 		dev_err(dev, "can't register DSPK component, err: %d\n",
518*4882a593Smuzhiyun 			err);
519*4882a593Smuzhiyun 		return err;
520*4882a593Smuzhiyun 	}
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	pm_runtime_enable(dev);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	return 0;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
tegra186_dspk_platform_remove(struct platform_device * pdev)527*4882a593Smuzhiyun static int tegra186_dspk_platform_remove(struct platform_device *pdev)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	return 0;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun static const struct dev_pm_ops tegra186_dspk_pm_ops = {
535*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(tegra186_dspk_runtime_suspend,
536*4882a593Smuzhiyun 			   tegra186_dspk_runtime_resume, NULL)
537*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
538*4882a593Smuzhiyun 				pm_runtime_force_resume)
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun static struct platform_driver tegra186_dspk_driver = {
542*4882a593Smuzhiyun 	.driver = {
543*4882a593Smuzhiyun 		.name = "tegra186-dspk",
544*4882a593Smuzhiyun 		.of_match_table = tegra186_dspk_of_match,
545*4882a593Smuzhiyun 		.pm = &tegra186_dspk_pm_ops,
546*4882a593Smuzhiyun 	},
547*4882a593Smuzhiyun 	.probe = tegra186_dspk_platform_probe,
548*4882a593Smuzhiyun 	.remove = tegra186_dspk_platform_remove,
549*4882a593Smuzhiyun };
550*4882a593Smuzhiyun module_platform_driver(tegra186_dspk_driver);
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun MODULE_AUTHOR("Mohan Kumar <mkumard@nvidia.com>");
553*4882a593Smuzhiyun MODULE_AUTHOR("Sameer Pujar <spujar@nvidia.com>");
554*4882a593Smuzhiyun MODULE_DESCRIPTION("Tegra186 ASoC DSPK driver");
555*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
556