1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ALSA SoC SPDIF Audio Layer
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2015 Andrea Venturi <be17068@iperbole.bo.it>
6*4882a593Smuzhiyun * Copyright 2015 Marcus Cooper <codekipper@gmail.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Based on the Allwinner SDK driver, released under the GPL.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/device.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun #include <linux/of_address.h>
18*4882a593Smuzhiyun #include <linux/of_device.h>
19*4882a593Smuzhiyun #include <linux/ioport.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/pm_runtime.h>
23*4882a593Smuzhiyun #include <linux/reset.h>
24*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
25*4882a593Smuzhiyun #include <sound/pcm_params.h>
26*4882a593Smuzhiyun #include <sound/soc.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define SUN4I_SPDIF_CTL (0x00)
29*4882a593Smuzhiyun #define SUN4I_SPDIF_CTL_MCLKDIV(v) ((v) << 4) /* v even */
30*4882a593Smuzhiyun #define SUN4I_SPDIF_CTL_MCLKOUTEN BIT(2)
31*4882a593Smuzhiyun #define SUN4I_SPDIF_CTL_GEN BIT(1)
32*4882a593Smuzhiyun #define SUN4I_SPDIF_CTL_RESET BIT(0)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCFG (0x04)
35*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCFG_SINGLEMOD BIT(31)
36*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCFG_ASS BIT(17)
37*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCFG_NONAUDIO BIT(16)
38*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCFG_TXRATIO(v) ((v) << 4)
39*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCFG_TXRATIO_MASK GENMASK(8, 4)
40*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCFG_FMTRVD GENMASK(3, 2)
41*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCFG_FMT16BIT (0 << 2)
42*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCFG_FMT20BIT (1 << 2)
43*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCFG_FMT24BIT (2 << 2)
44*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCFG_CHSTMODE BIT(1)
45*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCFG_TXEN BIT(0)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define SUN4I_SPDIF_RXCFG (0x08)
48*4882a593Smuzhiyun #define SUN4I_SPDIF_RXCFG_LOCKFLAG BIT(4)
49*4882a593Smuzhiyun #define SUN4I_SPDIF_RXCFG_CHSTSRC BIT(3)
50*4882a593Smuzhiyun #define SUN4I_SPDIF_RXCFG_CHSTCP BIT(1)
51*4882a593Smuzhiyun #define SUN4I_SPDIF_RXCFG_RXEN BIT(0)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define SUN4I_SPDIF_TXFIFO (0x0C)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define SUN4I_SPDIF_RXFIFO (0x10)
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define SUN4I_SPDIF_FCTL (0x14)
58*4882a593Smuzhiyun #define SUN4I_SPDIF_FCTL_FIFOSRC BIT(31)
59*4882a593Smuzhiyun #define SUN4I_SPDIF_FCTL_FTX BIT(17)
60*4882a593Smuzhiyun #define SUN4I_SPDIF_FCTL_FRX BIT(16)
61*4882a593Smuzhiyun #define SUN4I_SPDIF_FCTL_TXTL(v) ((v) << 8)
62*4882a593Smuzhiyun #define SUN4I_SPDIF_FCTL_TXTL_MASK GENMASK(12, 8)
63*4882a593Smuzhiyun #define SUN4I_SPDIF_FCTL_RXTL(v) ((v) << 3)
64*4882a593Smuzhiyun #define SUN4I_SPDIF_FCTL_RXTL_MASK GENMASK(7, 3)
65*4882a593Smuzhiyun #define SUN4I_SPDIF_FCTL_TXIM BIT(2)
66*4882a593Smuzhiyun #define SUN4I_SPDIF_FCTL_RXOM(v) ((v) << 0)
67*4882a593Smuzhiyun #define SUN4I_SPDIF_FCTL_RXOM_MASK GENMASK(1, 0)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define SUN50I_H6_SPDIF_FCTL (0x14)
70*4882a593Smuzhiyun #define SUN50I_H6_SPDIF_FCTL_HUB_EN BIT(31)
71*4882a593Smuzhiyun #define SUN50I_H6_SPDIF_FCTL_FTX BIT(30)
72*4882a593Smuzhiyun #define SUN50I_H6_SPDIF_FCTL_FRX BIT(29)
73*4882a593Smuzhiyun #define SUN50I_H6_SPDIF_FCTL_TXTL(v) ((v) << 12)
74*4882a593Smuzhiyun #define SUN50I_H6_SPDIF_FCTL_TXTL_MASK GENMASK(19, 12)
75*4882a593Smuzhiyun #define SUN50I_H6_SPDIF_FCTL_RXTL(v) ((v) << 4)
76*4882a593Smuzhiyun #define SUN50I_H6_SPDIF_FCTL_RXTL_MASK GENMASK(10, 4)
77*4882a593Smuzhiyun #define SUN50I_H6_SPDIF_FCTL_TXIM BIT(2)
78*4882a593Smuzhiyun #define SUN50I_H6_SPDIF_FCTL_RXOM(v) ((v) << 0)
79*4882a593Smuzhiyun #define SUN50I_H6_SPDIF_FCTL_RXOM_MASK GENMASK(1, 0)
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define SUN4I_SPDIF_FSTA (0x18)
82*4882a593Smuzhiyun #define SUN4I_SPDIF_FSTA_TXE BIT(14)
83*4882a593Smuzhiyun #define SUN4I_SPDIF_FSTA_TXECNTSHT (8)
84*4882a593Smuzhiyun #define SUN4I_SPDIF_FSTA_RXA BIT(6)
85*4882a593Smuzhiyun #define SUN4I_SPDIF_FSTA_RXACNTSHT (0)
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define SUN4I_SPDIF_INT (0x1C)
88*4882a593Smuzhiyun #define SUN4I_SPDIF_INT_RXLOCKEN BIT(18)
89*4882a593Smuzhiyun #define SUN4I_SPDIF_INT_RXUNLOCKEN BIT(17)
90*4882a593Smuzhiyun #define SUN4I_SPDIF_INT_RXPARERREN BIT(16)
91*4882a593Smuzhiyun #define SUN4I_SPDIF_INT_TXDRQEN BIT(7)
92*4882a593Smuzhiyun #define SUN4I_SPDIF_INT_TXUIEN BIT(6)
93*4882a593Smuzhiyun #define SUN4I_SPDIF_INT_TXOIEN BIT(5)
94*4882a593Smuzhiyun #define SUN4I_SPDIF_INT_TXEIEN BIT(4)
95*4882a593Smuzhiyun #define SUN4I_SPDIF_INT_RXDRQEN BIT(2)
96*4882a593Smuzhiyun #define SUN4I_SPDIF_INT_RXOIEN BIT(1)
97*4882a593Smuzhiyun #define SUN4I_SPDIF_INT_RXAIEN BIT(0)
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #define SUN4I_SPDIF_ISTA (0x20)
100*4882a593Smuzhiyun #define SUN4I_SPDIF_ISTA_RXLOCKSTA BIT(18)
101*4882a593Smuzhiyun #define SUN4I_SPDIF_ISTA_RXUNLOCKSTA BIT(17)
102*4882a593Smuzhiyun #define SUN4I_SPDIF_ISTA_RXPARERRSTA BIT(16)
103*4882a593Smuzhiyun #define SUN4I_SPDIF_ISTA_TXUSTA BIT(6)
104*4882a593Smuzhiyun #define SUN4I_SPDIF_ISTA_TXOSTA BIT(5)
105*4882a593Smuzhiyun #define SUN4I_SPDIF_ISTA_TXESTA BIT(4)
106*4882a593Smuzhiyun #define SUN4I_SPDIF_ISTA_RXOSTA BIT(1)
107*4882a593Smuzhiyun #define SUN4I_SPDIF_ISTA_RXASTA BIT(0)
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define SUN8I_SPDIF_TXFIFO (0x20)
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCNT (0x24)
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun #define SUN4I_SPDIF_RXCNT (0x28)
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCHSTA0 (0x2C)
116*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCHSTA0_CLK(v) ((v) << 28)
117*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCHSTA0_SAMFREQ(v) ((v) << 24)
118*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCHSTA0_SAMFREQ_MASK GENMASK(27, 24)
119*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCHSTA0_CHNUM(v) ((v) << 20)
120*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCHSTA0_CHNUM_MASK GENMASK(23, 20)
121*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCHSTA0_SRCNUM(v) ((v) << 16)
122*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCHSTA0_CATACOD(v) ((v) << 8)
123*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCHSTA0_MODE(v) ((v) << 6)
124*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCHSTA0_EMPHASIS(v) ((v) << 3)
125*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCHSTA0_CP BIT(2)
126*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCHSTA0_AUDIO BIT(1)
127*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCHSTA0_PRO BIT(0)
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCHSTA1 (0x30)
130*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCHSTA1_CGMSA(v) ((v) << 8)
131*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCHSTA1_ORISAMFREQ(v) ((v) << 4)
132*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCHSTA1_ORISAMFREQ_MASK GENMASK(7, 4)
133*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCHSTA1_SAMWORDLEN(v) ((v) << 1)
134*4882a593Smuzhiyun #define SUN4I_SPDIF_TXCHSTA1_MAXWORDLEN BIT(0)
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun #define SUN4I_SPDIF_RXCHSTA0 (0x34)
137*4882a593Smuzhiyun #define SUN4I_SPDIF_RXCHSTA0_CLK(v) ((v) << 28)
138*4882a593Smuzhiyun #define SUN4I_SPDIF_RXCHSTA0_SAMFREQ(v) ((v) << 24)
139*4882a593Smuzhiyun #define SUN4I_SPDIF_RXCHSTA0_CHNUM(v) ((v) << 20)
140*4882a593Smuzhiyun #define SUN4I_SPDIF_RXCHSTA0_SRCNUM(v) ((v) << 16)
141*4882a593Smuzhiyun #define SUN4I_SPDIF_RXCHSTA0_CATACOD(v) ((v) << 8)
142*4882a593Smuzhiyun #define SUN4I_SPDIF_RXCHSTA0_MODE(v) ((v) << 6)
143*4882a593Smuzhiyun #define SUN4I_SPDIF_RXCHSTA0_EMPHASIS(v) ((v) << 3)
144*4882a593Smuzhiyun #define SUN4I_SPDIF_RXCHSTA0_CP BIT(2)
145*4882a593Smuzhiyun #define SUN4I_SPDIF_RXCHSTA0_AUDIO BIT(1)
146*4882a593Smuzhiyun #define SUN4I_SPDIF_RXCHSTA0_PRO BIT(0)
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun #define SUN4I_SPDIF_RXCHSTA1 (0x38)
149*4882a593Smuzhiyun #define SUN4I_SPDIF_RXCHSTA1_CGMSA(v) ((v) << 8)
150*4882a593Smuzhiyun #define SUN4I_SPDIF_RXCHSTA1_ORISAMFREQ(v) ((v) << 4)
151*4882a593Smuzhiyun #define SUN4I_SPDIF_RXCHSTA1_SAMWORDLEN(v) ((v) << 1)
152*4882a593Smuzhiyun #define SUN4I_SPDIF_RXCHSTA1_MAXWORDLEN BIT(0)
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* Defines for Sampling Frequency */
155*4882a593Smuzhiyun #define SUN4I_SPDIF_SAMFREQ_44_1KHZ 0x0
156*4882a593Smuzhiyun #define SUN4I_SPDIF_SAMFREQ_NOT_INDICATED 0x1
157*4882a593Smuzhiyun #define SUN4I_SPDIF_SAMFREQ_48KHZ 0x2
158*4882a593Smuzhiyun #define SUN4I_SPDIF_SAMFREQ_32KHZ 0x3
159*4882a593Smuzhiyun #define SUN4I_SPDIF_SAMFREQ_22_05KHZ 0x4
160*4882a593Smuzhiyun #define SUN4I_SPDIF_SAMFREQ_24KHZ 0x6
161*4882a593Smuzhiyun #define SUN4I_SPDIF_SAMFREQ_88_2KHZ 0x8
162*4882a593Smuzhiyun #define SUN4I_SPDIF_SAMFREQ_76_8KHZ 0x9
163*4882a593Smuzhiyun #define SUN4I_SPDIF_SAMFREQ_96KHZ 0xa
164*4882a593Smuzhiyun #define SUN4I_SPDIF_SAMFREQ_176_4KHZ 0xc
165*4882a593Smuzhiyun #define SUN4I_SPDIF_SAMFREQ_192KHZ 0xe
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /**
168*4882a593Smuzhiyun * struct sun4i_spdif_quirks - Differences between SoC variants.
169*4882a593Smuzhiyun *
170*4882a593Smuzhiyun * @reg_dac_txdata: TX FIFO offset for DMA config.
171*4882a593Smuzhiyun * @has_reset: SoC needs reset deasserted.
172*4882a593Smuzhiyun * @val_fctl_ftx: TX FIFO flush bitmask.
173*4882a593Smuzhiyun */
174*4882a593Smuzhiyun struct sun4i_spdif_quirks {
175*4882a593Smuzhiyun unsigned int reg_dac_txdata;
176*4882a593Smuzhiyun bool has_reset;
177*4882a593Smuzhiyun unsigned int val_fctl_ftx;
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun struct sun4i_spdif_dev {
181*4882a593Smuzhiyun struct platform_device *pdev;
182*4882a593Smuzhiyun struct clk *spdif_clk;
183*4882a593Smuzhiyun struct clk *apb_clk;
184*4882a593Smuzhiyun struct reset_control *rst;
185*4882a593Smuzhiyun struct snd_soc_dai_driver cpu_dai_drv;
186*4882a593Smuzhiyun struct regmap *regmap;
187*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data dma_params_tx;
188*4882a593Smuzhiyun const struct sun4i_spdif_quirks *quirks;
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
sun4i_spdif_configure(struct sun4i_spdif_dev * host)191*4882a593Smuzhiyun static void sun4i_spdif_configure(struct sun4i_spdif_dev *host)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun const struct sun4i_spdif_quirks *quirks = host->quirks;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* soft reset SPDIF */
196*4882a593Smuzhiyun regmap_write(host->regmap, SUN4I_SPDIF_CTL, SUN4I_SPDIF_CTL_RESET);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* flush TX FIFO */
199*4882a593Smuzhiyun regmap_update_bits(host->regmap, SUN4I_SPDIF_FCTL,
200*4882a593Smuzhiyun quirks->val_fctl_ftx, quirks->val_fctl_ftx);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* clear TX counter */
203*4882a593Smuzhiyun regmap_write(host->regmap, SUN4I_SPDIF_TXCNT, 0);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
sun4i_snd_txctrl_on(struct snd_pcm_substream * substream,struct sun4i_spdif_dev * host)206*4882a593Smuzhiyun static void sun4i_snd_txctrl_on(struct snd_pcm_substream *substream,
207*4882a593Smuzhiyun struct sun4i_spdif_dev *host)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun if (substream->runtime->channels == 1)
210*4882a593Smuzhiyun regmap_update_bits(host->regmap, SUN4I_SPDIF_TXCFG,
211*4882a593Smuzhiyun SUN4I_SPDIF_TXCFG_SINGLEMOD,
212*4882a593Smuzhiyun SUN4I_SPDIF_TXCFG_SINGLEMOD);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* SPDIF TX ENABLE */
215*4882a593Smuzhiyun regmap_update_bits(host->regmap, SUN4I_SPDIF_TXCFG,
216*4882a593Smuzhiyun SUN4I_SPDIF_TXCFG_TXEN, SUN4I_SPDIF_TXCFG_TXEN);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* DRQ ENABLE */
219*4882a593Smuzhiyun regmap_update_bits(host->regmap, SUN4I_SPDIF_INT,
220*4882a593Smuzhiyun SUN4I_SPDIF_INT_TXDRQEN, SUN4I_SPDIF_INT_TXDRQEN);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /* Global enable */
223*4882a593Smuzhiyun regmap_update_bits(host->regmap, SUN4I_SPDIF_CTL,
224*4882a593Smuzhiyun SUN4I_SPDIF_CTL_GEN, SUN4I_SPDIF_CTL_GEN);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
sun4i_snd_txctrl_off(struct snd_pcm_substream * substream,struct sun4i_spdif_dev * host)227*4882a593Smuzhiyun static void sun4i_snd_txctrl_off(struct snd_pcm_substream *substream,
228*4882a593Smuzhiyun struct sun4i_spdif_dev *host)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun /* SPDIF TX DISABLE */
231*4882a593Smuzhiyun regmap_update_bits(host->regmap, SUN4I_SPDIF_TXCFG,
232*4882a593Smuzhiyun SUN4I_SPDIF_TXCFG_TXEN, 0);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /* DRQ DISABLE */
235*4882a593Smuzhiyun regmap_update_bits(host->regmap, SUN4I_SPDIF_INT,
236*4882a593Smuzhiyun SUN4I_SPDIF_INT_TXDRQEN, 0);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* Global disable */
239*4882a593Smuzhiyun regmap_update_bits(host->regmap, SUN4I_SPDIF_CTL,
240*4882a593Smuzhiyun SUN4I_SPDIF_CTL_GEN, 0);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
sun4i_spdif_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * cpu_dai)243*4882a593Smuzhiyun static int sun4i_spdif_startup(struct snd_pcm_substream *substream,
244*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
247*4882a593Smuzhiyun struct sun4i_spdif_dev *host = snd_soc_dai_get_drvdata(asoc_rtd_to_cpu(rtd, 0));
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (substream->stream != SNDRV_PCM_STREAM_PLAYBACK)
250*4882a593Smuzhiyun return -EINVAL;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun sun4i_spdif_configure(host);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun return 0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
sun4i_spdif_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * cpu_dai)257*4882a593Smuzhiyun static int sun4i_spdif_hw_params(struct snd_pcm_substream *substream,
258*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
259*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun int ret = 0;
262*4882a593Smuzhiyun int fmt;
263*4882a593Smuzhiyun unsigned long rate = params_rate(params);
264*4882a593Smuzhiyun u32 mclk_div = 0;
265*4882a593Smuzhiyun unsigned int mclk = 0;
266*4882a593Smuzhiyun u32 reg_val;
267*4882a593Smuzhiyun struct sun4i_spdif_dev *host = snd_soc_dai_get_drvdata(cpu_dai);
268*4882a593Smuzhiyun struct platform_device *pdev = host->pdev;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* Add the PCM and raw data select interface */
271*4882a593Smuzhiyun switch (params_channels(params)) {
272*4882a593Smuzhiyun case 1: /* PCM mode */
273*4882a593Smuzhiyun case 2:
274*4882a593Smuzhiyun fmt = 0;
275*4882a593Smuzhiyun break;
276*4882a593Smuzhiyun case 4: /* raw data mode */
277*4882a593Smuzhiyun fmt = SUN4I_SPDIF_TXCFG_NONAUDIO;
278*4882a593Smuzhiyun break;
279*4882a593Smuzhiyun default:
280*4882a593Smuzhiyun return -EINVAL;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun switch (params_format(params)) {
284*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S16_LE:
285*4882a593Smuzhiyun fmt |= SUN4I_SPDIF_TXCFG_FMT16BIT;
286*4882a593Smuzhiyun break;
287*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S20_3LE:
288*4882a593Smuzhiyun fmt |= SUN4I_SPDIF_TXCFG_FMT20BIT;
289*4882a593Smuzhiyun break;
290*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S24_LE:
291*4882a593Smuzhiyun fmt |= SUN4I_SPDIF_TXCFG_FMT24BIT;
292*4882a593Smuzhiyun break;
293*4882a593Smuzhiyun default:
294*4882a593Smuzhiyun return -EINVAL;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun switch (rate) {
298*4882a593Smuzhiyun case 22050:
299*4882a593Smuzhiyun case 44100:
300*4882a593Smuzhiyun case 88200:
301*4882a593Smuzhiyun case 176400:
302*4882a593Smuzhiyun mclk = 22579200;
303*4882a593Smuzhiyun break;
304*4882a593Smuzhiyun case 24000:
305*4882a593Smuzhiyun case 32000:
306*4882a593Smuzhiyun case 48000:
307*4882a593Smuzhiyun case 96000:
308*4882a593Smuzhiyun case 192000:
309*4882a593Smuzhiyun mclk = 24576000;
310*4882a593Smuzhiyun break;
311*4882a593Smuzhiyun default:
312*4882a593Smuzhiyun return -EINVAL;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun ret = clk_set_rate(host->spdif_clk, mclk);
316*4882a593Smuzhiyun if (ret < 0) {
317*4882a593Smuzhiyun dev_err(&pdev->dev,
318*4882a593Smuzhiyun "Setting SPDIF clock rate for %d Hz failed!\n", mclk);
319*4882a593Smuzhiyun return ret;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun regmap_update_bits(host->regmap, SUN4I_SPDIF_FCTL,
323*4882a593Smuzhiyun SUN4I_SPDIF_FCTL_TXIM, SUN4I_SPDIF_FCTL_TXIM);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun switch (rate) {
326*4882a593Smuzhiyun case 22050:
327*4882a593Smuzhiyun case 24000:
328*4882a593Smuzhiyun mclk_div = 8;
329*4882a593Smuzhiyun break;
330*4882a593Smuzhiyun case 32000:
331*4882a593Smuzhiyun mclk_div = 6;
332*4882a593Smuzhiyun break;
333*4882a593Smuzhiyun case 44100:
334*4882a593Smuzhiyun case 48000:
335*4882a593Smuzhiyun mclk_div = 4;
336*4882a593Smuzhiyun break;
337*4882a593Smuzhiyun case 88200:
338*4882a593Smuzhiyun case 96000:
339*4882a593Smuzhiyun mclk_div = 2;
340*4882a593Smuzhiyun break;
341*4882a593Smuzhiyun case 176400:
342*4882a593Smuzhiyun case 192000:
343*4882a593Smuzhiyun mclk_div = 1;
344*4882a593Smuzhiyun break;
345*4882a593Smuzhiyun default:
346*4882a593Smuzhiyun return -EINVAL;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun reg_val = 0;
350*4882a593Smuzhiyun reg_val |= SUN4I_SPDIF_TXCFG_ASS;
351*4882a593Smuzhiyun reg_val |= fmt; /* set non audio and bit depth */
352*4882a593Smuzhiyun reg_val |= SUN4I_SPDIF_TXCFG_CHSTMODE;
353*4882a593Smuzhiyun reg_val |= SUN4I_SPDIF_TXCFG_TXRATIO(mclk_div - 1);
354*4882a593Smuzhiyun regmap_write(host->regmap, SUN4I_SPDIF_TXCFG, reg_val);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun return 0;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
sun4i_spdif_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)359*4882a593Smuzhiyun static int sun4i_spdif_trigger(struct snd_pcm_substream *substream, int cmd,
360*4882a593Smuzhiyun struct snd_soc_dai *dai)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun int ret = 0;
363*4882a593Smuzhiyun struct sun4i_spdif_dev *host = snd_soc_dai_get_drvdata(dai);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun if (substream->stream != SNDRV_PCM_STREAM_PLAYBACK)
366*4882a593Smuzhiyun return -EINVAL;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun switch (cmd) {
369*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
370*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
371*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
372*4882a593Smuzhiyun sun4i_snd_txctrl_on(substream, host);
373*4882a593Smuzhiyun break;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
376*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
377*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
378*4882a593Smuzhiyun sun4i_snd_txctrl_off(substream, host);
379*4882a593Smuzhiyun break;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun default:
382*4882a593Smuzhiyun ret = -EINVAL;
383*4882a593Smuzhiyun break;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun return ret;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
sun4i_spdif_soc_dai_probe(struct snd_soc_dai * dai)388*4882a593Smuzhiyun static int sun4i_spdif_soc_dai_probe(struct snd_soc_dai *dai)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun struct sun4i_spdif_dev *host = snd_soc_dai_get_drvdata(dai);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun snd_soc_dai_init_dma_data(dai, &host->dma_params_tx, NULL);
393*4882a593Smuzhiyun return 0;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun static const struct snd_soc_dai_ops sun4i_spdif_dai_ops = {
397*4882a593Smuzhiyun .startup = sun4i_spdif_startup,
398*4882a593Smuzhiyun .trigger = sun4i_spdif_trigger,
399*4882a593Smuzhiyun .hw_params = sun4i_spdif_hw_params,
400*4882a593Smuzhiyun };
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun static const struct regmap_config sun4i_spdif_regmap_config = {
403*4882a593Smuzhiyun .reg_bits = 32,
404*4882a593Smuzhiyun .reg_stride = 4,
405*4882a593Smuzhiyun .val_bits = 32,
406*4882a593Smuzhiyun .max_register = SUN4I_SPDIF_RXCHSTA1,
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun #define SUN4I_RATES SNDRV_PCM_RATE_8000_192000
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun #define SUN4I_FORMATS (SNDRV_PCM_FORMAT_S16_LE | \
412*4882a593Smuzhiyun SNDRV_PCM_FORMAT_S20_3LE | \
413*4882a593Smuzhiyun SNDRV_PCM_FORMAT_S24_LE)
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun static struct snd_soc_dai_driver sun4i_spdif_dai = {
416*4882a593Smuzhiyun .playback = {
417*4882a593Smuzhiyun .channels_min = 1,
418*4882a593Smuzhiyun .channels_max = 2,
419*4882a593Smuzhiyun .rates = SUN4I_RATES,
420*4882a593Smuzhiyun .formats = SUN4I_FORMATS,
421*4882a593Smuzhiyun },
422*4882a593Smuzhiyun .probe = sun4i_spdif_soc_dai_probe,
423*4882a593Smuzhiyun .ops = &sun4i_spdif_dai_ops,
424*4882a593Smuzhiyun .name = "spdif",
425*4882a593Smuzhiyun };
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun static const struct sun4i_spdif_quirks sun4i_a10_spdif_quirks = {
428*4882a593Smuzhiyun .reg_dac_txdata = SUN4I_SPDIF_TXFIFO,
429*4882a593Smuzhiyun .val_fctl_ftx = SUN4I_SPDIF_FCTL_FTX,
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun static const struct sun4i_spdif_quirks sun6i_a31_spdif_quirks = {
433*4882a593Smuzhiyun .reg_dac_txdata = SUN4I_SPDIF_TXFIFO,
434*4882a593Smuzhiyun .val_fctl_ftx = SUN4I_SPDIF_FCTL_FTX,
435*4882a593Smuzhiyun .has_reset = true,
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun static const struct sun4i_spdif_quirks sun8i_h3_spdif_quirks = {
439*4882a593Smuzhiyun .reg_dac_txdata = SUN8I_SPDIF_TXFIFO,
440*4882a593Smuzhiyun .val_fctl_ftx = SUN4I_SPDIF_FCTL_FTX,
441*4882a593Smuzhiyun .has_reset = true,
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun static const struct sun4i_spdif_quirks sun50i_h6_spdif_quirks = {
445*4882a593Smuzhiyun .reg_dac_txdata = SUN8I_SPDIF_TXFIFO,
446*4882a593Smuzhiyun .val_fctl_ftx = SUN50I_H6_SPDIF_FCTL_FTX,
447*4882a593Smuzhiyun .has_reset = true,
448*4882a593Smuzhiyun };
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun static const struct of_device_id sun4i_spdif_of_match[] = {
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun .compatible = "allwinner,sun4i-a10-spdif",
453*4882a593Smuzhiyun .data = &sun4i_a10_spdif_quirks,
454*4882a593Smuzhiyun },
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun .compatible = "allwinner,sun6i-a31-spdif",
457*4882a593Smuzhiyun .data = &sun6i_a31_spdif_quirks,
458*4882a593Smuzhiyun },
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun .compatible = "allwinner,sun8i-h3-spdif",
461*4882a593Smuzhiyun .data = &sun8i_h3_spdif_quirks,
462*4882a593Smuzhiyun },
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun .compatible = "allwinner,sun50i-h6-spdif",
465*4882a593Smuzhiyun .data = &sun50i_h6_spdif_quirks,
466*4882a593Smuzhiyun },
467*4882a593Smuzhiyun { /* sentinel */ }
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sun4i_spdif_of_match);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun static const struct snd_soc_component_driver sun4i_spdif_component = {
472*4882a593Smuzhiyun .name = "sun4i-spdif",
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun
sun4i_spdif_runtime_suspend(struct device * dev)475*4882a593Smuzhiyun static int sun4i_spdif_runtime_suspend(struct device *dev)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun struct sun4i_spdif_dev *host = dev_get_drvdata(dev);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun clk_disable_unprepare(host->spdif_clk);
480*4882a593Smuzhiyun clk_disable_unprepare(host->apb_clk);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun return 0;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
sun4i_spdif_runtime_resume(struct device * dev)485*4882a593Smuzhiyun static int sun4i_spdif_runtime_resume(struct device *dev)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun struct sun4i_spdif_dev *host = dev_get_drvdata(dev);
488*4882a593Smuzhiyun int ret;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun ret = clk_prepare_enable(host->spdif_clk);
491*4882a593Smuzhiyun if (ret)
492*4882a593Smuzhiyun return ret;
493*4882a593Smuzhiyun ret = clk_prepare_enable(host->apb_clk);
494*4882a593Smuzhiyun if (ret)
495*4882a593Smuzhiyun clk_disable_unprepare(host->spdif_clk);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun return ret;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
sun4i_spdif_probe(struct platform_device * pdev)500*4882a593Smuzhiyun static int sun4i_spdif_probe(struct platform_device *pdev)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun struct sun4i_spdif_dev *host;
503*4882a593Smuzhiyun struct resource *res;
504*4882a593Smuzhiyun const struct sun4i_spdif_quirks *quirks;
505*4882a593Smuzhiyun int ret;
506*4882a593Smuzhiyun void __iomem *base;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun dev_dbg(&pdev->dev, "Entered %s\n", __func__);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun host = devm_kzalloc(&pdev->dev, sizeof(*host), GFP_KERNEL);
511*4882a593Smuzhiyun if (!host)
512*4882a593Smuzhiyun return -ENOMEM;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun host->pdev = pdev;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun /* Initialize this copy of the CPU DAI driver structure */
517*4882a593Smuzhiyun memcpy(&host->cpu_dai_drv, &sun4i_spdif_dai, sizeof(sun4i_spdif_dai));
518*4882a593Smuzhiyun host->cpu_dai_drv.name = dev_name(&pdev->dev);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun /* Get the addresses */
521*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
522*4882a593Smuzhiyun base = devm_ioremap_resource(&pdev->dev, res);
523*4882a593Smuzhiyun if (IS_ERR(base))
524*4882a593Smuzhiyun return PTR_ERR(base);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun quirks = of_device_get_match_data(&pdev->dev);
527*4882a593Smuzhiyun if (quirks == NULL) {
528*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to determine the quirks to use\n");
529*4882a593Smuzhiyun return -ENODEV;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun host->quirks = quirks;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun host->regmap = devm_regmap_init_mmio(&pdev->dev, base,
534*4882a593Smuzhiyun &sun4i_spdif_regmap_config);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun /* Clocks */
537*4882a593Smuzhiyun host->apb_clk = devm_clk_get(&pdev->dev, "apb");
538*4882a593Smuzhiyun if (IS_ERR(host->apb_clk)) {
539*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get a apb clock.\n");
540*4882a593Smuzhiyun return PTR_ERR(host->apb_clk);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun host->spdif_clk = devm_clk_get(&pdev->dev, "spdif");
544*4882a593Smuzhiyun if (IS_ERR(host->spdif_clk)) {
545*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get a spdif clock.\n");
546*4882a593Smuzhiyun return PTR_ERR(host->spdif_clk);
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun host->dma_params_tx.addr = res->start + quirks->reg_dac_txdata;
550*4882a593Smuzhiyun host->dma_params_tx.maxburst = 8;
551*4882a593Smuzhiyun host->dma_params_tx.addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun platform_set_drvdata(pdev, host);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun if (quirks->has_reset) {
556*4882a593Smuzhiyun host->rst = devm_reset_control_get_optional_exclusive(&pdev->dev,
557*4882a593Smuzhiyun NULL);
558*4882a593Smuzhiyun if (PTR_ERR(host->rst) == -EPROBE_DEFER) {
559*4882a593Smuzhiyun ret = -EPROBE_DEFER;
560*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get reset: %d\n", ret);
561*4882a593Smuzhiyun return ret;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun if (!IS_ERR(host->rst))
564*4882a593Smuzhiyun reset_control_deassert(host->rst);
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&pdev->dev,
568*4882a593Smuzhiyun &sun4i_spdif_component, &sun4i_spdif_dai, 1);
569*4882a593Smuzhiyun if (ret)
570*4882a593Smuzhiyun return ret;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
573*4882a593Smuzhiyun if (!pm_runtime_enabled(&pdev->dev)) {
574*4882a593Smuzhiyun ret = sun4i_spdif_runtime_resume(&pdev->dev);
575*4882a593Smuzhiyun if (ret)
576*4882a593Smuzhiyun goto err_unregister;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
580*4882a593Smuzhiyun if (ret)
581*4882a593Smuzhiyun goto err_suspend;
582*4882a593Smuzhiyun return 0;
583*4882a593Smuzhiyun err_suspend:
584*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&pdev->dev))
585*4882a593Smuzhiyun sun4i_spdif_runtime_suspend(&pdev->dev);
586*4882a593Smuzhiyun err_unregister:
587*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
588*4882a593Smuzhiyun return ret;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
sun4i_spdif_remove(struct platform_device * pdev)591*4882a593Smuzhiyun static int sun4i_spdif_remove(struct platform_device *pdev)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
594*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&pdev->dev))
595*4882a593Smuzhiyun sun4i_spdif_runtime_suspend(&pdev->dev);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun return 0;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun static const struct dev_pm_ops sun4i_spdif_pm = {
601*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(sun4i_spdif_runtime_suspend,
602*4882a593Smuzhiyun sun4i_spdif_runtime_resume, NULL)
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun static struct platform_driver sun4i_spdif_driver = {
606*4882a593Smuzhiyun .driver = {
607*4882a593Smuzhiyun .name = "sun4i-spdif",
608*4882a593Smuzhiyun .of_match_table = of_match_ptr(sun4i_spdif_of_match),
609*4882a593Smuzhiyun .pm = &sun4i_spdif_pm,
610*4882a593Smuzhiyun },
611*4882a593Smuzhiyun .probe = sun4i_spdif_probe,
612*4882a593Smuzhiyun .remove = sun4i_spdif_remove,
613*4882a593Smuzhiyun };
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun module_platform_driver(sun4i_spdif_driver);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun MODULE_AUTHOR("Marcus Cooper <codekipper@gmail.com>");
618*4882a593Smuzhiyun MODULE_AUTHOR("Andrea Venturi <be17068@iperbole.bo.it>");
619*4882a593Smuzhiyun MODULE_DESCRIPTION("Allwinner sun4i SPDIF SoC Interface");
620*4882a593Smuzhiyun MODULE_LICENSE("GPL");
621*4882a593Smuzhiyun MODULE_ALIAS("platform:sun4i-spdif");
622