1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2015 Andrea Venturi
4*4882a593Smuzhiyun * Andrea Venturi <be17068@iperbole.bo.it>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2016 Maxime Ripard
7*4882a593Smuzhiyun * Maxime Ripard <maxime.ripard@free-electrons.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/dmaengine.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/pm_runtime.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun #include <linux/reset.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
20*4882a593Smuzhiyun #include <sound/pcm_params.h>
21*4882a593Smuzhiyun #include <sound/soc.h>
22*4882a593Smuzhiyun #include <sound/soc-dai.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define SUN4I_I2S_CTRL_REG 0x00
25*4882a593Smuzhiyun #define SUN4I_I2S_CTRL_SDO_EN_MASK GENMASK(11, 8)
26*4882a593Smuzhiyun #define SUN4I_I2S_CTRL_SDO_EN(sdo) BIT(8 + (sdo))
27*4882a593Smuzhiyun #define SUN4I_I2S_CTRL_MODE_MASK BIT(5)
28*4882a593Smuzhiyun #define SUN4I_I2S_CTRL_MODE_SLAVE (1 << 5)
29*4882a593Smuzhiyun #define SUN4I_I2S_CTRL_MODE_MASTER (0 << 5)
30*4882a593Smuzhiyun #define SUN4I_I2S_CTRL_TX_EN BIT(2)
31*4882a593Smuzhiyun #define SUN4I_I2S_CTRL_RX_EN BIT(1)
32*4882a593Smuzhiyun #define SUN4I_I2S_CTRL_GL_EN BIT(0)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define SUN4I_I2S_FMT0_REG 0x04
35*4882a593Smuzhiyun #define SUN4I_I2S_FMT0_LRCLK_POLARITY_MASK BIT(7)
36*4882a593Smuzhiyun #define SUN4I_I2S_FMT0_LRCLK_POLARITY_INVERTED (1 << 7)
37*4882a593Smuzhiyun #define SUN4I_I2S_FMT0_LRCLK_POLARITY_NORMAL (0 << 7)
38*4882a593Smuzhiyun #define SUN4I_I2S_FMT0_BCLK_POLARITY_MASK BIT(6)
39*4882a593Smuzhiyun #define SUN4I_I2S_FMT0_BCLK_POLARITY_INVERTED (1 << 6)
40*4882a593Smuzhiyun #define SUN4I_I2S_FMT0_BCLK_POLARITY_NORMAL (0 << 6)
41*4882a593Smuzhiyun #define SUN4I_I2S_FMT0_SR_MASK GENMASK(5, 4)
42*4882a593Smuzhiyun #define SUN4I_I2S_FMT0_SR(sr) ((sr) << 4)
43*4882a593Smuzhiyun #define SUN4I_I2S_FMT0_WSS_MASK GENMASK(3, 2)
44*4882a593Smuzhiyun #define SUN4I_I2S_FMT0_WSS(wss) ((wss) << 2)
45*4882a593Smuzhiyun #define SUN4I_I2S_FMT0_FMT_MASK GENMASK(1, 0)
46*4882a593Smuzhiyun #define SUN4I_I2S_FMT0_FMT_RIGHT_J (2 << 0)
47*4882a593Smuzhiyun #define SUN4I_I2S_FMT0_FMT_LEFT_J (1 << 0)
48*4882a593Smuzhiyun #define SUN4I_I2S_FMT0_FMT_I2S (0 << 0)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define SUN4I_I2S_FMT1_REG 0x08
51*4882a593Smuzhiyun #define SUN4I_I2S_FIFO_TX_REG 0x0c
52*4882a593Smuzhiyun #define SUN4I_I2S_FIFO_RX_REG 0x10
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define SUN4I_I2S_FIFO_CTRL_REG 0x14
55*4882a593Smuzhiyun #define SUN4I_I2S_FIFO_CTRL_FLUSH_TX BIT(25)
56*4882a593Smuzhiyun #define SUN4I_I2S_FIFO_CTRL_FLUSH_RX BIT(24)
57*4882a593Smuzhiyun #define SUN4I_I2S_FIFO_CTRL_TX_MODE_MASK BIT(2)
58*4882a593Smuzhiyun #define SUN4I_I2S_FIFO_CTRL_TX_MODE(mode) ((mode) << 2)
59*4882a593Smuzhiyun #define SUN4I_I2S_FIFO_CTRL_RX_MODE_MASK GENMASK(1, 0)
60*4882a593Smuzhiyun #define SUN4I_I2S_FIFO_CTRL_RX_MODE(mode) (mode)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define SUN4I_I2S_FIFO_STA_REG 0x18
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define SUN4I_I2S_DMA_INT_CTRL_REG 0x1c
65*4882a593Smuzhiyun #define SUN4I_I2S_DMA_INT_CTRL_TX_DRQ_EN BIT(7)
66*4882a593Smuzhiyun #define SUN4I_I2S_DMA_INT_CTRL_RX_DRQ_EN BIT(3)
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define SUN4I_I2S_INT_STA_REG 0x20
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define SUN4I_I2S_CLK_DIV_REG 0x24
71*4882a593Smuzhiyun #define SUN4I_I2S_CLK_DIV_MCLK_EN BIT(7)
72*4882a593Smuzhiyun #define SUN4I_I2S_CLK_DIV_BCLK_MASK GENMASK(6, 4)
73*4882a593Smuzhiyun #define SUN4I_I2S_CLK_DIV_BCLK(bclk) ((bclk) << 4)
74*4882a593Smuzhiyun #define SUN4I_I2S_CLK_DIV_MCLK_MASK GENMASK(3, 0)
75*4882a593Smuzhiyun #define SUN4I_I2S_CLK_DIV_MCLK(mclk) ((mclk) << 0)
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define SUN4I_I2S_TX_CNT_REG 0x28
78*4882a593Smuzhiyun #define SUN4I_I2S_RX_CNT_REG 0x2c
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define SUN4I_I2S_TX_CHAN_SEL_REG 0x30
81*4882a593Smuzhiyun #define SUN4I_I2S_CHAN_SEL_MASK GENMASK(2, 0)
82*4882a593Smuzhiyun #define SUN4I_I2S_CHAN_SEL(num_chan) (((num_chan) - 1) << 0)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define SUN4I_I2S_TX_CHAN_MAP_REG 0x34
85*4882a593Smuzhiyun #define SUN4I_I2S_TX_CHAN_MAP(chan, sample) ((sample) << (chan << 2))
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define SUN4I_I2S_RX_CHAN_SEL_REG 0x38
88*4882a593Smuzhiyun #define SUN4I_I2S_RX_CHAN_MAP_REG 0x3c
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* Defines required for sun8i-h3 support */
91*4882a593Smuzhiyun #define SUN8I_I2S_CTRL_BCLK_OUT BIT(18)
92*4882a593Smuzhiyun #define SUN8I_I2S_CTRL_LRCK_OUT BIT(17)
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define SUN8I_I2S_CTRL_MODE_MASK GENMASK(5, 4)
95*4882a593Smuzhiyun #define SUN8I_I2S_CTRL_MODE_RIGHT (2 << 4)
96*4882a593Smuzhiyun #define SUN8I_I2S_CTRL_MODE_LEFT (1 << 4)
97*4882a593Smuzhiyun #define SUN8I_I2S_CTRL_MODE_PCM (0 << 4)
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #define SUN8I_I2S_FMT0_LRCLK_POLARITY_MASK BIT(19)
100*4882a593Smuzhiyun #define SUN8I_I2S_FMT0_LRCLK_POLARITY_INVERTED (1 << 19)
101*4882a593Smuzhiyun #define SUN8I_I2S_FMT0_LRCLK_POLARITY_NORMAL (0 << 19)
102*4882a593Smuzhiyun #define SUN8I_I2S_FMT0_LRCK_PERIOD_MASK GENMASK(17, 8)
103*4882a593Smuzhiyun #define SUN8I_I2S_FMT0_LRCK_PERIOD(period) ((period - 1) << 8)
104*4882a593Smuzhiyun #define SUN8I_I2S_FMT0_BCLK_POLARITY_MASK BIT(7)
105*4882a593Smuzhiyun #define SUN8I_I2S_FMT0_BCLK_POLARITY_INVERTED (1 << 7)
106*4882a593Smuzhiyun #define SUN8I_I2S_FMT0_BCLK_POLARITY_NORMAL (0 << 7)
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #define SUN8I_I2S_INT_STA_REG 0x0c
109*4882a593Smuzhiyun #define SUN8I_I2S_FIFO_TX_REG 0x20
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define SUN8I_I2S_CHAN_CFG_REG 0x30
112*4882a593Smuzhiyun #define SUN8I_I2S_CHAN_CFG_RX_SLOT_NUM_MASK GENMASK(6, 4)
113*4882a593Smuzhiyun #define SUN8I_I2S_CHAN_CFG_RX_SLOT_NUM(chan) ((chan - 1) << 4)
114*4882a593Smuzhiyun #define SUN8I_I2S_CHAN_CFG_TX_SLOT_NUM_MASK GENMASK(2, 0)
115*4882a593Smuzhiyun #define SUN8I_I2S_CHAN_CFG_TX_SLOT_NUM(chan) (chan - 1)
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #define SUN8I_I2S_TX_CHAN_MAP_REG 0x44
118*4882a593Smuzhiyun #define SUN8I_I2S_TX_CHAN_SEL_REG 0x34
119*4882a593Smuzhiyun #define SUN8I_I2S_TX_CHAN_OFFSET_MASK GENMASK(13, 12)
120*4882a593Smuzhiyun #define SUN8I_I2S_TX_CHAN_OFFSET(offset) (offset << 12)
121*4882a593Smuzhiyun #define SUN8I_I2S_TX_CHAN_EN_MASK GENMASK(11, 4)
122*4882a593Smuzhiyun #define SUN8I_I2S_TX_CHAN_EN(num_chan) (((1 << num_chan) - 1) << 4)
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #define SUN8I_I2S_RX_CHAN_SEL_REG 0x54
125*4882a593Smuzhiyun #define SUN8I_I2S_RX_CHAN_MAP_REG 0x58
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun struct sun4i_i2s;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /**
130*4882a593Smuzhiyun * struct sun4i_i2s_quirks - Differences between SoC variants.
131*4882a593Smuzhiyun * @has_reset: SoC needs reset deasserted.
132*4882a593Smuzhiyun * @reg_offset_txdata: offset of the tx fifo.
133*4882a593Smuzhiyun * @sun4i_i2s_regmap: regmap config to use.
134*4882a593Smuzhiyun * @field_clkdiv_mclk_en: regmap field to enable mclk output.
135*4882a593Smuzhiyun * @field_fmt_wss: regmap field to set word select size.
136*4882a593Smuzhiyun * @field_fmt_sr: regmap field to set sample resolution.
137*4882a593Smuzhiyun * @bclk_dividers: bit clock dividers array
138*4882a593Smuzhiyun * @num_bclk_dividers: number of bit clock dividers
139*4882a593Smuzhiyun * @mclk_dividers: mclk dividers array
140*4882a593Smuzhiyun * @num_mclk_dividers: number of mclk dividers
141*4882a593Smuzhiyun * @get_bclk_parent_rate: callback to get bclk parent rate
142*4882a593Smuzhiyun * @get_sr: callback to get sample resolution
143*4882a593Smuzhiyun * @get_wss: callback to get word select size
144*4882a593Smuzhiyun * @set_chan_cfg: callback to set channel configuration
145*4882a593Smuzhiyun * @set_fmt: callback to set format
146*4882a593Smuzhiyun */
147*4882a593Smuzhiyun struct sun4i_i2s_quirks {
148*4882a593Smuzhiyun bool has_reset;
149*4882a593Smuzhiyun unsigned int reg_offset_txdata; /* TX FIFO */
150*4882a593Smuzhiyun const struct regmap_config *sun4i_i2s_regmap;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* Register fields for i2s */
153*4882a593Smuzhiyun struct reg_field field_clkdiv_mclk_en;
154*4882a593Smuzhiyun struct reg_field field_fmt_wss;
155*4882a593Smuzhiyun struct reg_field field_fmt_sr;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun const struct sun4i_i2s_clk_div *bclk_dividers;
158*4882a593Smuzhiyun unsigned int num_bclk_dividers;
159*4882a593Smuzhiyun const struct sun4i_i2s_clk_div *mclk_dividers;
160*4882a593Smuzhiyun unsigned int num_mclk_dividers;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun unsigned long (*get_bclk_parent_rate)(const struct sun4i_i2s *);
163*4882a593Smuzhiyun s8 (*get_sr)(const struct sun4i_i2s *, int);
164*4882a593Smuzhiyun s8 (*get_wss)(const struct sun4i_i2s *, int);
165*4882a593Smuzhiyun int (*set_chan_cfg)(const struct sun4i_i2s *,
166*4882a593Smuzhiyun const struct snd_pcm_hw_params *);
167*4882a593Smuzhiyun int (*set_fmt)(const struct sun4i_i2s *, unsigned int);
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun struct sun4i_i2s {
171*4882a593Smuzhiyun struct clk *bus_clk;
172*4882a593Smuzhiyun struct clk *mod_clk;
173*4882a593Smuzhiyun struct regmap *regmap;
174*4882a593Smuzhiyun struct reset_control *rst;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun unsigned int format;
177*4882a593Smuzhiyun unsigned int mclk_freq;
178*4882a593Smuzhiyun unsigned int slots;
179*4882a593Smuzhiyun unsigned int slot_width;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data capture_dma_data;
182*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data playback_dma_data;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* Register fields for i2s */
185*4882a593Smuzhiyun struct regmap_field *field_clkdiv_mclk_en;
186*4882a593Smuzhiyun struct regmap_field *field_fmt_wss;
187*4882a593Smuzhiyun struct regmap_field *field_fmt_sr;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun const struct sun4i_i2s_quirks *variant;
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun struct sun4i_i2s_clk_div {
193*4882a593Smuzhiyun u8 div;
194*4882a593Smuzhiyun u8 val;
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun static const struct sun4i_i2s_clk_div sun4i_i2s_bclk_div[] = {
198*4882a593Smuzhiyun { .div = 2, .val = 0 },
199*4882a593Smuzhiyun { .div = 4, .val = 1 },
200*4882a593Smuzhiyun { .div = 6, .val = 2 },
201*4882a593Smuzhiyun { .div = 8, .val = 3 },
202*4882a593Smuzhiyun { .div = 12, .val = 4 },
203*4882a593Smuzhiyun { .div = 16, .val = 5 },
204*4882a593Smuzhiyun /* TODO - extend divide ratio supported by newer SoCs */
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun static const struct sun4i_i2s_clk_div sun4i_i2s_mclk_div[] = {
208*4882a593Smuzhiyun { .div = 1, .val = 0 },
209*4882a593Smuzhiyun { .div = 2, .val = 1 },
210*4882a593Smuzhiyun { .div = 4, .val = 2 },
211*4882a593Smuzhiyun { .div = 6, .val = 3 },
212*4882a593Smuzhiyun { .div = 8, .val = 4 },
213*4882a593Smuzhiyun { .div = 12, .val = 5 },
214*4882a593Smuzhiyun { .div = 16, .val = 6 },
215*4882a593Smuzhiyun { .div = 24, .val = 7 },
216*4882a593Smuzhiyun /* TODO - extend divide ratio supported by newer SoCs */
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun static const struct sun4i_i2s_clk_div sun8i_i2s_clk_div[] = {
220*4882a593Smuzhiyun { .div = 1, .val = 1 },
221*4882a593Smuzhiyun { .div = 2, .val = 2 },
222*4882a593Smuzhiyun { .div = 4, .val = 3 },
223*4882a593Smuzhiyun { .div = 6, .val = 4 },
224*4882a593Smuzhiyun { .div = 8, .val = 5 },
225*4882a593Smuzhiyun { .div = 12, .val = 6 },
226*4882a593Smuzhiyun { .div = 16, .val = 7 },
227*4882a593Smuzhiyun { .div = 24, .val = 8 },
228*4882a593Smuzhiyun { .div = 32, .val = 9 },
229*4882a593Smuzhiyun { .div = 48, .val = 10 },
230*4882a593Smuzhiyun { .div = 64, .val = 11 },
231*4882a593Smuzhiyun { .div = 96, .val = 12 },
232*4882a593Smuzhiyun { .div = 128, .val = 13 },
233*4882a593Smuzhiyun { .div = 176, .val = 14 },
234*4882a593Smuzhiyun { .div = 192, .val = 15 },
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun
sun4i_i2s_get_bclk_parent_rate(const struct sun4i_i2s * i2s)237*4882a593Smuzhiyun static unsigned long sun4i_i2s_get_bclk_parent_rate(const struct sun4i_i2s *i2s)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun return i2s->mclk_freq;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
sun8i_i2s_get_bclk_parent_rate(const struct sun4i_i2s * i2s)242*4882a593Smuzhiyun static unsigned long sun8i_i2s_get_bclk_parent_rate(const struct sun4i_i2s *i2s)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun return clk_get_rate(i2s->mod_clk);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
sun4i_i2s_get_bclk_div(struct sun4i_i2s * i2s,unsigned long parent_rate,unsigned int sampling_rate,unsigned int channels,unsigned int word_size)247*4882a593Smuzhiyun static int sun4i_i2s_get_bclk_div(struct sun4i_i2s *i2s,
248*4882a593Smuzhiyun unsigned long parent_rate,
249*4882a593Smuzhiyun unsigned int sampling_rate,
250*4882a593Smuzhiyun unsigned int channels,
251*4882a593Smuzhiyun unsigned int word_size)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun const struct sun4i_i2s_clk_div *dividers = i2s->variant->bclk_dividers;
254*4882a593Smuzhiyun int div = parent_rate / sampling_rate / word_size / channels;
255*4882a593Smuzhiyun int i;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun for (i = 0; i < i2s->variant->num_bclk_dividers; i++) {
258*4882a593Smuzhiyun const struct sun4i_i2s_clk_div *bdiv = ÷rs[i];
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun if (bdiv->div == div)
261*4882a593Smuzhiyun return bdiv->val;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun return -EINVAL;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
sun4i_i2s_get_mclk_div(struct sun4i_i2s * i2s,unsigned long parent_rate,unsigned long mclk_rate)267*4882a593Smuzhiyun static int sun4i_i2s_get_mclk_div(struct sun4i_i2s *i2s,
268*4882a593Smuzhiyun unsigned long parent_rate,
269*4882a593Smuzhiyun unsigned long mclk_rate)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun const struct sun4i_i2s_clk_div *dividers = i2s->variant->mclk_dividers;
272*4882a593Smuzhiyun int div = parent_rate / mclk_rate;
273*4882a593Smuzhiyun int i;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun for (i = 0; i < i2s->variant->num_mclk_dividers; i++) {
276*4882a593Smuzhiyun const struct sun4i_i2s_clk_div *mdiv = ÷rs[i];
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (mdiv->div == div)
279*4882a593Smuzhiyun return mdiv->val;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun return -EINVAL;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun static int sun4i_i2s_oversample_rates[] = { 128, 192, 256, 384, 512, 768 };
sun4i_i2s_oversample_is_valid(unsigned int oversample)286*4882a593Smuzhiyun static bool sun4i_i2s_oversample_is_valid(unsigned int oversample)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun int i;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(sun4i_i2s_oversample_rates); i++)
291*4882a593Smuzhiyun if (sun4i_i2s_oversample_rates[i] == oversample)
292*4882a593Smuzhiyun return true;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun return false;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
sun4i_i2s_set_clk_rate(struct snd_soc_dai * dai,unsigned int rate,unsigned int slots,unsigned int slot_width)297*4882a593Smuzhiyun static int sun4i_i2s_set_clk_rate(struct snd_soc_dai *dai,
298*4882a593Smuzhiyun unsigned int rate,
299*4882a593Smuzhiyun unsigned int slots,
300*4882a593Smuzhiyun unsigned int slot_width)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun struct sun4i_i2s *i2s = snd_soc_dai_get_drvdata(dai);
303*4882a593Smuzhiyun unsigned int oversample_rate, clk_rate, bclk_parent_rate;
304*4882a593Smuzhiyun int bclk_div, mclk_div;
305*4882a593Smuzhiyun int ret;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun switch (rate) {
308*4882a593Smuzhiyun case 176400:
309*4882a593Smuzhiyun case 88200:
310*4882a593Smuzhiyun case 44100:
311*4882a593Smuzhiyun case 22050:
312*4882a593Smuzhiyun case 11025:
313*4882a593Smuzhiyun clk_rate = 22579200;
314*4882a593Smuzhiyun break;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun case 192000:
317*4882a593Smuzhiyun case 128000:
318*4882a593Smuzhiyun case 96000:
319*4882a593Smuzhiyun case 64000:
320*4882a593Smuzhiyun case 48000:
321*4882a593Smuzhiyun case 32000:
322*4882a593Smuzhiyun case 24000:
323*4882a593Smuzhiyun case 16000:
324*4882a593Smuzhiyun case 12000:
325*4882a593Smuzhiyun case 8000:
326*4882a593Smuzhiyun clk_rate = 24576000;
327*4882a593Smuzhiyun break;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun default:
330*4882a593Smuzhiyun dev_err(dai->dev, "Unsupported sample rate: %u\n", rate);
331*4882a593Smuzhiyun return -EINVAL;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun ret = clk_set_rate(i2s->mod_clk, clk_rate);
335*4882a593Smuzhiyun if (ret)
336*4882a593Smuzhiyun return ret;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun oversample_rate = i2s->mclk_freq / rate;
339*4882a593Smuzhiyun if (!sun4i_i2s_oversample_is_valid(oversample_rate)) {
340*4882a593Smuzhiyun dev_err(dai->dev, "Unsupported oversample rate: %d\n",
341*4882a593Smuzhiyun oversample_rate);
342*4882a593Smuzhiyun return -EINVAL;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun bclk_parent_rate = i2s->variant->get_bclk_parent_rate(i2s);
346*4882a593Smuzhiyun bclk_div = sun4i_i2s_get_bclk_div(i2s, bclk_parent_rate,
347*4882a593Smuzhiyun rate, slots, slot_width);
348*4882a593Smuzhiyun if (bclk_div < 0) {
349*4882a593Smuzhiyun dev_err(dai->dev, "Unsupported BCLK divider: %d\n", bclk_div);
350*4882a593Smuzhiyun return -EINVAL;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun mclk_div = sun4i_i2s_get_mclk_div(i2s, clk_rate, i2s->mclk_freq);
354*4882a593Smuzhiyun if (mclk_div < 0) {
355*4882a593Smuzhiyun dev_err(dai->dev, "Unsupported MCLK divider: %d\n", mclk_div);
356*4882a593Smuzhiyun return -EINVAL;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun regmap_write(i2s->regmap, SUN4I_I2S_CLK_DIV_REG,
360*4882a593Smuzhiyun SUN4I_I2S_CLK_DIV_BCLK(bclk_div) |
361*4882a593Smuzhiyun SUN4I_I2S_CLK_DIV_MCLK(mclk_div));
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun regmap_field_write(i2s->field_clkdiv_mclk_en, 1);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun return 0;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
sun4i_i2s_get_sr(const struct sun4i_i2s * i2s,int width)368*4882a593Smuzhiyun static s8 sun4i_i2s_get_sr(const struct sun4i_i2s *i2s, int width)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun if (width < 16 || width > 24)
371*4882a593Smuzhiyun return -EINVAL;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun if (width % 4)
374*4882a593Smuzhiyun return -EINVAL;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun return (width - 16) / 4;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
sun4i_i2s_get_wss(const struct sun4i_i2s * i2s,int width)379*4882a593Smuzhiyun static s8 sun4i_i2s_get_wss(const struct sun4i_i2s *i2s, int width)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun if (width < 16 || width > 32)
382*4882a593Smuzhiyun return -EINVAL;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (width % 4)
385*4882a593Smuzhiyun return -EINVAL;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun return (width - 16) / 4;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
sun8i_i2s_get_sr_wss(const struct sun4i_i2s * i2s,int width)390*4882a593Smuzhiyun static s8 sun8i_i2s_get_sr_wss(const struct sun4i_i2s *i2s, int width)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun if (width % 4)
393*4882a593Smuzhiyun return -EINVAL;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun if (width < 8 || width > 32)
396*4882a593Smuzhiyun return -EINVAL;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun return (width - 8) / 4 + 1;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
sun4i_i2s_set_chan_cfg(const struct sun4i_i2s * i2s,const struct snd_pcm_hw_params * params)401*4882a593Smuzhiyun static int sun4i_i2s_set_chan_cfg(const struct sun4i_i2s *i2s,
402*4882a593Smuzhiyun const struct snd_pcm_hw_params *params)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun unsigned int channels = params_channels(params);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun /* Map the channels for playback and capture */
407*4882a593Smuzhiyun regmap_write(i2s->regmap, SUN4I_I2S_TX_CHAN_MAP_REG, 0x76543210);
408*4882a593Smuzhiyun regmap_write(i2s->regmap, SUN4I_I2S_RX_CHAN_MAP_REG, 0x00003210);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /* Configure the channels */
411*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_TX_CHAN_SEL_REG,
412*4882a593Smuzhiyun SUN4I_I2S_CHAN_SEL_MASK,
413*4882a593Smuzhiyun SUN4I_I2S_CHAN_SEL(channels));
414*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_RX_CHAN_SEL_REG,
415*4882a593Smuzhiyun SUN4I_I2S_CHAN_SEL_MASK,
416*4882a593Smuzhiyun SUN4I_I2S_CHAN_SEL(channels));
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun return 0;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
sun8i_i2s_set_chan_cfg(const struct sun4i_i2s * i2s,const struct snd_pcm_hw_params * params)421*4882a593Smuzhiyun static int sun8i_i2s_set_chan_cfg(const struct sun4i_i2s *i2s,
422*4882a593Smuzhiyun const struct snd_pcm_hw_params *params)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun unsigned int channels = params_channels(params);
425*4882a593Smuzhiyun unsigned int slots = channels;
426*4882a593Smuzhiyun unsigned int lrck_period;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun if (i2s->slots)
429*4882a593Smuzhiyun slots = i2s->slots;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* Map the channels for playback and capture */
432*4882a593Smuzhiyun regmap_write(i2s->regmap, SUN8I_I2S_TX_CHAN_MAP_REG, 0x76543210);
433*4882a593Smuzhiyun regmap_write(i2s->regmap, SUN8I_I2S_RX_CHAN_MAP_REG, 0x76543210);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /* Configure the channels */
436*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN8I_I2S_TX_CHAN_SEL_REG,
437*4882a593Smuzhiyun SUN4I_I2S_CHAN_SEL_MASK,
438*4882a593Smuzhiyun SUN4I_I2S_CHAN_SEL(channels));
439*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN8I_I2S_RX_CHAN_SEL_REG,
440*4882a593Smuzhiyun SUN4I_I2S_CHAN_SEL_MASK,
441*4882a593Smuzhiyun SUN4I_I2S_CHAN_SEL(channels));
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN8I_I2S_CHAN_CFG_REG,
444*4882a593Smuzhiyun SUN8I_I2S_CHAN_CFG_TX_SLOT_NUM_MASK,
445*4882a593Smuzhiyun SUN8I_I2S_CHAN_CFG_TX_SLOT_NUM(channels));
446*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN8I_I2S_CHAN_CFG_REG,
447*4882a593Smuzhiyun SUN8I_I2S_CHAN_CFG_RX_SLOT_NUM_MASK,
448*4882a593Smuzhiyun SUN8I_I2S_CHAN_CFG_RX_SLOT_NUM(channels));
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun switch (i2s->format & SND_SOC_DAIFMT_FORMAT_MASK) {
451*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
452*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
453*4882a593Smuzhiyun lrck_period = params_physical_width(params) * slots;
454*4882a593Smuzhiyun break;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
457*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
458*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
459*4882a593Smuzhiyun lrck_period = params_physical_width(params);
460*4882a593Smuzhiyun break;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun default:
463*4882a593Smuzhiyun return -EINVAL;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_FMT0_REG,
467*4882a593Smuzhiyun SUN8I_I2S_FMT0_LRCK_PERIOD_MASK,
468*4882a593Smuzhiyun SUN8I_I2S_FMT0_LRCK_PERIOD(lrck_period));
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN8I_I2S_TX_CHAN_SEL_REG,
471*4882a593Smuzhiyun SUN8I_I2S_TX_CHAN_EN_MASK,
472*4882a593Smuzhiyun SUN8I_I2S_TX_CHAN_EN(channels));
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun return 0;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
sun4i_i2s_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)477*4882a593Smuzhiyun static int sun4i_i2s_hw_params(struct snd_pcm_substream *substream,
478*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
479*4882a593Smuzhiyun struct snd_soc_dai *dai)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun struct sun4i_i2s *i2s = snd_soc_dai_get_drvdata(dai);
482*4882a593Smuzhiyun unsigned int word_size = params_width(params);
483*4882a593Smuzhiyun unsigned int slot_width = params_physical_width(params);
484*4882a593Smuzhiyun unsigned int channels = params_channels(params);
485*4882a593Smuzhiyun unsigned int slots = channels;
486*4882a593Smuzhiyun int ret, sr, wss;
487*4882a593Smuzhiyun u32 width;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun if (i2s->slots)
490*4882a593Smuzhiyun slots = i2s->slots;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun if (i2s->slot_width)
493*4882a593Smuzhiyun slot_width = i2s->slot_width;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun ret = i2s->variant->set_chan_cfg(i2s, params);
496*4882a593Smuzhiyun if (ret < 0) {
497*4882a593Smuzhiyun dev_err(dai->dev, "Invalid channel configuration\n");
498*4882a593Smuzhiyun return ret;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun switch (params_physical_width(params)) {
502*4882a593Smuzhiyun case 16:
503*4882a593Smuzhiyun width = DMA_SLAVE_BUSWIDTH_2_BYTES;
504*4882a593Smuzhiyun break;
505*4882a593Smuzhiyun default:
506*4882a593Smuzhiyun dev_err(dai->dev, "Unsupported physical sample width: %d\n",
507*4882a593Smuzhiyun params_physical_width(params));
508*4882a593Smuzhiyun return -EINVAL;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun i2s->playback_dma_data.addr_width = width;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun sr = i2s->variant->get_sr(i2s, word_size);
513*4882a593Smuzhiyun if (sr < 0)
514*4882a593Smuzhiyun return -EINVAL;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun wss = i2s->variant->get_wss(i2s, slot_width);
517*4882a593Smuzhiyun if (wss < 0)
518*4882a593Smuzhiyun return -EINVAL;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun regmap_field_write(i2s->field_fmt_wss, wss);
521*4882a593Smuzhiyun regmap_field_write(i2s->field_fmt_sr, sr);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun return sun4i_i2s_set_clk_rate(dai, params_rate(params),
524*4882a593Smuzhiyun slots, slot_width);
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
sun4i_i2s_set_soc_fmt(const struct sun4i_i2s * i2s,unsigned int fmt)527*4882a593Smuzhiyun static int sun4i_i2s_set_soc_fmt(const struct sun4i_i2s *i2s,
528*4882a593Smuzhiyun unsigned int fmt)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun u32 val;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /* DAI clock polarity */
533*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
534*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_IF:
535*4882a593Smuzhiyun /* Invert both clocks */
536*4882a593Smuzhiyun val = SUN4I_I2S_FMT0_BCLK_POLARITY_INVERTED |
537*4882a593Smuzhiyun SUN4I_I2S_FMT0_LRCLK_POLARITY_INVERTED;
538*4882a593Smuzhiyun break;
539*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
540*4882a593Smuzhiyun /* Invert bit clock */
541*4882a593Smuzhiyun val = SUN4I_I2S_FMT0_BCLK_POLARITY_INVERTED;
542*4882a593Smuzhiyun break;
543*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_IF:
544*4882a593Smuzhiyun /* Invert frame clock */
545*4882a593Smuzhiyun val = SUN4I_I2S_FMT0_LRCLK_POLARITY_INVERTED;
546*4882a593Smuzhiyun break;
547*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
548*4882a593Smuzhiyun val = 0;
549*4882a593Smuzhiyun break;
550*4882a593Smuzhiyun default:
551*4882a593Smuzhiyun return -EINVAL;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_FMT0_REG,
555*4882a593Smuzhiyun SUN4I_I2S_FMT0_LRCLK_POLARITY_MASK |
556*4882a593Smuzhiyun SUN4I_I2S_FMT0_BCLK_POLARITY_MASK,
557*4882a593Smuzhiyun val);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /* DAI Mode */
560*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
561*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
562*4882a593Smuzhiyun val = SUN4I_I2S_FMT0_FMT_I2S;
563*4882a593Smuzhiyun break;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
566*4882a593Smuzhiyun val = SUN4I_I2S_FMT0_FMT_LEFT_J;
567*4882a593Smuzhiyun break;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
570*4882a593Smuzhiyun val = SUN4I_I2S_FMT0_FMT_RIGHT_J;
571*4882a593Smuzhiyun break;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun default:
574*4882a593Smuzhiyun return -EINVAL;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_FMT0_REG,
578*4882a593Smuzhiyun SUN4I_I2S_FMT0_FMT_MASK, val);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun /* DAI clock master masks */
581*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
582*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
583*4882a593Smuzhiyun /* BCLK and LRCLK master */
584*4882a593Smuzhiyun val = SUN4I_I2S_CTRL_MODE_MASTER;
585*4882a593Smuzhiyun break;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
588*4882a593Smuzhiyun /* BCLK and LRCLK slave */
589*4882a593Smuzhiyun val = SUN4I_I2S_CTRL_MODE_SLAVE;
590*4882a593Smuzhiyun break;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun default:
593*4882a593Smuzhiyun return -EINVAL;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_CTRL_REG,
596*4882a593Smuzhiyun SUN4I_I2S_CTRL_MODE_MASK, val);
597*4882a593Smuzhiyun return 0;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
sun8i_i2s_set_soc_fmt(const struct sun4i_i2s * i2s,unsigned int fmt)600*4882a593Smuzhiyun static int sun8i_i2s_set_soc_fmt(const struct sun4i_i2s *i2s,
601*4882a593Smuzhiyun unsigned int fmt)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun u32 mode, val;
604*4882a593Smuzhiyun u8 offset;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun /*
607*4882a593Smuzhiyun * DAI clock polarity
608*4882a593Smuzhiyun *
609*4882a593Smuzhiyun * The setup for LRCK contradicts the datasheet, but under a
610*4882a593Smuzhiyun * scope it's clear that the LRCK polarity is reversed
611*4882a593Smuzhiyun * compared to the expected polarity on the bus.
612*4882a593Smuzhiyun */
613*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
614*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_IF:
615*4882a593Smuzhiyun /* Invert both clocks */
616*4882a593Smuzhiyun val = SUN8I_I2S_FMT0_BCLK_POLARITY_INVERTED;
617*4882a593Smuzhiyun break;
618*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
619*4882a593Smuzhiyun /* Invert bit clock */
620*4882a593Smuzhiyun val = SUN8I_I2S_FMT0_BCLK_POLARITY_INVERTED |
621*4882a593Smuzhiyun SUN8I_I2S_FMT0_LRCLK_POLARITY_INVERTED;
622*4882a593Smuzhiyun break;
623*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_IF:
624*4882a593Smuzhiyun /* Invert frame clock */
625*4882a593Smuzhiyun val = 0;
626*4882a593Smuzhiyun break;
627*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
628*4882a593Smuzhiyun val = SUN8I_I2S_FMT0_LRCLK_POLARITY_INVERTED;
629*4882a593Smuzhiyun break;
630*4882a593Smuzhiyun default:
631*4882a593Smuzhiyun return -EINVAL;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_FMT0_REG,
635*4882a593Smuzhiyun SUN8I_I2S_FMT0_LRCLK_POLARITY_MASK |
636*4882a593Smuzhiyun SUN8I_I2S_FMT0_BCLK_POLARITY_MASK,
637*4882a593Smuzhiyun val);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun /* DAI Mode */
640*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
641*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
642*4882a593Smuzhiyun mode = SUN8I_I2S_CTRL_MODE_PCM;
643*4882a593Smuzhiyun offset = 1;
644*4882a593Smuzhiyun break;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
647*4882a593Smuzhiyun mode = SUN8I_I2S_CTRL_MODE_PCM;
648*4882a593Smuzhiyun offset = 0;
649*4882a593Smuzhiyun break;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
652*4882a593Smuzhiyun mode = SUN8I_I2S_CTRL_MODE_LEFT;
653*4882a593Smuzhiyun offset = 1;
654*4882a593Smuzhiyun break;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
657*4882a593Smuzhiyun mode = SUN8I_I2S_CTRL_MODE_LEFT;
658*4882a593Smuzhiyun offset = 0;
659*4882a593Smuzhiyun break;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
662*4882a593Smuzhiyun mode = SUN8I_I2S_CTRL_MODE_RIGHT;
663*4882a593Smuzhiyun offset = 0;
664*4882a593Smuzhiyun break;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun default:
667*4882a593Smuzhiyun return -EINVAL;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_CTRL_REG,
671*4882a593Smuzhiyun SUN8I_I2S_CTRL_MODE_MASK, mode);
672*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN8I_I2S_TX_CHAN_SEL_REG,
673*4882a593Smuzhiyun SUN8I_I2S_TX_CHAN_OFFSET_MASK,
674*4882a593Smuzhiyun SUN8I_I2S_TX_CHAN_OFFSET(offset));
675*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN8I_I2S_RX_CHAN_SEL_REG,
676*4882a593Smuzhiyun SUN8I_I2S_TX_CHAN_OFFSET_MASK,
677*4882a593Smuzhiyun SUN8I_I2S_TX_CHAN_OFFSET(offset));
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /* DAI clock master masks */
680*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
681*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
682*4882a593Smuzhiyun /* BCLK and LRCLK master */
683*4882a593Smuzhiyun val = SUN8I_I2S_CTRL_BCLK_OUT | SUN8I_I2S_CTRL_LRCK_OUT;
684*4882a593Smuzhiyun break;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
687*4882a593Smuzhiyun /* BCLK and LRCLK slave */
688*4882a593Smuzhiyun val = 0;
689*4882a593Smuzhiyun break;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun default:
692*4882a593Smuzhiyun return -EINVAL;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_CTRL_REG,
696*4882a593Smuzhiyun SUN8I_I2S_CTRL_BCLK_OUT | SUN8I_I2S_CTRL_LRCK_OUT,
697*4882a593Smuzhiyun val);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun return 0;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
sun4i_i2s_set_fmt(struct snd_soc_dai * dai,unsigned int fmt)702*4882a593Smuzhiyun static int sun4i_i2s_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun struct sun4i_i2s *i2s = snd_soc_dai_get_drvdata(dai);
705*4882a593Smuzhiyun int ret;
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun ret = i2s->variant->set_fmt(i2s, fmt);
708*4882a593Smuzhiyun if (ret) {
709*4882a593Smuzhiyun dev_err(dai->dev, "Unsupported format configuration\n");
710*4882a593Smuzhiyun return ret;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun /* Set significant bits in our FIFOs */
714*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_FIFO_CTRL_REG,
715*4882a593Smuzhiyun SUN4I_I2S_FIFO_CTRL_TX_MODE_MASK |
716*4882a593Smuzhiyun SUN4I_I2S_FIFO_CTRL_RX_MODE_MASK,
717*4882a593Smuzhiyun SUN4I_I2S_FIFO_CTRL_TX_MODE(1) |
718*4882a593Smuzhiyun SUN4I_I2S_FIFO_CTRL_RX_MODE(1));
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun i2s->format = fmt;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun return 0;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
sun4i_i2s_start_capture(struct sun4i_i2s * i2s)725*4882a593Smuzhiyun static void sun4i_i2s_start_capture(struct sun4i_i2s *i2s)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun /* Flush RX FIFO */
728*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_FIFO_CTRL_REG,
729*4882a593Smuzhiyun SUN4I_I2S_FIFO_CTRL_FLUSH_RX,
730*4882a593Smuzhiyun SUN4I_I2S_FIFO_CTRL_FLUSH_RX);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun /* Clear RX counter */
733*4882a593Smuzhiyun regmap_write(i2s->regmap, SUN4I_I2S_RX_CNT_REG, 0);
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun /* Enable RX Block */
736*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_CTRL_REG,
737*4882a593Smuzhiyun SUN4I_I2S_CTRL_RX_EN,
738*4882a593Smuzhiyun SUN4I_I2S_CTRL_RX_EN);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun /* Enable RX DRQ */
741*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_DMA_INT_CTRL_REG,
742*4882a593Smuzhiyun SUN4I_I2S_DMA_INT_CTRL_RX_DRQ_EN,
743*4882a593Smuzhiyun SUN4I_I2S_DMA_INT_CTRL_RX_DRQ_EN);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
sun4i_i2s_start_playback(struct sun4i_i2s * i2s)746*4882a593Smuzhiyun static void sun4i_i2s_start_playback(struct sun4i_i2s *i2s)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun /* Flush TX FIFO */
749*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_FIFO_CTRL_REG,
750*4882a593Smuzhiyun SUN4I_I2S_FIFO_CTRL_FLUSH_TX,
751*4882a593Smuzhiyun SUN4I_I2S_FIFO_CTRL_FLUSH_TX);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun /* Clear TX counter */
754*4882a593Smuzhiyun regmap_write(i2s->regmap, SUN4I_I2S_TX_CNT_REG, 0);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /* Enable TX Block */
757*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_CTRL_REG,
758*4882a593Smuzhiyun SUN4I_I2S_CTRL_TX_EN,
759*4882a593Smuzhiyun SUN4I_I2S_CTRL_TX_EN);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun /* Enable TX DRQ */
762*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_DMA_INT_CTRL_REG,
763*4882a593Smuzhiyun SUN4I_I2S_DMA_INT_CTRL_TX_DRQ_EN,
764*4882a593Smuzhiyun SUN4I_I2S_DMA_INT_CTRL_TX_DRQ_EN);
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
sun4i_i2s_stop_capture(struct sun4i_i2s * i2s)767*4882a593Smuzhiyun static void sun4i_i2s_stop_capture(struct sun4i_i2s *i2s)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun /* Disable RX Block */
770*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_CTRL_REG,
771*4882a593Smuzhiyun SUN4I_I2S_CTRL_RX_EN,
772*4882a593Smuzhiyun 0);
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun /* Disable RX DRQ */
775*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_DMA_INT_CTRL_REG,
776*4882a593Smuzhiyun SUN4I_I2S_DMA_INT_CTRL_RX_DRQ_EN,
777*4882a593Smuzhiyun 0);
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
sun4i_i2s_stop_playback(struct sun4i_i2s * i2s)780*4882a593Smuzhiyun static void sun4i_i2s_stop_playback(struct sun4i_i2s *i2s)
781*4882a593Smuzhiyun {
782*4882a593Smuzhiyun /* Disable TX Block */
783*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_CTRL_REG,
784*4882a593Smuzhiyun SUN4I_I2S_CTRL_TX_EN,
785*4882a593Smuzhiyun 0);
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun /* Disable TX DRQ */
788*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_DMA_INT_CTRL_REG,
789*4882a593Smuzhiyun SUN4I_I2S_DMA_INT_CTRL_TX_DRQ_EN,
790*4882a593Smuzhiyun 0);
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
sun4i_i2s_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)793*4882a593Smuzhiyun static int sun4i_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
794*4882a593Smuzhiyun struct snd_soc_dai *dai)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun struct sun4i_i2s *i2s = snd_soc_dai_get_drvdata(dai);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun switch (cmd) {
799*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
800*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
801*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
802*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
803*4882a593Smuzhiyun sun4i_i2s_start_playback(i2s);
804*4882a593Smuzhiyun else
805*4882a593Smuzhiyun sun4i_i2s_start_capture(i2s);
806*4882a593Smuzhiyun break;
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
809*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
810*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
811*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
812*4882a593Smuzhiyun sun4i_i2s_stop_playback(i2s);
813*4882a593Smuzhiyun else
814*4882a593Smuzhiyun sun4i_i2s_stop_capture(i2s);
815*4882a593Smuzhiyun break;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun default:
818*4882a593Smuzhiyun return -EINVAL;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun return 0;
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun
sun4i_i2s_set_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)824*4882a593Smuzhiyun static int sun4i_i2s_set_sysclk(struct snd_soc_dai *dai, int clk_id,
825*4882a593Smuzhiyun unsigned int freq, int dir)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun struct sun4i_i2s *i2s = snd_soc_dai_get_drvdata(dai);
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun if (clk_id != 0)
830*4882a593Smuzhiyun return -EINVAL;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun i2s->mclk_freq = freq;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun return 0;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
sun4i_i2s_set_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)837*4882a593Smuzhiyun static int sun4i_i2s_set_tdm_slot(struct snd_soc_dai *dai,
838*4882a593Smuzhiyun unsigned int tx_mask, unsigned int rx_mask,
839*4882a593Smuzhiyun int slots, int slot_width)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun struct sun4i_i2s *i2s = snd_soc_dai_get_drvdata(dai);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun if (slots > 8)
844*4882a593Smuzhiyun return -EINVAL;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun i2s->slots = slots;
847*4882a593Smuzhiyun i2s->slot_width = slot_width;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun return 0;
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun static const struct snd_soc_dai_ops sun4i_i2s_dai_ops = {
853*4882a593Smuzhiyun .hw_params = sun4i_i2s_hw_params,
854*4882a593Smuzhiyun .set_fmt = sun4i_i2s_set_fmt,
855*4882a593Smuzhiyun .set_sysclk = sun4i_i2s_set_sysclk,
856*4882a593Smuzhiyun .set_tdm_slot = sun4i_i2s_set_tdm_slot,
857*4882a593Smuzhiyun .trigger = sun4i_i2s_trigger,
858*4882a593Smuzhiyun };
859*4882a593Smuzhiyun
sun4i_i2s_dai_probe(struct snd_soc_dai * dai)860*4882a593Smuzhiyun static int sun4i_i2s_dai_probe(struct snd_soc_dai *dai)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun struct sun4i_i2s *i2s = snd_soc_dai_get_drvdata(dai);
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun snd_soc_dai_init_dma_data(dai,
865*4882a593Smuzhiyun &i2s->playback_dma_data,
866*4882a593Smuzhiyun &i2s->capture_dma_data);
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun snd_soc_dai_set_drvdata(dai, i2s);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun return 0;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun static struct snd_soc_dai_driver sun4i_i2s_dai = {
874*4882a593Smuzhiyun .probe = sun4i_i2s_dai_probe,
875*4882a593Smuzhiyun .capture = {
876*4882a593Smuzhiyun .stream_name = "Capture",
877*4882a593Smuzhiyun .channels_min = 1,
878*4882a593Smuzhiyun .channels_max = 8,
879*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
880*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
881*4882a593Smuzhiyun },
882*4882a593Smuzhiyun .playback = {
883*4882a593Smuzhiyun .stream_name = "Playback",
884*4882a593Smuzhiyun .channels_min = 1,
885*4882a593Smuzhiyun .channels_max = 8,
886*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
887*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
888*4882a593Smuzhiyun },
889*4882a593Smuzhiyun .ops = &sun4i_i2s_dai_ops,
890*4882a593Smuzhiyun .symmetric_rates = 1,
891*4882a593Smuzhiyun };
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun static const struct snd_soc_component_driver sun4i_i2s_component = {
894*4882a593Smuzhiyun .name = "sun4i-dai",
895*4882a593Smuzhiyun };
896*4882a593Smuzhiyun
sun4i_i2s_rd_reg(struct device * dev,unsigned int reg)897*4882a593Smuzhiyun static bool sun4i_i2s_rd_reg(struct device *dev, unsigned int reg)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun switch (reg) {
900*4882a593Smuzhiyun case SUN4I_I2S_FIFO_TX_REG:
901*4882a593Smuzhiyun return false;
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun default:
904*4882a593Smuzhiyun return true;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun
sun4i_i2s_wr_reg(struct device * dev,unsigned int reg)908*4882a593Smuzhiyun static bool sun4i_i2s_wr_reg(struct device *dev, unsigned int reg)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun switch (reg) {
911*4882a593Smuzhiyun case SUN4I_I2S_FIFO_RX_REG:
912*4882a593Smuzhiyun case SUN4I_I2S_FIFO_STA_REG:
913*4882a593Smuzhiyun return false;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun default:
916*4882a593Smuzhiyun return true;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun
sun4i_i2s_volatile_reg(struct device * dev,unsigned int reg)920*4882a593Smuzhiyun static bool sun4i_i2s_volatile_reg(struct device *dev, unsigned int reg)
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun switch (reg) {
923*4882a593Smuzhiyun case SUN4I_I2S_FIFO_RX_REG:
924*4882a593Smuzhiyun case SUN4I_I2S_INT_STA_REG:
925*4882a593Smuzhiyun case SUN4I_I2S_RX_CNT_REG:
926*4882a593Smuzhiyun case SUN4I_I2S_TX_CNT_REG:
927*4882a593Smuzhiyun return true;
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun default:
930*4882a593Smuzhiyun return false;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
sun8i_i2s_rd_reg(struct device * dev,unsigned int reg)934*4882a593Smuzhiyun static bool sun8i_i2s_rd_reg(struct device *dev, unsigned int reg)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun switch (reg) {
937*4882a593Smuzhiyun case SUN8I_I2S_FIFO_TX_REG:
938*4882a593Smuzhiyun return false;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun default:
941*4882a593Smuzhiyun return true;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
sun8i_i2s_volatile_reg(struct device * dev,unsigned int reg)945*4882a593Smuzhiyun static bool sun8i_i2s_volatile_reg(struct device *dev, unsigned int reg)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun if (reg == SUN8I_I2S_INT_STA_REG)
948*4882a593Smuzhiyun return true;
949*4882a593Smuzhiyun if (reg == SUN8I_I2S_FIFO_TX_REG)
950*4882a593Smuzhiyun return false;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun return sun4i_i2s_volatile_reg(dev, reg);
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun static const struct reg_default sun4i_i2s_reg_defaults[] = {
956*4882a593Smuzhiyun { SUN4I_I2S_CTRL_REG, 0x00000000 },
957*4882a593Smuzhiyun { SUN4I_I2S_FMT0_REG, 0x0000000c },
958*4882a593Smuzhiyun { SUN4I_I2S_FMT1_REG, 0x00004020 },
959*4882a593Smuzhiyun { SUN4I_I2S_FIFO_CTRL_REG, 0x000400f0 },
960*4882a593Smuzhiyun { SUN4I_I2S_DMA_INT_CTRL_REG, 0x00000000 },
961*4882a593Smuzhiyun { SUN4I_I2S_CLK_DIV_REG, 0x00000000 },
962*4882a593Smuzhiyun { SUN4I_I2S_TX_CHAN_SEL_REG, 0x00000001 },
963*4882a593Smuzhiyun { SUN4I_I2S_TX_CHAN_MAP_REG, 0x76543210 },
964*4882a593Smuzhiyun { SUN4I_I2S_RX_CHAN_SEL_REG, 0x00000001 },
965*4882a593Smuzhiyun { SUN4I_I2S_RX_CHAN_MAP_REG, 0x00003210 },
966*4882a593Smuzhiyun };
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun static const struct reg_default sun8i_i2s_reg_defaults[] = {
969*4882a593Smuzhiyun { SUN4I_I2S_CTRL_REG, 0x00060000 },
970*4882a593Smuzhiyun { SUN4I_I2S_FMT0_REG, 0x00000033 },
971*4882a593Smuzhiyun { SUN4I_I2S_FMT1_REG, 0x00000030 },
972*4882a593Smuzhiyun { SUN4I_I2S_FIFO_CTRL_REG, 0x000400f0 },
973*4882a593Smuzhiyun { SUN4I_I2S_DMA_INT_CTRL_REG, 0x00000000 },
974*4882a593Smuzhiyun { SUN4I_I2S_CLK_DIV_REG, 0x00000000 },
975*4882a593Smuzhiyun { SUN8I_I2S_CHAN_CFG_REG, 0x00000000 },
976*4882a593Smuzhiyun { SUN8I_I2S_TX_CHAN_SEL_REG, 0x00000000 },
977*4882a593Smuzhiyun { SUN8I_I2S_TX_CHAN_MAP_REG, 0x00000000 },
978*4882a593Smuzhiyun { SUN8I_I2S_RX_CHAN_SEL_REG, 0x00000000 },
979*4882a593Smuzhiyun { SUN8I_I2S_RX_CHAN_MAP_REG, 0x00000000 },
980*4882a593Smuzhiyun };
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun static const struct regmap_config sun4i_i2s_regmap_config = {
983*4882a593Smuzhiyun .reg_bits = 32,
984*4882a593Smuzhiyun .reg_stride = 4,
985*4882a593Smuzhiyun .val_bits = 32,
986*4882a593Smuzhiyun .max_register = SUN4I_I2S_RX_CHAN_MAP_REG,
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun .cache_type = REGCACHE_FLAT,
989*4882a593Smuzhiyun .reg_defaults = sun4i_i2s_reg_defaults,
990*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(sun4i_i2s_reg_defaults),
991*4882a593Smuzhiyun .writeable_reg = sun4i_i2s_wr_reg,
992*4882a593Smuzhiyun .readable_reg = sun4i_i2s_rd_reg,
993*4882a593Smuzhiyun .volatile_reg = sun4i_i2s_volatile_reg,
994*4882a593Smuzhiyun };
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun static const struct regmap_config sun8i_i2s_regmap_config = {
997*4882a593Smuzhiyun .reg_bits = 32,
998*4882a593Smuzhiyun .reg_stride = 4,
999*4882a593Smuzhiyun .val_bits = 32,
1000*4882a593Smuzhiyun .max_register = SUN8I_I2S_RX_CHAN_MAP_REG,
1001*4882a593Smuzhiyun .cache_type = REGCACHE_FLAT,
1002*4882a593Smuzhiyun .reg_defaults = sun8i_i2s_reg_defaults,
1003*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(sun8i_i2s_reg_defaults),
1004*4882a593Smuzhiyun .writeable_reg = sun4i_i2s_wr_reg,
1005*4882a593Smuzhiyun .readable_reg = sun8i_i2s_rd_reg,
1006*4882a593Smuzhiyun .volatile_reg = sun8i_i2s_volatile_reg,
1007*4882a593Smuzhiyun };
1008*4882a593Smuzhiyun
sun4i_i2s_runtime_resume(struct device * dev)1009*4882a593Smuzhiyun static int sun4i_i2s_runtime_resume(struct device *dev)
1010*4882a593Smuzhiyun {
1011*4882a593Smuzhiyun struct sun4i_i2s *i2s = dev_get_drvdata(dev);
1012*4882a593Smuzhiyun int ret;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun ret = clk_prepare_enable(i2s->bus_clk);
1015*4882a593Smuzhiyun if (ret) {
1016*4882a593Smuzhiyun dev_err(dev, "Failed to enable bus clock\n");
1017*4882a593Smuzhiyun return ret;
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun regcache_cache_only(i2s->regmap, false);
1021*4882a593Smuzhiyun regcache_mark_dirty(i2s->regmap);
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun ret = regcache_sync(i2s->regmap);
1024*4882a593Smuzhiyun if (ret) {
1025*4882a593Smuzhiyun dev_err(dev, "Failed to sync regmap cache\n");
1026*4882a593Smuzhiyun goto err_disable_clk;
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun /* Enable the whole hardware block */
1030*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_CTRL_REG,
1031*4882a593Smuzhiyun SUN4I_I2S_CTRL_GL_EN, SUN4I_I2S_CTRL_GL_EN);
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun /* Enable the first output line */
1034*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_CTRL_REG,
1035*4882a593Smuzhiyun SUN4I_I2S_CTRL_SDO_EN_MASK,
1036*4882a593Smuzhiyun SUN4I_I2S_CTRL_SDO_EN(0));
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun ret = clk_prepare_enable(i2s->mod_clk);
1039*4882a593Smuzhiyun if (ret) {
1040*4882a593Smuzhiyun dev_err(dev, "Failed to enable module clock\n");
1041*4882a593Smuzhiyun goto err_disable_clk;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun return 0;
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun err_disable_clk:
1047*4882a593Smuzhiyun clk_disable_unprepare(i2s->bus_clk);
1048*4882a593Smuzhiyun return ret;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
sun4i_i2s_runtime_suspend(struct device * dev)1051*4882a593Smuzhiyun static int sun4i_i2s_runtime_suspend(struct device *dev)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun struct sun4i_i2s *i2s = dev_get_drvdata(dev);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun clk_disable_unprepare(i2s->mod_clk);
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun /* Disable our output lines */
1058*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_CTRL_REG,
1059*4882a593Smuzhiyun SUN4I_I2S_CTRL_SDO_EN_MASK, 0);
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun /* Disable the whole hardware block */
1062*4882a593Smuzhiyun regmap_update_bits(i2s->regmap, SUN4I_I2S_CTRL_REG,
1063*4882a593Smuzhiyun SUN4I_I2S_CTRL_GL_EN, 0);
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun regcache_cache_only(i2s->regmap, true);
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun clk_disable_unprepare(i2s->bus_clk);
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun return 0;
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun static const struct sun4i_i2s_quirks sun4i_a10_i2s_quirks = {
1073*4882a593Smuzhiyun .has_reset = false,
1074*4882a593Smuzhiyun .reg_offset_txdata = SUN4I_I2S_FIFO_TX_REG,
1075*4882a593Smuzhiyun .sun4i_i2s_regmap = &sun4i_i2s_regmap_config,
1076*4882a593Smuzhiyun .field_clkdiv_mclk_en = REG_FIELD(SUN4I_I2S_CLK_DIV_REG, 7, 7),
1077*4882a593Smuzhiyun .field_fmt_wss = REG_FIELD(SUN4I_I2S_FMT0_REG, 2, 3),
1078*4882a593Smuzhiyun .field_fmt_sr = REG_FIELD(SUN4I_I2S_FMT0_REG, 4, 5),
1079*4882a593Smuzhiyun .bclk_dividers = sun4i_i2s_bclk_div,
1080*4882a593Smuzhiyun .num_bclk_dividers = ARRAY_SIZE(sun4i_i2s_bclk_div),
1081*4882a593Smuzhiyun .mclk_dividers = sun4i_i2s_mclk_div,
1082*4882a593Smuzhiyun .num_mclk_dividers = ARRAY_SIZE(sun4i_i2s_mclk_div),
1083*4882a593Smuzhiyun .get_bclk_parent_rate = sun4i_i2s_get_bclk_parent_rate,
1084*4882a593Smuzhiyun .get_sr = sun4i_i2s_get_sr,
1085*4882a593Smuzhiyun .get_wss = sun4i_i2s_get_wss,
1086*4882a593Smuzhiyun .set_chan_cfg = sun4i_i2s_set_chan_cfg,
1087*4882a593Smuzhiyun .set_fmt = sun4i_i2s_set_soc_fmt,
1088*4882a593Smuzhiyun };
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun static const struct sun4i_i2s_quirks sun6i_a31_i2s_quirks = {
1091*4882a593Smuzhiyun .has_reset = true,
1092*4882a593Smuzhiyun .reg_offset_txdata = SUN4I_I2S_FIFO_TX_REG,
1093*4882a593Smuzhiyun .sun4i_i2s_regmap = &sun4i_i2s_regmap_config,
1094*4882a593Smuzhiyun .field_clkdiv_mclk_en = REG_FIELD(SUN4I_I2S_CLK_DIV_REG, 7, 7),
1095*4882a593Smuzhiyun .field_fmt_wss = REG_FIELD(SUN4I_I2S_FMT0_REG, 2, 3),
1096*4882a593Smuzhiyun .field_fmt_sr = REG_FIELD(SUN4I_I2S_FMT0_REG, 4, 5),
1097*4882a593Smuzhiyun .bclk_dividers = sun4i_i2s_bclk_div,
1098*4882a593Smuzhiyun .num_bclk_dividers = ARRAY_SIZE(sun4i_i2s_bclk_div),
1099*4882a593Smuzhiyun .mclk_dividers = sun4i_i2s_mclk_div,
1100*4882a593Smuzhiyun .num_mclk_dividers = ARRAY_SIZE(sun4i_i2s_mclk_div),
1101*4882a593Smuzhiyun .get_bclk_parent_rate = sun4i_i2s_get_bclk_parent_rate,
1102*4882a593Smuzhiyun .get_sr = sun4i_i2s_get_sr,
1103*4882a593Smuzhiyun .get_wss = sun4i_i2s_get_wss,
1104*4882a593Smuzhiyun .set_chan_cfg = sun4i_i2s_set_chan_cfg,
1105*4882a593Smuzhiyun .set_fmt = sun4i_i2s_set_soc_fmt,
1106*4882a593Smuzhiyun };
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun /*
1109*4882a593Smuzhiyun * This doesn't describe the TDM controller documented in the A83t
1110*4882a593Smuzhiyun * datasheet, but the three undocumented I2S controller that use the
1111*4882a593Smuzhiyun * older design.
1112*4882a593Smuzhiyun */
1113*4882a593Smuzhiyun static const struct sun4i_i2s_quirks sun8i_a83t_i2s_quirks = {
1114*4882a593Smuzhiyun .has_reset = true,
1115*4882a593Smuzhiyun .reg_offset_txdata = SUN8I_I2S_FIFO_TX_REG,
1116*4882a593Smuzhiyun .sun4i_i2s_regmap = &sun4i_i2s_regmap_config,
1117*4882a593Smuzhiyun .field_clkdiv_mclk_en = REG_FIELD(SUN4I_I2S_CLK_DIV_REG, 7, 7),
1118*4882a593Smuzhiyun .field_fmt_wss = REG_FIELD(SUN4I_I2S_FMT0_REG, 2, 3),
1119*4882a593Smuzhiyun .field_fmt_sr = REG_FIELD(SUN4I_I2S_FMT0_REG, 4, 5),
1120*4882a593Smuzhiyun .bclk_dividers = sun4i_i2s_bclk_div,
1121*4882a593Smuzhiyun .num_bclk_dividers = ARRAY_SIZE(sun4i_i2s_bclk_div),
1122*4882a593Smuzhiyun .mclk_dividers = sun4i_i2s_mclk_div,
1123*4882a593Smuzhiyun .num_mclk_dividers = ARRAY_SIZE(sun4i_i2s_mclk_div),
1124*4882a593Smuzhiyun .get_bclk_parent_rate = sun4i_i2s_get_bclk_parent_rate,
1125*4882a593Smuzhiyun .get_sr = sun4i_i2s_get_sr,
1126*4882a593Smuzhiyun .get_wss = sun4i_i2s_get_wss,
1127*4882a593Smuzhiyun .set_chan_cfg = sun4i_i2s_set_chan_cfg,
1128*4882a593Smuzhiyun .set_fmt = sun4i_i2s_set_soc_fmt,
1129*4882a593Smuzhiyun };
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun static const struct sun4i_i2s_quirks sun8i_h3_i2s_quirks = {
1132*4882a593Smuzhiyun .has_reset = true,
1133*4882a593Smuzhiyun .reg_offset_txdata = SUN8I_I2S_FIFO_TX_REG,
1134*4882a593Smuzhiyun .sun4i_i2s_regmap = &sun8i_i2s_regmap_config,
1135*4882a593Smuzhiyun .field_clkdiv_mclk_en = REG_FIELD(SUN4I_I2S_CLK_DIV_REG, 8, 8),
1136*4882a593Smuzhiyun .field_fmt_wss = REG_FIELD(SUN4I_I2S_FMT0_REG, 0, 2),
1137*4882a593Smuzhiyun .field_fmt_sr = REG_FIELD(SUN4I_I2S_FMT0_REG, 4, 6),
1138*4882a593Smuzhiyun .bclk_dividers = sun8i_i2s_clk_div,
1139*4882a593Smuzhiyun .num_bclk_dividers = ARRAY_SIZE(sun8i_i2s_clk_div),
1140*4882a593Smuzhiyun .mclk_dividers = sun8i_i2s_clk_div,
1141*4882a593Smuzhiyun .num_mclk_dividers = ARRAY_SIZE(sun8i_i2s_clk_div),
1142*4882a593Smuzhiyun .get_bclk_parent_rate = sun8i_i2s_get_bclk_parent_rate,
1143*4882a593Smuzhiyun .get_sr = sun8i_i2s_get_sr_wss,
1144*4882a593Smuzhiyun .get_wss = sun8i_i2s_get_sr_wss,
1145*4882a593Smuzhiyun .set_chan_cfg = sun8i_i2s_set_chan_cfg,
1146*4882a593Smuzhiyun .set_fmt = sun8i_i2s_set_soc_fmt,
1147*4882a593Smuzhiyun };
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun static const struct sun4i_i2s_quirks sun50i_a64_codec_i2s_quirks = {
1150*4882a593Smuzhiyun .has_reset = true,
1151*4882a593Smuzhiyun .reg_offset_txdata = SUN8I_I2S_FIFO_TX_REG,
1152*4882a593Smuzhiyun .sun4i_i2s_regmap = &sun4i_i2s_regmap_config,
1153*4882a593Smuzhiyun .field_clkdiv_mclk_en = REG_FIELD(SUN4I_I2S_CLK_DIV_REG, 7, 7),
1154*4882a593Smuzhiyun .field_fmt_wss = REG_FIELD(SUN4I_I2S_FMT0_REG, 2, 3),
1155*4882a593Smuzhiyun .field_fmt_sr = REG_FIELD(SUN4I_I2S_FMT0_REG, 4, 5),
1156*4882a593Smuzhiyun .bclk_dividers = sun4i_i2s_bclk_div,
1157*4882a593Smuzhiyun .num_bclk_dividers = ARRAY_SIZE(sun4i_i2s_bclk_div),
1158*4882a593Smuzhiyun .mclk_dividers = sun4i_i2s_mclk_div,
1159*4882a593Smuzhiyun .num_mclk_dividers = ARRAY_SIZE(sun4i_i2s_mclk_div),
1160*4882a593Smuzhiyun .get_bclk_parent_rate = sun4i_i2s_get_bclk_parent_rate,
1161*4882a593Smuzhiyun .get_sr = sun4i_i2s_get_sr,
1162*4882a593Smuzhiyun .get_wss = sun4i_i2s_get_wss,
1163*4882a593Smuzhiyun .set_chan_cfg = sun4i_i2s_set_chan_cfg,
1164*4882a593Smuzhiyun .set_fmt = sun4i_i2s_set_soc_fmt,
1165*4882a593Smuzhiyun };
1166*4882a593Smuzhiyun
sun4i_i2s_init_regmap_fields(struct device * dev,struct sun4i_i2s * i2s)1167*4882a593Smuzhiyun static int sun4i_i2s_init_regmap_fields(struct device *dev,
1168*4882a593Smuzhiyun struct sun4i_i2s *i2s)
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun i2s->field_clkdiv_mclk_en =
1171*4882a593Smuzhiyun devm_regmap_field_alloc(dev, i2s->regmap,
1172*4882a593Smuzhiyun i2s->variant->field_clkdiv_mclk_en);
1173*4882a593Smuzhiyun if (IS_ERR(i2s->field_clkdiv_mclk_en))
1174*4882a593Smuzhiyun return PTR_ERR(i2s->field_clkdiv_mclk_en);
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun i2s->field_fmt_wss =
1177*4882a593Smuzhiyun devm_regmap_field_alloc(dev, i2s->regmap,
1178*4882a593Smuzhiyun i2s->variant->field_fmt_wss);
1179*4882a593Smuzhiyun if (IS_ERR(i2s->field_fmt_wss))
1180*4882a593Smuzhiyun return PTR_ERR(i2s->field_fmt_wss);
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun i2s->field_fmt_sr =
1183*4882a593Smuzhiyun devm_regmap_field_alloc(dev, i2s->regmap,
1184*4882a593Smuzhiyun i2s->variant->field_fmt_sr);
1185*4882a593Smuzhiyun if (IS_ERR(i2s->field_fmt_sr))
1186*4882a593Smuzhiyun return PTR_ERR(i2s->field_fmt_sr);
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun return 0;
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun
sun4i_i2s_probe(struct platform_device * pdev)1191*4882a593Smuzhiyun static int sun4i_i2s_probe(struct platform_device *pdev)
1192*4882a593Smuzhiyun {
1193*4882a593Smuzhiyun struct sun4i_i2s *i2s;
1194*4882a593Smuzhiyun struct resource *res;
1195*4882a593Smuzhiyun void __iomem *regs;
1196*4882a593Smuzhiyun int irq, ret;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun i2s = devm_kzalloc(&pdev->dev, sizeof(*i2s), GFP_KERNEL);
1199*4882a593Smuzhiyun if (!i2s)
1200*4882a593Smuzhiyun return -ENOMEM;
1201*4882a593Smuzhiyun platform_set_drvdata(pdev, i2s);
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1204*4882a593Smuzhiyun regs = devm_ioremap_resource(&pdev->dev, res);
1205*4882a593Smuzhiyun if (IS_ERR(regs))
1206*4882a593Smuzhiyun return PTR_ERR(regs);
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1209*4882a593Smuzhiyun if (irq < 0)
1210*4882a593Smuzhiyun return irq;
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun i2s->variant = of_device_get_match_data(&pdev->dev);
1213*4882a593Smuzhiyun if (!i2s->variant) {
1214*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to determine the quirks to use\n");
1215*4882a593Smuzhiyun return -ENODEV;
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun i2s->bus_clk = devm_clk_get(&pdev->dev, "apb");
1219*4882a593Smuzhiyun if (IS_ERR(i2s->bus_clk)) {
1220*4882a593Smuzhiyun dev_err(&pdev->dev, "Can't get our bus clock\n");
1221*4882a593Smuzhiyun return PTR_ERR(i2s->bus_clk);
1222*4882a593Smuzhiyun }
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun i2s->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
1225*4882a593Smuzhiyun i2s->variant->sun4i_i2s_regmap);
1226*4882a593Smuzhiyun if (IS_ERR(i2s->regmap)) {
1227*4882a593Smuzhiyun dev_err(&pdev->dev, "Regmap initialisation failed\n");
1228*4882a593Smuzhiyun return PTR_ERR(i2s->regmap);
1229*4882a593Smuzhiyun }
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun i2s->mod_clk = devm_clk_get(&pdev->dev, "mod");
1232*4882a593Smuzhiyun if (IS_ERR(i2s->mod_clk)) {
1233*4882a593Smuzhiyun dev_err(&pdev->dev, "Can't get our mod clock\n");
1234*4882a593Smuzhiyun return PTR_ERR(i2s->mod_clk);
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun if (i2s->variant->has_reset) {
1238*4882a593Smuzhiyun i2s->rst = devm_reset_control_get_exclusive(&pdev->dev, NULL);
1239*4882a593Smuzhiyun if (IS_ERR(i2s->rst)) {
1240*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get reset control\n");
1241*4882a593Smuzhiyun return PTR_ERR(i2s->rst);
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun if (!IS_ERR(i2s->rst)) {
1246*4882a593Smuzhiyun ret = reset_control_deassert(i2s->rst);
1247*4882a593Smuzhiyun if (ret) {
1248*4882a593Smuzhiyun dev_err(&pdev->dev,
1249*4882a593Smuzhiyun "Failed to deassert the reset control\n");
1250*4882a593Smuzhiyun return -EINVAL;
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun i2s->playback_dma_data.addr = res->start +
1255*4882a593Smuzhiyun i2s->variant->reg_offset_txdata;
1256*4882a593Smuzhiyun i2s->playback_dma_data.maxburst = 8;
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun i2s->capture_dma_data.addr = res->start + SUN4I_I2S_FIFO_RX_REG;
1259*4882a593Smuzhiyun i2s->capture_dma_data.maxburst = 8;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
1262*4882a593Smuzhiyun if (!pm_runtime_enabled(&pdev->dev)) {
1263*4882a593Smuzhiyun ret = sun4i_i2s_runtime_resume(&pdev->dev);
1264*4882a593Smuzhiyun if (ret)
1265*4882a593Smuzhiyun goto err_pm_disable;
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun ret = sun4i_i2s_init_regmap_fields(&pdev->dev, i2s);
1269*4882a593Smuzhiyun if (ret) {
1270*4882a593Smuzhiyun dev_err(&pdev->dev, "Could not initialise regmap fields\n");
1271*4882a593Smuzhiyun goto err_suspend;
1272*4882a593Smuzhiyun }
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
1275*4882a593Smuzhiyun if (ret) {
1276*4882a593Smuzhiyun dev_err(&pdev->dev, "Could not register PCM\n");
1277*4882a593Smuzhiyun goto err_suspend;
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&pdev->dev,
1281*4882a593Smuzhiyun &sun4i_i2s_component,
1282*4882a593Smuzhiyun &sun4i_i2s_dai, 1);
1283*4882a593Smuzhiyun if (ret) {
1284*4882a593Smuzhiyun dev_err(&pdev->dev, "Could not register DAI\n");
1285*4882a593Smuzhiyun goto err_suspend;
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun return 0;
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun err_suspend:
1291*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&pdev->dev))
1292*4882a593Smuzhiyun sun4i_i2s_runtime_suspend(&pdev->dev);
1293*4882a593Smuzhiyun err_pm_disable:
1294*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1295*4882a593Smuzhiyun if (!IS_ERR(i2s->rst))
1296*4882a593Smuzhiyun reset_control_assert(i2s->rst);
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun return ret;
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun
sun4i_i2s_remove(struct platform_device * pdev)1301*4882a593Smuzhiyun static int sun4i_i2s_remove(struct platform_device *pdev)
1302*4882a593Smuzhiyun {
1303*4882a593Smuzhiyun struct sun4i_i2s *i2s = dev_get_drvdata(&pdev->dev);
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1306*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&pdev->dev))
1307*4882a593Smuzhiyun sun4i_i2s_runtime_suspend(&pdev->dev);
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun if (!IS_ERR(i2s->rst))
1310*4882a593Smuzhiyun reset_control_assert(i2s->rst);
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun return 0;
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun static const struct of_device_id sun4i_i2s_match[] = {
1316*4882a593Smuzhiyun {
1317*4882a593Smuzhiyun .compatible = "allwinner,sun4i-a10-i2s",
1318*4882a593Smuzhiyun .data = &sun4i_a10_i2s_quirks,
1319*4882a593Smuzhiyun },
1320*4882a593Smuzhiyun {
1321*4882a593Smuzhiyun .compatible = "allwinner,sun6i-a31-i2s",
1322*4882a593Smuzhiyun .data = &sun6i_a31_i2s_quirks,
1323*4882a593Smuzhiyun },
1324*4882a593Smuzhiyun {
1325*4882a593Smuzhiyun .compatible = "allwinner,sun8i-a83t-i2s",
1326*4882a593Smuzhiyun .data = &sun8i_a83t_i2s_quirks,
1327*4882a593Smuzhiyun },
1328*4882a593Smuzhiyun {
1329*4882a593Smuzhiyun .compatible = "allwinner,sun8i-h3-i2s",
1330*4882a593Smuzhiyun .data = &sun8i_h3_i2s_quirks,
1331*4882a593Smuzhiyun },
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun .compatible = "allwinner,sun50i-a64-codec-i2s",
1334*4882a593Smuzhiyun .data = &sun50i_a64_codec_i2s_quirks,
1335*4882a593Smuzhiyun },
1336*4882a593Smuzhiyun {}
1337*4882a593Smuzhiyun };
1338*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sun4i_i2s_match);
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun static const struct dev_pm_ops sun4i_i2s_pm_ops = {
1341*4882a593Smuzhiyun .runtime_resume = sun4i_i2s_runtime_resume,
1342*4882a593Smuzhiyun .runtime_suspend = sun4i_i2s_runtime_suspend,
1343*4882a593Smuzhiyun };
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun static struct platform_driver sun4i_i2s_driver = {
1346*4882a593Smuzhiyun .probe = sun4i_i2s_probe,
1347*4882a593Smuzhiyun .remove = sun4i_i2s_remove,
1348*4882a593Smuzhiyun .driver = {
1349*4882a593Smuzhiyun .name = "sun4i-i2s",
1350*4882a593Smuzhiyun .of_match_table = sun4i_i2s_match,
1351*4882a593Smuzhiyun .pm = &sun4i_i2s_pm_ops,
1352*4882a593Smuzhiyun },
1353*4882a593Smuzhiyun };
1354*4882a593Smuzhiyun module_platform_driver(sun4i_i2s_driver);
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun MODULE_AUTHOR("Andrea Venturi <be17068@iperbole.bo.it>");
1357*4882a593Smuzhiyun MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>");
1358*4882a593Smuzhiyun MODULE_DESCRIPTION("Allwinner A10 I2S driver");
1359*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1360