xref: /OK3568_Linux_fs/kernel/sound/soc/stm/stm32_spdifrx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * STM32 ALSA SoC Digital Audio Interface (SPDIF-rx) driver.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
6*4882a593Smuzhiyun  * Author(s): Olivier Moysan <olivier.moysan@st.com> for STMicroelectronics.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/bitfield.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/completion.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of_platform.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/reset.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
19*4882a593Smuzhiyun #include <sound/pcm_params.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* SPDIF-rx Register Map */
22*4882a593Smuzhiyun #define STM32_SPDIFRX_CR	0x00
23*4882a593Smuzhiyun #define STM32_SPDIFRX_IMR	0x04
24*4882a593Smuzhiyun #define STM32_SPDIFRX_SR	0x08
25*4882a593Smuzhiyun #define STM32_SPDIFRX_IFCR	0x0C
26*4882a593Smuzhiyun #define STM32_SPDIFRX_DR	0x10
27*4882a593Smuzhiyun #define STM32_SPDIFRX_CSR	0x14
28*4882a593Smuzhiyun #define STM32_SPDIFRX_DIR	0x18
29*4882a593Smuzhiyun #define STM32_SPDIFRX_VERR	0x3F4
30*4882a593Smuzhiyun #define STM32_SPDIFRX_IDR	0x3F8
31*4882a593Smuzhiyun #define STM32_SPDIFRX_SIDR	0x3FC
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* Bit definition for SPDIF_CR register */
34*4882a593Smuzhiyun #define SPDIFRX_CR_SPDIFEN_SHIFT	0
35*4882a593Smuzhiyun #define SPDIFRX_CR_SPDIFEN_MASK	GENMASK(1, SPDIFRX_CR_SPDIFEN_SHIFT)
36*4882a593Smuzhiyun #define SPDIFRX_CR_SPDIFENSET(x)	((x) << SPDIFRX_CR_SPDIFEN_SHIFT)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define SPDIFRX_CR_RXDMAEN	BIT(2)
39*4882a593Smuzhiyun #define SPDIFRX_CR_RXSTEO	BIT(3)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define SPDIFRX_CR_DRFMT_SHIFT	4
42*4882a593Smuzhiyun #define SPDIFRX_CR_DRFMT_MASK	GENMASK(5, SPDIFRX_CR_DRFMT_SHIFT)
43*4882a593Smuzhiyun #define SPDIFRX_CR_DRFMTSET(x)	((x) << SPDIFRX_CR_DRFMT_SHIFT)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define SPDIFRX_CR_PMSK		BIT(6)
46*4882a593Smuzhiyun #define SPDIFRX_CR_VMSK		BIT(7)
47*4882a593Smuzhiyun #define SPDIFRX_CR_CUMSK	BIT(8)
48*4882a593Smuzhiyun #define SPDIFRX_CR_PTMSK	BIT(9)
49*4882a593Smuzhiyun #define SPDIFRX_CR_CBDMAEN	BIT(10)
50*4882a593Smuzhiyun #define SPDIFRX_CR_CHSEL_SHIFT	11
51*4882a593Smuzhiyun #define SPDIFRX_CR_CHSEL	BIT(SPDIFRX_CR_CHSEL_SHIFT)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define SPDIFRX_CR_NBTR_SHIFT	12
54*4882a593Smuzhiyun #define SPDIFRX_CR_NBTR_MASK	GENMASK(13, SPDIFRX_CR_NBTR_SHIFT)
55*4882a593Smuzhiyun #define SPDIFRX_CR_NBTRSET(x)	((x) << SPDIFRX_CR_NBTR_SHIFT)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define SPDIFRX_CR_WFA		BIT(14)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define SPDIFRX_CR_INSEL_SHIFT	16
60*4882a593Smuzhiyun #define SPDIFRX_CR_INSEL_MASK	GENMASK(18, PDIFRX_CR_INSEL_SHIFT)
61*4882a593Smuzhiyun #define SPDIFRX_CR_INSELSET(x)	((x) << SPDIFRX_CR_INSEL_SHIFT)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define SPDIFRX_CR_CKSEN_SHIFT	20
64*4882a593Smuzhiyun #define SPDIFRX_CR_CKSEN	BIT(20)
65*4882a593Smuzhiyun #define SPDIFRX_CR_CKSBKPEN	BIT(21)
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* Bit definition for SPDIFRX_IMR register */
68*4882a593Smuzhiyun #define SPDIFRX_IMR_RXNEI	BIT(0)
69*4882a593Smuzhiyun #define SPDIFRX_IMR_CSRNEIE	BIT(1)
70*4882a593Smuzhiyun #define SPDIFRX_IMR_PERRIE	BIT(2)
71*4882a593Smuzhiyun #define SPDIFRX_IMR_OVRIE	BIT(3)
72*4882a593Smuzhiyun #define SPDIFRX_IMR_SBLKIE	BIT(4)
73*4882a593Smuzhiyun #define SPDIFRX_IMR_SYNCDIE	BIT(5)
74*4882a593Smuzhiyun #define SPDIFRX_IMR_IFEIE	BIT(6)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define SPDIFRX_XIMR_MASK	GENMASK(6, 0)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* Bit definition for SPDIFRX_SR register */
79*4882a593Smuzhiyun #define SPDIFRX_SR_RXNE		BIT(0)
80*4882a593Smuzhiyun #define SPDIFRX_SR_CSRNE	BIT(1)
81*4882a593Smuzhiyun #define SPDIFRX_SR_PERR		BIT(2)
82*4882a593Smuzhiyun #define SPDIFRX_SR_OVR		BIT(3)
83*4882a593Smuzhiyun #define SPDIFRX_SR_SBD		BIT(4)
84*4882a593Smuzhiyun #define SPDIFRX_SR_SYNCD	BIT(5)
85*4882a593Smuzhiyun #define SPDIFRX_SR_FERR		BIT(6)
86*4882a593Smuzhiyun #define SPDIFRX_SR_SERR		BIT(7)
87*4882a593Smuzhiyun #define SPDIFRX_SR_TERR		BIT(8)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define SPDIFRX_SR_WIDTH5_SHIFT	16
90*4882a593Smuzhiyun #define SPDIFRX_SR_WIDTH5_MASK	GENMASK(30, PDIFRX_SR_WIDTH5_SHIFT)
91*4882a593Smuzhiyun #define SPDIFRX_SR_WIDTH5SET(x)	((x) << SPDIFRX_SR_WIDTH5_SHIFT)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* Bit definition for SPDIFRX_IFCR register */
94*4882a593Smuzhiyun #define SPDIFRX_IFCR_PERRCF	BIT(2)
95*4882a593Smuzhiyun #define SPDIFRX_IFCR_OVRCF	BIT(3)
96*4882a593Smuzhiyun #define SPDIFRX_IFCR_SBDCF	BIT(4)
97*4882a593Smuzhiyun #define SPDIFRX_IFCR_SYNCDCF	BIT(5)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define SPDIFRX_XIFCR_MASK	GENMASK(5, 2)
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /* Bit definition for SPDIFRX_DR register (DRFMT = 0b00) */
102*4882a593Smuzhiyun #define SPDIFRX_DR0_DR_SHIFT	0
103*4882a593Smuzhiyun #define SPDIFRX_DR0_DR_MASK	GENMASK(23, SPDIFRX_DR0_DR_SHIFT)
104*4882a593Smuzhiyun #define SPDIFRX_DR0_DRSET(x)	((x) << SPDIFRX_DR0_DR_SHIFT)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define SPDIFRX_DR0_PE		BIT(24)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define SPDIFRX_DR0_V		BIT(25)
109*4882a593Smuzhiyun #define SPDIFRX_DR0_U		BIT(26)
110*4882a593Smuzhiyun #define SPDIFRX_DR0_C		BIT(27)
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define SPDIFRX_DR0_PT_SHIFT	28
113*4882a593Smuzhiyun #define SPDIFRX_DR0_PT_MASK	GENMASK(29, SPDIFRX_DR0_PT_SHIFT)
114*4882a593Smuzhiyun #define SPDIFRX_DR0_PTSET(x)	((x) << SPDIFRX_DR0_PT_SHIFT)
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /* Bit definition for SPDIFRX_DR register (DRFMT = 0b01) */
117*4882a593Smuzhiyun #define  SPDIFRX_DR1_PE		BIT(0)
118*4882a593Smuzhiyun #define  SPDIFRX_DR1_V		BIT(1)
119*4882a593Smuzhiyun #define  SPDIFRX_DR1_U		BIT(2)
120*4882a593Smuzhiyun #define  SPDIFRX_DR1_C		BIT(3)
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define  SPDIFRX_DR1_PT_SHIFT	4
123*4882a593Smuzhiyun #define  SPDIFRX_DR1_PT_MASK	GENMASK(5, SPDIFRX_DR1_PT_SHIFT)
124*4882a593Smuzhiyun #define  SPDIFRX_DR1_PTSET(x)	((x) << SPDIFRX_DR1_PT_SHIFT)
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define SPDIFRX_DR1_DR_SHIFT	8
127*4882a593Smuzhiyun #define SPDIFRX_DR1_DR_MASK	GENMASK(31, SPDIFRX_DR1_DR_SHIFT)
128*4882a593Smuzhiyun #define SPDIFRX_DR1_DRSET(x)	((x) << SPDIFRX_DR1_DR_SHIFT)
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /* Bit definition for SPDIFRX_DR register (DRFMT = 0b10) */
131*4882a593Smuzhiyun #define SPDIFRX_DR1_DRNL1_SHIFT	0
132*4882a593Smuzhiyun #define SPDIFRX_DR1_DRNL1_MASK	GENMASK(15, SPDIFRX_DR1_DRNL1_SHIFT)
133*4882a593Smuzhiyun #define SPDIFRX_DR1_DRNL1SET(x)	((x) << SPDIFRX_DR1_DRNL1_SHIFT)
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define SPDIFRX_DR1_DRNL2_SHIFT	16
136*4882a593Smuzhiyun #define SPDIFRX_DR1_DRNL2_MASK	GENMASK(31, SPDIFRX_DR1_DRNL2_SHIFT)
137*4882a593Smuzhiyun #define SPDIFRX_DR1_DRNL2SET(x)	((x) << SPDIFRX_DR1_DRNL2_SHIFT)
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /* Bit definition for SPDIFRX_CSR register */
140*4882a593Smuzhiyun #define SPDIFRX_CSR_USR_SHIFT	0
141*4882a593Smuzhiyun #define SPDIFRX_CSR_USR_MASK	GENMASK(15, SPDIFRX_CSR_USR_SHIFT)
142*4882a593Smuzhiyun #define SPDIFRX_CSR_USRGET(x)	(((x) & SPDIFRX_CSR_USR_MASK)\
143*4882a593Smuzhiyun 				>> SPDIFRX_CSR_USR_SHIFT)
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #define SPDIFRX_CSR_CS_SHIFT	16
146*4882a593Smuzhiyun #define SPDIFRX_CSR_CS_MASK	GENMASK(23, SPDIFRX_CSR_CS_SHIFT)
147*4882a593Smuzhiyun #define SPDIFRX_CSR_CSGET(x)	(((x) & SPDIFRX_CSR_CS_MASK)\
148*4882a593Smuzhiyun 				>> SPDIFRX_CSR_CS_SHIFT)
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define SPDIFRX_CSR_SOB		BIT(24)
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /* Bit definition for SPDIFRX_DIR register */
153*4882a593Smuzhiyun #define SPDIFRX_DIR_THI_SHIFT	0
154*4882a593Smuzhiyun #define SPDIFRX_DIR_THI_MASK	GENMASK(12, SPDIFRX_DIR_THI_SHIFT)
155*4882a593Smuzhiyun #define SPDIFRX_DIR_THI_SET(x)	((x) << SPDIFRX_DIR_THI_SHIFT)
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #define SPDIFRX_DIR_TLO_SHIFT	16
158*4882a593Smuzhiyun #define SPDIFRX_DIR_TLO_MASK	GENMASK(28, SPDIFRX_DIR_TLO_SHIFT)
159*4882a593Smuzhiyun #define SPDIFRX_DIR_TLO_SET(x)	((x) << SPDIFRX_DIR_TLO_SHIFT)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define SPDIFRX_SPDIFEN_DISABLE	0x0
162*4882a593Smuzhiyun #define SPDIFRX_SPDIFEN_SYNC	0x1
163*4882a593Smuzhiyun #define SPDIFRX_SPDIFEN_ENABLE	0x3
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /* Bit definition for SPDIFRX_VERR register */
166*4882a593Smuzhiyun #define SPDIFRX_VERR_MIN_MASK	GENMASK(3, 0)
167*4882a593Smuzhiyun #define SPDIFRX_VERR_MAJ_MASK	GENMASK(7, 4)
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /* Bit definition for SPDIFRX_IDR register */
170*4882a593Smuzhiyun #define SPDIFRX_IDR_ID_MASK	GENMASK(31, 0)
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /* Bit definition for SPDIFRX_SIDR register */
173*4882a593Smuzhiyun #define SPDIFRX_SIDR_SID_MASK	GENMASK(31, 0)
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define SPDIFRX_IPIDR_NUMBER	0x00130041
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define SPDIFRX_IN1		0x1
178*4882a593Smuzhiyun #define SPDIFRX_IN2		0x2
179*4882a593Smuzhiyun #define SPDIFRX_IN3		0x3
180*4882a593Smuzhiyun #define SPDIFRX_IN4		0x4
181*4882a593Smuzhiyun #define SPDIFRX_IN5		0x5
182*4882a593Smuzhiyun #define SPDIFRX_IN6		0x6
183*4882a593Smuzhiyun #define SPDIFRX_IN7		0x7
184*4882a593Smuzhiyun #define SPDIFRX_IN8		0x8
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define SPDIFRX_NBTR_NONE	0x0
187*4882a593Smuzhiyun #define SPDIFRX_NBTR_3		0x1
188*4882a593Smuzhiyun #define SPDIFRX_NBTR_15		0x2
189*4882a593Smuzhiyun #define SPDIFRX_NBTR_63		0x3
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define SPDIFRX_DRFMT_RIGHT	0x0
192*4882a593Smuzhiyun #define SPDIFRX_DRFMT_LEFT	0x1
193*4882a593Smuzhiyun #define SPDIFRX_DRFMT_PACKED	0x2
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /* 192 CS bits in S/PDIF frame. i.e 24 CS bytes */
196*4882a593Smuzhiyun #define SPDIFRX_CS_BYTES_NB	24
197*4882a593Smuzhiyun #define SPDIFRX_UB_BYTES_NB	48
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /*
200*4882a593Smuzhiyun  * CSR register is retrieved as a 32 bits word
201*4882a593Smuzhiyun  * It contains 1 channel status byte and 2 user data bytes
202*4882a593Smuzhiyun  * 2 S/PDIF frames are acquired to get all CS/UB bits
203*4882a593Smuzhiyun  */
204*4882a593Smuzhiyun #define SPDIFRX_CSR_BUF_LENGTH	(SPDIFRX_CS_BYTES_NB * 4 * 2)
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /**
207*4882a593Smuzhiyun  * struct stm32_spdifrx_data - private data of SPDIFRX
208*4882a593Smuzhiyun  * @pdev: device data pointer
209*4882a593Smuzhiyun  * @base: mmio register base virtual address
210*4882a593Smuzhiyun  * @regmap: SPDIFRX register map pointer
211*4882a593Smuzhiyun  * @regmap_conf: SPDIFRX register map configuration pointer
212*4882a593Smuzhiyun  * @cs_completion: channel status retrieving completion
213*4882a593Smuzhiyun  * @kclk: kernel clock feeding the SPDIFRX clock generator
214*4882a593Smuzhiyun  * @dma_params: dma configuration data for rx channel
215*4882a593Smuzhiyun  * @substream: PCM substream data pointer
216*4882a593Smuzhiyun  * @dmab: dma buffer info pointer
217*4882a593Smuzhiyun  * @ctrl_chan: dma channel for S/PDIF control bits
218*4882a593Smuzhiyun  * @desc:dma async transaction descriptor
219*4882a593Smuzhiyun  * @slave_config: dma slave channel runtime config pointer
220*4882a593Smuzhiyun  * @phys_addr: SPDIFRX registers physical base address
221*4882a593Smuzhiyun  * @lock: synchronization enabling lock
222*4882a593Smuzhiyun  * @irq_lock: prevent race condition with IRQ on stream state
223*4882a593Smuzhiyun  * @cs: channel status buffer
224*4882a593Smuzhiyun  * @ub: user data buffer
225*4882a593Smuzhiyun  * @irq: SPDIFRX interrupt line
226*4882a593Smuzhiyun  * @refcount: keep count of opened DMA channels
227*4882a593Smuzhiyun  */
228*4882a593Smuzhiyun struct stm32_spdifrx_data {
229*4882a593Smuzhiyun 	struct platform_device *pdev;
230*4882a593Smuzhiyun 	void __iomem *base;
231*4882a593Smuzhiyun 	struct regmap *regmap;
232*4882a593Smuzhiyun 	const struct regmap_config *regmap_conf;
233*4882a593Smuzhiyun 	struct completion cs_completion;
234*4882a593Smuzhiyun 	struct clk *kclk;
235*4882a593Smuzhiyun 	struct snd_dmaengine_dai_dma_data dma_params;
236*4882a593Smuzhiyun 	struct snd_pcm_substream *substream;
237*4882a593Smuzhiyun 	struct snd_dma_buffer *dmab;
238*4882a593Smuzhiyun 	struct dma_chan *ctrl_chan;
239*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *desc;
240*4882a593Smuzhiyun 	struct dma_slave_config slave_config;
241*4882a593Smuzhiyun 	dma_addr_t phys_addr;
242*4882a593Smuzhiyun 	spinlock_t lock;  /* Sync enabling lock */
243*4882a593Smuzhiyun 	spinlock_t irq_lock; /* Prevent race condition on stream state */
244*4882a593Smuzhiyun 	unsigned char cs[SPDIFRX_CS_BYTES_NB];
245*4882a593Smuzhiyun 	unsigned char ub[SPDIFRX_UB_BYTES_NB];
246*4882a593Smuzhiyun 	int irq;
247*4882a593Smuzhiyun 	int refcount;
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun 
stm32_spdifrx_dma_complete(void * data)250*4882a593Smuzhiyun static void stm32_spdifrx_dma_complete(void *data)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	struct stm32_spdifrx_data *spdifrx = (struct stm32_spdifrx_data *)data;
253*4882a593Smuzhiyun 	struct platform_device *pdev = spdifrx->pdev;
254*4882a593Smuzhiyun 	u32 *p_start = (u32 *)spdifrx->dmab->area;
255*4882a593Smuzhiyun 	u32 *p_end = p_start + (2 * SPDIFRX_CS_BYTES_NB) - 1;
256*4882a593Smuzhiyun 	u32 *ptr = p_start;
257*4882a593Smuzhiyun 	u16 *ub_ptr = (short *)spdifrx->ub;
258*4882a593Smuzhiyun 	int i = 0;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
261*4882a593Smuzhiyun 			   SPDIFRX_CR_CBDMAEN,
262*4882a593Smuzhiyun 			   (unsigned int)~SPDIFRX_CR_CBDMAEN);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	if (!spdifrx->dmab->area)
265*4882a593Smuzhiyun 		return;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	while (ptr <= p_end) {
268*4882a593Smuzhiyun 		if (*ptr & SPDIFRX_CSR_SOB)
269*4882a593Smuzhiyun 			break;
270*4882a593Smuzhiyun 		ptr++;
271*4882a593Smuzhiyun 	}
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	if (ptr > p_end) {
274*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Start of S/PDIF block not found\n");
275*4882a593Smuzhiyun 		return;
276*4882a593Smuzhiyun 	}
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	while (i < SPDIFRX_CS_BYTES_NB) {
279*4882a593Smuzhiyun 		spdifrx->cs[i] = (unsigned char)SPDIFRX_CSR_CSGET(*ptr);
280*4882a593Smuzhiyun 		*ub_ptr++ = SPDIFRX_CSR_USRGET(*ptr++);
281*4882a593Smuzhiyun 		if (ptr > p_end) {
282*4882a593Smuzhiyun 			dev_err(&pdev->dev, "Failed to get channel status\n");
283*4882a593Smuzhiyun 			return;
284*4882a593Smuzhiyun 		}
285*4882a593Smuzhiyun 		i++;
286*4882a593Smuzhiyun 	}
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	complete(&spdifrx->cs_completion);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
stm32_spdifrx_dma_ctrl_start(struct stm32_spdifrx_data * spdifrx)291*4882a593Smuzhiyun static int stm32_spdifrx_dma_ctrl_start(struct stm32_spdifrx_data *spdifrx)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	dma_cookie_t cookie;
294*4882a593Smuzhiyun 	int err;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	spdifrx->desc = dmaengine_prep_slave_single(spdifrx->ctrl_chan,
297*4882a593Smuzhiyun 						    spdifrx->dmab->addr,
298*4882a593Smuzhiyun 						    SPDIFRX_CSR_BUF_LENGTH,
299*4882a593Smuzhiyun 						    DMA_DEV_TO_MEM,
300*4882a593Smuzhiyun 						    DMA_CTRL_ACK);
301*4882a593Smuzhiyun 	if (!spdifrx->desc)
302*4882a593Smuzhiyun 		return -EINVAL;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	spdifrx->desc->callback = stm32_spdifrx_dma_complete;
305*4882a593Smuzhiyun 	spdifrx->desc->callback_param = spdifrx;
306*4882a593Smuzhiyun 	cookie = dmaengine_submit(spdifrx->desc);
307*4882a593Smuzhiyun 	err = dma_submit_error(cookie);
308*4882a593Smuzhiyun 	if (err)
309*4882a593Smuzhiyun 		return -EINVAL;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	dma_async_issue_pending(spdifrx->ctrl_chan);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	return 0;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
stm32_spdifrx_dma_ctrl_stop(struct stm32_spdifrx_data * spdifrx)316*4882a593Smuzhiyun static void stm32_spdifrx_dma_ctrl_stop(struct stm32_spdifrx_data *spdifrx)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	dmaengine_terminate_async(spdifrx->ctrl_chan);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
stm32_spdifrx_start_sync(struct stm32_spdifrx_data * spdifrx)321*4882a593Smuzhiyun static int stm32_spdifrx_start_sync(struct stm32_spdifrx_data *spdifrx)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	int cr, cr_mask, imr, ret;
324*4882a593Smuzhiyun 	unsigned long flags;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	/* Enable IRQs */
327*4882a593Smuzhiyun 	imr = SPDIFRX_IMR_IFEIE | SPDIFRX_IMR_SYNCDIE | SPDIFRX_IMR_PERRIE;
328*4882a593Smuzhiyun 	ret = regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IMR, imr, imr);
329*4882a593Smuzhiyun 	if (ret)
330*4882a593Smuzhiyun 		return ret;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	spin_lock_irqsave(&spdifrx->lock, flags);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	spdifrx->refcount++;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	regmap_read(spdifrx->regmap, STM32_SPDIFRX_CR, &cr);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	if (!(cr & SPDIFRX_CR_SPDIFEN_MASK)) {
339*4882a593Smuzhiyun 		/*
340*4882a593Smuzhiyun 		 * Start sync if SPDIFRX is still in idle state.
341*4882a593Smuzhiyun 		 * SPDIFRX reception enabled when sync done
342*4882a593Smuzhiyun 		 */
343*4882a593Smuzhiyun 		dev_dbg(&spdifrx->pdev->dev, "start synchronization\n");
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 		/*
346*4882a593Smuzhiyun 		 * SPDIFRX configuration:
347*4882a593Smuzhiyun 		 * Wait for activity before starting sync process. This avoid
348*4882a593Smuzhiyun 		 * to issue sync errors when spdif signal is missing on input.
349*4882a593Smuzhiyun 		 * Preamble, CS, user, validity and parity error bits not copied
350*4882a593Smuzhiyun 		 * to DR register.
351*4882a593Smuzhiyun 		 */
352*4882a593Smuzhiyun 		cr = SPDIFRX_CR_WFA | SPDIFRX_CR_PMSK | SPDIFRX_CR_VMSK |
353*4882a593Smuzhiyun 		     SPDIFRX_CR_CUMSK | SPDIFRX_CR_PTMSK | SPDIFRX_CR_RXSTEO;
354*4882a593Smuzhiyun 		cr_mask = cr;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 		cr |= SPDIFRX_CR_NBTRSET(SPDIFRX_NBTR_63);
357*4882a593Smuzhiyun 		cr_mask |= SPDIFRX_CR_NBTR_MASK;
358*4882a593Smuzhiyun 		cr |= SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_SYNC);
359*4882a593Smuzhiyun 		cr_mask |= SPDIFRX_CR_SPDIFEN_MASK;
360*4882a593Smuzhiyun 		ret = regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
361*4882a593Smuzhiyun 					 cr_mask, cr);
362*4882a593Smuzhiyun 		if (ret < 0)
363*4882a593Smuzhiyun 			dev_err(&spdifrx->pdev->dev,
364*4882a593Smuzhiyun 				"Failed to start synchronization\n");
365*4882a593Smuzhiyun 	}
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	spin_unlock_irqrestore(&spdifrx->lock, flags);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	return ret;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun 
stm32_spdifrx_stop(struct stm32_spdifrx_data * spdifrx)372*4882a593Smuzhiyun static void stm32_spdifrx_stop(struct stm32_spdifrx_data *spdifrx)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun 	int cr, cr_mask, reg;
375*4882a593Smuzhiyun 	unsigned long flags;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	spin_lock_irqsave(&spdifrx->lock, flags);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	if (--spdifrx->refcount) {
380*4882a593Smuzhiyun 		spin_unlock_irqrestore(&spdifrx->lock, flags);
381*4882a593Smuzhiyun 		return;
382*4882a593Smuzhiyun 	}
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	cr = SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_DISABLE);
385*4882a593Smuzhiyun 	cr_mask = SPDIFRX_CR_SPDIFEN_MASK | SPDIFRX_CR_RXDMAEN;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR, cr_mask, cr);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IMR,
390*4882a593Smuzhiyun 			   SPDIFRX_XIMR_MASK, 0);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IFCR,
393*4882a593Smuzhiyun 			   SPDIFRX_XIFCR_MASK, SPDIFRX_XIFCR_MASK);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	/* dummy read to clear CSRNE and RXNE in status register */
396*4882a593Smuzhiyun 	regmap_read(spdifrx->regmap, STM32_SPDIFRX_DR, &reg);
397*4882a593Smuzhiyun 	regmap_read(spdifrx->regmap, STM32_SPDIFRX_CSR, &reg);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	spin_unlock_irqrestore(&spdifrx->lock, flags);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
stm32_spdifrx_dma_ctrl_register(struct device * dev,struct stm32_spdifrx_data * spdifrx)402*4882a593Smuzhiyun static int stm32_spdifrx_dma_ctrl_register(struct device *dev,
403*4882a593Smuzhiyun 					   struct stm32_spdifrx_data *spdifrx)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	int ret;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	spdifrx->ctrl_chan = dma_request_chan(dev, "rx-ctrl");
408*4882a593Smuzhiyun 	if (IS_ERR(spdifrx->ctrl_chan)) {
409*4882a593Smuzhiyun 		if (PTR_ERR(spdifrx->ctrl_chan) != -EPROBE_DEFER)
410*4882a593Smuzhiyun 			dev_err(dev, "dma_request_slave_channel error %ld\n",
411*4882a593Smuzhiyun 				PTR_ERR(spdifrx->ctrl_chan));
412*4882a593Smuzhiyun 		return PTR_ERR(spdifrx->ctrl_chan);
413*4882a593Smuzhiyun 	}
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	spdifrx->dmab = devm_kzalloc(dev, sizeof(struct snd_dma_buffer),
416*4882a593Smuzhiyun 				     GFP_KERNEL);
417*4882a593Smuzhiyun 	if (!spdifrx->dmab)
418*4882a593Smuzhiyun 		return -ENOMEM;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	spdifrx->dmab->dev.type = SNDRV_DMA_TYPE_DEV_IRAM;
421*4882a593Smuzhiyun 	spdifrx->dmab->dev.dev = dev;
422*4882a593Smuzhiyun 	ret = snd_dma_alloc_pages(spdifrx->dmab->dev.type, dev,
423*4882a593Smuzhiyun 				  SPDIFRX_CSR_BUF_LENGTH, spdifrx->dmab);
424*4882a593Smuzhiyun 	if (ret < 0) {
425*4882a593Smuzhiyun 		dev_err(dev, "snd_dma_alloc_pages returned error %d\n", ret);
426*4882a593Smuzhiyun 		return ret;
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	spdifrx->slave_config.direction = DMA_DEV_TO_MEM;
430*4882a593Smuzhiyun 	spdifrx->slave_config.src_addr = (dma_addr_t)(spdifrx->phys_addr +
431*4882a593Smuzhiyun 					 STM32_SPDIFRX_CSR);
432*4882a593Smuzhiyun 	spdifrx->slave_config.dst_addr = spdifrx->dmab->addr;
433*4882a593Smuzhiyun 	spdifrx->slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
434*4882a593Smuzhiyun 	spdifrx->slave_config.src_maxburst = 1;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	ret = dmaengine_slave_config(spdifrx->ctrl_chan,
437*4882a593Smuzhiyun 				     &spdifrx->slave_config);
438*4882a593Smuzhiyun 	if (ret < 0) {
439*4882a593Smuzhiyun 		dev_err(dev, "dmaengine_slave_config returned error %d\n", ret);
440*4882a593Smuzhiyun 		spdifrx->ctrl_chan = NULL;
441*4882a593Smuzhiyun 	}
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	return ret;
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun static const char * const spdifrx_enum_input[] = {
447*4882a593Smuzhiyun 	"in0", "in1", "in2", "in3"
448*4882a593Smuzhiyun };
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun /*  By default CS bits are retrieved from channel A */
451*4882a593Smuzhiyun static const char * const spdifrx_enum_cs_channel[] = {
452*4882a593Smuzhiyun 	"A", "B"
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(ctrl_enum_input,
456*4882a593Smuzhiyun 			    STM32_SPDIFRX_CR, SPDIFRX_CR_INSEL_SHIFT,
457*4882a593Smuzhiyun 			    spdifrx_enum_input);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(ctrl_enum_cs_channel,
460*4882a593Smuzhiyun 			    STM32_SPDIFRX_CR, SPDIFRX_CR_CHSEL_SHIFT,
461*4882a593Smuzhiyun 			    spdifrx_enum_cs_channel);
462*4882a593Smuzhiyun 
stm32_spdifrx_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)463*4882a593Smuzhiyun static int stm32_spdifrx_info(struct snd_kcontrol *kcontrol,
464*4882a593Smuzhiyun 			      struct snd_ctl_elem_info *uinfo)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
467*4882a593Smuzhiyun 	uinfo->count = 1;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	return 0;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun 
stm32_spdifrx_ub_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)472*4882a593Smuzhiyun static int stm32_spdifrx_ub_info(struct snd_kcontrol *kcontrol,
473*4882a593Smuzhiyun 				 struct snd_ctl_elem_info *uinfo)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
476*4882a593Smuzhiyun 	uinfo->count = 1;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	return 0;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
stm32_spdifrx_get_ctrl_data(struct stm32_spdifrx_data * spdifrx)481*4882a593Smuzhiyun static int stm32_spdifrx_get_ctrl_data(struct stm32_spdifrx_data *spdifrx)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	int ret = 0;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	memset(spdifrx->cs, 0, SPDIFRX_CS_BYTES_NB);
486*4882a593Smuzhiyun 	memset(spdifrx->ub, 0, SPDIFRX_UB_BYTES_NB);
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	ret = stm32_spdifrx_dma_ctrl_start(spdifrx);
489*4882a593Smuzhiyun 	if (ret < 0)
490*4882a593Smuzhiyun 		return ret;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	ret = clk_prepare_enable(spdifrx->kclk);
493*4882a593Smuzhiyun 	if (ret) {
494*4882a593Smuzhiyun 		dev_err(&spdifrx->pdev->dev, "Enable kclk failed: %d\n", ret);
495*4882a593Smuzhiyun 		return ret;
496*4882a593Smuzhiyun 	}
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	ret = regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
499*4882a593Smuzhiyun 				 SPDIFRX_CR_CBDMAEN, SPDIFRX_CR_CBDMAEN);
500*4882a593Smuzhiyun 	if (ret < 0)
501*4882a593Smuzhiyun 		goto end;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	ret = stm32_spdifrx_start_sync(spdifrx);
504*4882a593Smuzhiyun 	if (ret < 0)
505*4882a593Smuzhiyun 		goto end;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	if (wait_for_completion_interruptible_timeout(&spdifrx->cs_completion,
508*4882a593Smuzhiyun 						      msecs_to_jiffies(100))
509*4882a593Smuzhiyun 						      <= 0) {
510*4882a593Smuzhiyun 		dev_dbg(&spdifrx->pdev->dev, "Failed to get control data\n");
511*4882a593Smuzhiyun 		ret = -EAGAIN;
512*4882a593Smuzhiyun 	}
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	stm32_spdifrx_stop(spdifrx);
515*4882a593Smuzhiyun 	stm32_spdifrx_dma_ctrl_stop(spdifrx);
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun end:
518*4882a593Smuzhiyun 	clk_disable_unprepare(spdifrx->kclk);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	return ret;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun 
stm32_spdifrx_capture_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)523*4882a593Smuzhiyun static int stm32_spdifrx_capture_get(struct snd_kcontrol *kcontrol,
524*4882a593Smuzhiyun 				     struct snd_ctl_elem_value *ucontrol)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun 	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
527*4882a593Smuzhiyun 	struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	stm32_spdifrx_get_ctrl_data(spdifrx);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	ucontrol->value.iec958.status[0] = spdifrx->cs[0];
532*4882a593Smuzhiyun 	ucontrol->value.iec958.status[1] = spdifrx->cs[1];
533*4882a593Smuzhiyun 	ucontrol->value.iec958.status[2] = spdifrx->cs[2];
534*4882a593Smuzhiyun 	ucontrol->value.iec958.status[3] = spdifrx->cs[3];
535*4882a593Smuzhiyun 	ucontrol->value.iec958.status[4] = spdifrx->cs[4];
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	return 0;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun 
stm32_spdif_user_bits_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)540*4882a593Smuzhiyun static int stm32_spdif_user_bits_get(struct snd_kcontrol *kcontrol,
541*4882a593Smuzhiyun 				     struct snd_ctl_elem_value *ucontrol)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun 	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
544*4882a593Smuzhiyun 	struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	stm32_spdifrx_get_ctrl_data(spdifrx);
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	ucontrol->value.iec958.status[0] = spdifrx->ub[0];
549*4882a593Smuzhiyun 	ucontrol->value.iec958.status[1] = spdifrx->ub[1];
550*4882a593Smuzhiyun 	ucontrol->value.iec958.status[2] = spdifrx->ub[2];
551*4882a593Smuzhiyun 	ucontrol->value.iec958.status[3] = spdifrx->ub[3];
552*4882a593Smuzhiyun 	ucontrol->value.iec958.status[4] = spdifrx->ub[4];
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	return 0;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun static struct snd_kcontrol_new stm32_spdifrx_iec_ctrls[] = {
558*4882a593Smuzhiyun 	/* Channel status control */
559*4882a593Smuzhiyun 	{
560*4882a593Smuzhiyun 		.iface = SNDRV_CTL_ELEM_IFACE_PCM,
561*4882a593Smuzhiyun 		.name = SNDRV_CTL_NAME_IEC958("", CAPTURE, DEFAULT),
562*4882a593Smuzhiyun 		.access = SNDRV_CTL_ELEM_ACCESS_READ |
563*4882a593Smuzhiyun 			  SNDRV_CTL_ELEM_ACCESS_VOLATILE,
564*4882a593Smuzhiyun 		.info = stm32_spdifrx_info,
565*4882a593Smuzhiyun 		.get = stm32_spdifrx_capture_get,
566*4882a593Smuzhiyun 	},
567*4882a593Smuzhiyun 	/* User bits control */
568*4882a593Smuzhiyun 	{
569*4882a593Smuzhiyun 		.iface = SNDRV_CTL_ELEM_IFACE_PCM,
570*4882a593Smuzhiyun 		.name = "IEC958 User Bit Capture Default",
571*4882a593Smuzhiyun 		.access = SNDRV_CTL_ELEM_ACCESS_READ |
572*4882a593Smuzhiyun 			  SNDRV_CTL_ELEM_ACCESS_VOLATILE,
573*4882a593Smuzhiyun 		.info = stm32_spdifrx_ub_info,
574*4882a593Smuzhiyun 		.get = stm32_spdif_user_bits_get,
575*4882a593Smuzhiyun 	},
576*4882a593Smuzhiyun };
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun static struct snd_kcontrol_new stm32_spdifrx_ctrls[] = {
579*4882a593Smuzhiyun 	SOC_ENUM("SPDIFRX input", ctrl_enum_input),
580*4882a593Smuzhiyun 	SOC_ENUM("SPDIFRX CS channel", ctrl_enum_cs_channel),
581*4882a593Smuzhiyun };
582*4882a593Smuzhiyun 
stm32_spdifrx_dai_register_ctrls(struct snd_soc_dai * cpu_dai)583*4882a593Smuzhiyun static int stm32_spdifrx_dai_register_ctrls(struct snd_soc_dai *cpu_dai)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	int ret;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	ret = snd_soc_add_dai_controls(cpu_dai, stm32_spdifrx_iec_ctrls,
588*4882a593Smuzhiyun 				       ARRAY_SIZE(stm32_spdifrx_iec_ctrls));
589*4882a593Smuzhiyun 	if (ret < 0)
590*4882a593Smuzhiyun 		return ret;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	return snd_soc_add_component_controls(cpu_dai->component,
593*4882a593Smuzhiyun 					      stm32_spdifrx_ctrls,
594*4882a593Smuzhiyun 					      ARRAY_SIZE(stm32_spdifrx_ctrls));
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
stm32_spdifrx_dai_probe(struct snd_soc_dai * cpu_dai)597*4882a593Smuzhiyun static int stm32_spdifrx_dai_probe(struct snd_soc_dai *cpu_dai)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun 	struct stm32_spdifrx_data *spdifrx = dev_get_drvdata(cpu_dai->dev);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	spdifrx->dma_params.addr = (dma_addr_t)(spdifrx->phys_addr +
602*4882a593Smuzhiyun 				   STM32_SPDIFRX_DR);
603*4882a593Smuzhiyun 	spdifrx->dma_params.maxburst = 1;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	snd_soc_dai_init_dma_data(cpu_dai, NULL, &spdifrx->dma_params);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	return stm32_spdifrx_dai_register_ctrls(cpu_dai);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun 
stm32_spdifrx_readable_reg(struct device * dev,unsigned int reg)610*4882a593Smuzhiyun static bool stm32_spdifrx_readable_reg(struct device *dev, unsigned int reg)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	switch (reg) {
613*4882a593Smuzhiyun 	case STM32_SPDIFRX_CR:
614*4882a593Smuzhiyun 	case STM32_SPDIFRX_IMR:
615*4882a593Smuzhiyun 	case STM32_SPDIFRX_SR:
616*4882a593Smuzhiyun 	case STM32_SPDIFRX_IFCR:
617*4882a593Smuzhiyun 	case STM32_SPDIFRX_DR:
618*4882a593Smuzhiyun 	case STM32_SPDIFRX_CSR:
619*4882a593Smuzhiyun 	case STM32_SPDIFRX_DIR:
620*4882a593Smuzhiyun 	case STM32_SPDIFRX_VERR:
621*4882a593Smuzhiyun 	case STM32_SPDIFRX_IDR:
622*4882a593Smuzhiyun 	case STM32_SPDIFRX_SIDR:
623*4882a593Smuzhiyun 		return true;
624*4882a593Smuzhiyun 	default:
625*4882a593Smuzhiyun 		return false;
626*4882a593Smuzhiyun 	}
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun 
stm32_spdifrx_volatile_reg(struct device * dev,unsigned int reg)629*4882a593Smuzhiyun static bool stm32_spdifrx_volatile_reg(struct device *dev, unsigned int reg)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun 	switch (reg) {
632*4882a593Smuzhiyun 	case STM32_SPDIFRX_DR:
633*4882a593Smuzhiyun 	case STM32_SPDIFRX_CSR:
634*4882a593Smuzhiyun 	case STM32_SPDIFRX_SR:
635*4882a593Smuzhiyun 	case STM32_SPDIFRX_DIR:
636*4882a593Smuzhiyun 		return true;
637*4882a593Smuzhiyun 	default:
638*4882a593Smuzhiyun 		return false;
639*4882a593Smuzhiyun 	}
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun 
stm32_spdifrx_writeable_reg(struct device * dev,unsigned int reg)642*4882a593Smuzhiyun static bool stm32_spdifrx_writeable_reg(struct device *dev, unsigned int reg)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun 	switch (reg) {
645*4882a593Smuzhiyun 	case STM32_SPDIFRX_CR:
646*4882a593Smuzhiyun 	case STM32_SPDIFRX_IMR:
647*4882a593Smuzhiyun 	case STM32_SPDIFRX_IFCR:
648*4882a593Smuzhiyun 		return true;
649*4882a593Smuzhiyun 	default:
650*4882a593Smuzhiyun 		return false;
651*4882a593Smuzhiyun 	}
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun static const struct regmap_config stm32_h7_spdifrx_regmap_conf = {
655*4882a593Smuzhiyun 	.reg_bits = 32,
656*4882a593Smuzhiyun 	.reg_stride = 4,
657*4882a593Smuzhiyun 	.val_bits = 32,
658*4882a593Smuzhiyun 	.max_register = STM32_SPDIFRX_SIDR,
659*4882a593Smuzhiyun 	.readable_reg = stm32_spdifrx_readable_reg,
660*4882a593Smuzhiyun 	.volatile_reg = stm32_spdifrx_volatile_reg,
661*4882a593Smuzhiyun 	.writeable_reg = stm32_spdifrx_writeable_reg,
662*4882a593Smuzhiyun 	.num_reg_defaults_raw = STM32_SPDIFRX_SIDR / sizeof(u32) + 1,
663*4882a593Smuzhiyun 	.fast_io = true,
664*4882a593Smuzhiyun 	.cache_type = REGCACHE_FLAT,
665*4882a593Smuzhiyun };
666*4882a593Smuzhiyun 
stm32_spdifrx_isr(int irq,void * devid)667*4882a593Smuzhiyun static irqreturn_t stm32_spdifrx_isr(int irq, void *devid)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun 	struct stm32_spdifrx_data *spdifrx = (struct stm32_spdifrx_data *)devid;
670*4882a593Smuzhiyun 	struct platform_device *pdev = spdifrx->pdev;
671*4882a593Smuzhiyun 	unsigned int cr, mask, sr, imr;
672*4882a593Smuzhiyun 	unsigned int flags, sync_state;
673*4882a593Smuzhiyun 	int err = 0, err_xrun = 0;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	regmap_read(spdifrx->regmap, STM32_SPDIFRX_SR, &sr);
676*4882a593Smuzhiyun 	regmap_read(spdifrx->regmap, STM32_SPDIFRX_IMR, &imr);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	mask = imr & SPDIFRX_XIMR_MASK;
679*4882a593Smuzhiyun 	/* SERR, TERR, FERR IRQs are generated if IFEIE is set */
680*4882a593Smuzhiyun 	if (mask & SPDIFRX_IMR_IFEIE)
681*4882a593Smuzhiyun 		mask |= (SPDIFRX_IMR_IFEIE << 1) | (SPDIFRX_IMR_IFEIE << 2);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	flags = sr & mask;
684*4882a593Smuzhiyun 	if (!flags) {
685*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unexpected IRQ. rflags=%#x, imr=%#x\n",
686*4882a593Smuzhiyun 			sr, imr);
687*4882a593Smuzhiyun 		return IRQ_NONE;
688*4882a593Smuzhiyun 	}
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	/* Clear IRQs */
691*4882a593Smuzhiyun 	regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IFCR,
692*4882a593Smuzhiyun 			   SPDIFRX_XIFCR_MASK, flags);
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	if (flags & SPDIFRX_SR_PERR) {
695*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "Parity error\n");
696*4882a593Smuzhiyun 		err_xrun = 1;
697*4882a593Smuzhiyun 	}
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	if (flags & SPDIFRX_SR_OVR) {
700*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "Overrun error\n");
701*4882a593Smuzhiyun 		err_xrun = 1;
702*4882a593Smuzhiyun 	}
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	if (flags & SPDIFRX_SR_SBD)
705*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "Synchronization block detected\n");
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	if (flags & SPDIFRX_SR_SYNCD) {
708*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "Synchronization done\n");
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 		/* Enable spdifrx */
711*4882a593Smuzhiyun 		cr = SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_ENABLE);
712*4882a593Smuzhiyun 		regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
713*4882a593Smuzhiyun 				   SPDIFRX_CR_SPDIFEN_MASK, cr);
714*4882a593Smuzhiyun 	}
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	if (flags & SPDIFRX_SR_FERR) {
717*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "Frame error\n");
718*4882a593Smuzhiyun 		err = 1;
719*4882a593Smuzhiyun 	}
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	if (flags & SPDIFRX_SR_SERR) {
722*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "Synchronization error\n");
723*4882a593Smuzhiyun 		err = 1;
724*4882a593Smuzhiyun 	}
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	if (flags & SPDIFRX_SR_TERR) {
727*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "Timeout error\n");
728*4882a593Smuzhiyun 		err = 1;
729*4882a593Smuzhiyun 	}
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	if (err) {
732*4882a593Smuzhiyun 		regmap_read(spdifrx->regmap, STM32_SPDIFRX_CR, &cr);
733*4882a593Smuzhiyun 		sync_state = FIELD_GET(SPDIFRX_CR_SPDIFEN_MASK, cr) &&
734*4882a593Smuzhiyun 			     SPDIFRX_SPDIFEN_SYNC;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 		/* SPDIFRX is in STATE_STOP. Disable SPDIFRX to clear errors */
737*4882a593Smuzhiyun 		cr = SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_DISABLE);
738*4882a593Smuzhiyun 		regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
739*4882a593Smuzhiyun 				   SPDIFRX_CR_SPDIFEN_MASK, cr);
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 		/* If SPDIFRX was in STATE_SYNC, retry synchro */
742*4882a593Smuzhiyun 		if (sync_state) {
743*4882a593Smuzhiyun 			cr = SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_SYNC);
744*4882a593Smuzhiyun 			regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
745*4882a593Smuzhiyun 					   SPDIFRX_CR_SPDIFEN_MASK, cr);
746*4882a593Smuzhiyun 			return IRQ_HANDLED;
747*4882a593Smuzhiyun 		}
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 		spin_lock(&spdifrx->irq_lock);
750*4882a593Smuzhiyun 		if (spdifrx->substream)
751*4882a593Smuzhiyun 			snd_pcm_stop(spdifrx->substream,
752*4882a593Smuzhiyun 				     SNDRV_PCM_STATE_DISCONNECTED);
753*4882a593Smuzhiyun 		spin_unlock(&spdifrx->irq_lock);
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 		return IRQ_HANDLED;
756*4882a593Smuzhiyun 	}
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	spin_lock(&spdifrx->irq_lock);
759*4882a593Smuzhiyun 	if (err_xrun && spdifrx->substream)
760*4882a593Smuzhiyun 		snd_pcm_stop_xrun(spdifrx->substream);
761*4882a593Smuzhiyun 	spin_unlock(&spdifrx->irq_lock);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	return IRQ_HANDLED;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun 
stm32_spdifrx_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * cpu_dai)766*4882a593Smuzhiyun static int stm32_spdifrx_startup(struct snd_pcm_substream *substream,
767*4882a593Smuzhiyun 				 struct snd_soc_dai *cpu_dai)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun 	struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
770*4882a593Smuzhiyun 	unsigned long flags;
771*4882a593Smuzhiyun 	int ret;
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	spin_lock_irqsave(&spdifrx->irq_lock, flags);
774*4882a593Smuzhiyun 	spdifrx->substream = substream;
775*4882a593Smuzhiyun 	spin_unlock_irqrestore(&spdifrx->irq_lock, flags);
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	ret = clk_prepare_enable(spdifrx->kclk);
778*4882a593Smuzhiyun 	if (ret)
779*4882a593Smuzhiyun 		dev_err(&spdifrx->pdev->dev, "Enable kclk failed: %d\n", ret);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	return ret;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun 
stm32_spdifrx_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * cpu_dai)784*4882a593Smuzhiyun static int stm32_spdifrx_hw_params(struct snd_pcm_substream *substream,
785*4882a593Smuzhiyun 				   struct snd_pcm_hw_params *params,
786*4882a593Smuzhiyun 				   struct snd_soc_dai *cpu_dai)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun 	struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
789*4882a593Smuzhiyun 	int data_size = params_width(params);
790*4882a593Smuzhiyun 	int fmt;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	switch (data_size) {
793*4882a593Smuzhiyun 	case 16:
794*4882a593Smuzhiyun 		fmt = SPDIFRX_DRFMT_PACKED;
795*4882a593Smuzhiyun 		break;
796*4882a593Smuzhiyun 	case 32:
797*4882a593Smuzhiyun 		fmt = SPDIFRX_DRFMT_LEFT;
798*4882a593Smuzhiyun 		break;
799*4882a593Smuzhiyun 	default:
800*4882a593Smuzhiyun 		dev_err(&spdifrx->pdev->dev, "Unexpected data format\n");
801*4882a593Smuzhiyun 		return -EINVAL;
802*4882a593Smuzhiyun 	}
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	/*
805*4882a593Smuzhiyun 	 * Set buswidth to 4 bytes for all data formats.
806*4882a593Smuzhiyun 	 * Packed format: transfer 2 x 2 bytes samples
807*4882a593Smuzhiyun 	 * Left format: transfer 1 x 3 bytes samples + 1 dummy byte
808*4882a593Smuzhiyun 	 */
809*4882a593Smuzhiyun 	spdifrx->dma_params.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
810*4882a593Smuzhiyun 	snd_soc_dai_init_dma_data(cpu_dai, NULL, &spdifrx->dma_params);
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	return regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
813*4882a593Smuzhiyun 				  SPDIFRX_CR_DRFMT_MASK,
814*4882a593Smuzhiyun 				  SPDIFRX_CR_DRFMTSET(fmt));
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun 
stm32_spdifrx_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * cpu_dai)817*4882a593Smuzhiyun static int stm32_spdifrx_trigger(struct snd_pcm_substream *substream, int cmd,
818*4882a593Smuzhiyun 				 struct snd_soc_dai *cpu_dai)
819*4882a593Smuzhiyun {
820*4882a593Smuzhiyun 	struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
821*4882a593Smuzhiyun 	int ret = 0;
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	switch (cmd) {
824*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
825*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_RESUME:
826*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
827*4882a593Smuzhiyun 		regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IMR,
828*4882a593Smuzhiyun 				   SPDIFRX_IMR_OVRIE, SPDIFRX_IMR_OVRIE);
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 		regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
831*4882a593Smuzhiyun 				   SPDIFRX_CR_RXDMAEN, SPDIFRX_CR_RXDMAEN);
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 		ret = stm32_spdifrx_start_sync(spdifrx);
834*4882a593Smuzhiyun 		break;
835*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_SUSPEND:
836*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
837*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
838*4882a593Smuzhiyun 		stm32_spdifrx_stop(spdifrx);
839*4882a593Smuzhiyun 		break;
840*4882a593Smuzhiyun 	default:
841*4882a593Smuzhiyun 		return -EINVAL;
842*4882a593Smuzhiyun 	}
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	return ret;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun 
stm32_spdifrx_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * cpu_dai)847*4882a593Smuzhiyun static void stm32_spdifrx_shutdown(struct snd_pcm_substream *substream,
848*4882a593Smuzhiyun 				   struct snd_soc_dai *cpu_dai)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun 	struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
851*4882a593Smuzhiyun 	unsigned long flags;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	spin_lock_irqsave(&spdifrx->irq_lock, flags);
854*4882a593Smuzhiyun 	spdifrx->substream = NULL;
855*4882a593Smuzhiyun 	spin_unlock_irqrestore(&spdifrx->irq_lock, flags);
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	clk_disable_unprepare(spdifrx->kclk);
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun static const struct snd_soc_dai_ops stm32_spdifrx_pcm_dai_ops = {
861*4882a593Smuzhiyun 	.startup	= stm32_spdifrx_startup,
862*4882a593Smuzhiyun 	.hw_params	= stm32_spdifrx_hw_params,
863*4882a593Smuzhiyun 	.trigger	= stm32_spdifrx_trigger,
864*4882a593Smuzhiyun 	.shutdown	= stm32_spdifrx_shutdown,
865*4882a593Smuzhiyun };
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun static struct snd_soc_dai_driver stm32_spdifrx_dai[] = {
868*4882a593Smuzhiyun 	{
869*4882a593Smuzhiyun 		.probe = stm32_spdifrx_dai_probe,
870*4882a593Smuzhiyun 		.capture = {
871*4882a593Smuzhiyun 			.stream_name = "CPU-Capture",
872*4882a593Smuzhiyun 			.channels_min = 1,
873*4882a593Smuzhiyun 			.channels_max = 2,
874*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_8000_192000,
875*4882a593Smuzhiyun 			.formats = SNDRV_PCM_FMTBIT_S32_LE |
876*4882a593Smuzhiyun 				   SNDRV_PCM_FMTBIT_S16_LE,
877*4882a593Smuzhiyun 		},
878*4882a593Smuzhiyun 		.ops = &stm32_spdifrx_pcm_dai_ops,
879*4882a593Smuzhiyun 	}
880*4882a593Smuzhiyun };
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun static const struct snd_pcm_hardware stm32_spdifrx_pcm_hw = {
883*4882a593Smuzhiyun 	.info = SNDRV_PCM_INFO_INTERLEAVED | SNDRV_PCM_INFO_MMAP,
884*4882a593Smuzhiyun 	.buffer_bytes_max = 8 * PAGE_SIZE,
885*4882a593Smuzhiyun 	.period_bytes_min = 1024,
886*4882a593Smuzhiyun 	.period_bytes_max = 4 * PAGE_SIZE,
887*4882a593Smuzhiyun 	.periods_min = 2,
888*4882a593Smuzhiyun 	.periods_max = 8,
889*4882a593Smuzhiyun };
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun static const struct snd_soc_component_driver stm32_spdifrx_component = {
892*4882a593Smuzhiyun 	.name = "stm32-spdifrx",
893*4882a593Smuzhiyun };
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun static const struct snd_dmaengine_pcm_config stm32_spdifrx_pcm_config = {
896*4882a593Smuzhiyun 	.pcm_hardware = &stm32_spdifrx_pcm_hw,
897*4882a593Smuzhiyun 	.prepare_slave_config = snd_dmaengine_pcm_prepare_slave_config,
898*4882a593Smuzhiyun };
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun static const struct of_device_id stm32_spdifrx_ids[] = {
901*4882a593Smuzhiyun 	{
902*4882a593Smuzhiyun 		.compatible = "st,stm32h7-spdifrx",
903*4882a593Smuzhiyun 		.data = &stm32_h7_spdifrx_regmap_conf
904*4882a593Smuzhiyun 	},
905*4882a593Smuzhiyun 	{}
906*4882a593Smuzhiyun };
907*4882a593Smuzhiyun 
stm32_spdifrx_parse_of(struct platform_device * pdev,struct stm32_spdifrx_data * spdifrx)908*4882a593Smuzhiyun static int stm32_spdifrx_parse_of(struct platform_device *pdev,
909*4882a593Smuzhiyun 				  struct stm32_spdifrx_data *spdifrx)
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
912*4882a593Smuzhiyun 	const struct of_device_id *of_id;
913*4882a593Smuzhiyun 	struct resource *res;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	if (!np)
916*4882a593Smuzhiyun 		return -ENODEV;
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	of_id = of_match_device(stm32_spdifrx_ids, &pdev->dev);
919*4882a593Smuzhiyun 	if (of_id)
920*4882a593Smuzhiyun 		spdifrx->regmap_conf =
921*4882a593Smuzhiyun 			(const struct regmap_config *)of_id->data;
922*4882a593Smuzhiyun 	else
923*4882a593Smuzhiyun 		return -EINVAL;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
926*4882a593Smuzhiyun 	spdifrx->base = devm_ioremap_resource(&pdev->dev, res);
927*4882a593Smuzhiyun 	if (IS_ERR(spdifrx->base))
928*4882a593Smuzhiyun 		return PTR_ERR(spdifrx->base);
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	spdifrx->phys_addr = res->start;
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	spdifrx->kclk = devm_clk_get(&pdev->dev, "kclk");
933*4882a593Smuzhiyun 	if (IS_ERR(spdifrx->kclk)) {
934*4882a593Smuzhiyun 		if (PTR_ERR(spdifrx->kclk) != -EPROBE_DEFER)
935*4882a593Smuzhiyun 			dev_err(&pdev->dev, "Could not get kclk: %ld\n",
936*4882a593Smuzhiyun 				PTR_ERR(spdifrx->kclk));
937*4882a593Smuzhiyun 		return PTR_ERR(spdifrx->kclk);
938*4882a593Smuzhiyun 	}
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	spdifrx->irq = platform_get_irq(pdev, 0);
941*4882a593Smuzhiyun 	if (spdifrx->irq < 0)
942*4882a593Smuzhiyun 		return spdifrx->irq;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	return 0;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun 
stm32_spdifrx_remove(struct platform_device * pdev)947*4882a593Smuzhiyun static int stm32_spdifrx_remove(struct platform_device *pdev)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun 	struct stm32_spdifrx_data *spdifrx = platform_get_drvdata(pdev);
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	if (spdifrx->ctrl_chan)
952*4882a593Smuzhiyun 		dma_release_channel(spdifrx->ctrl_chan);
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	if (spdifrx->dmab)
955*4882a593Smuzhiyun 		snd_dma_free_pages(spdifrx->dmab);
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	snd_dmaengine_pcm_unregister(&pdev->dev);
958*4882a593Smuzhiyun 	snd_soc_unregister_component(&pdev->dev);
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	return 0;
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun 
stm32_spdifrx_probe(struct platform_device * pdev)963*4882a593Smuzhiyun static int stm32_spdifrx_probe(struct platform_device *pdev)
964*4882a593Smuzhiyun {
965*4882a593Smuzhiyun 	struct stm32_spdifrx_data *spdifrx;
966*4882a593Smuzhiyun 	struct reset_control *rst;
967*4882a593Smuzhiyun 	const struct snd_dmaengine_pcm_config *pcm_config = NULL;
968*4882a593Smuzhiyun 	u32 ver, idr;
969*4882a593Smuzhiyun 	int ret;
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	spdifrx = devm_kzalloc(&pdev->dev, sizeof(*spdifrx), GFP_KERNEL);
972*4882a593Smuzhiyun 	if (!spdifrx)
973*4882a593Smuzhiyun 		return -ENOMEM;
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	spdifrx->pdev = pdev;
976*4882a593Smuzhiyun 	init_completion(&spdifrx->cs_completion);
977*4882a593Smuzhiyun 	spin_lock_init(&spdifrx->lock);
978*4882a593Smuzhiyun 	spin_lock_init(&spdifrx->irq_lock);
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	platform_set_drvdata(pdev, spdifrx);
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	ret = stm32_spdifrx_parse_of(pdev, spdifrx);
983*4882a593Smuzhiyun 	if (ret)
984*4882a593Smuzhiyun 		return ret;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	spdifrx->regmap = devm_regmap_init_mmio_clk(&pdev->dev, "kclk",
987*4882a593Smuzhiyun 						    spdifrx->base,
988*4882a593Smuzhiyun 						    spdifrx->regmap_conf);
989*4882a593Smuzhiyun 	if (IS_ERR(spdifrx->regmap)) {
990*4882a593Smuzhiyun 		if (PTR_ERR(spdifrx->regmap) != -EPROBE_DEFER)
991*4882a593Smuzhiyun 			dev_err(&pdev->dev, "Regmap init error %ld\n",
992*4882a593Smuzhiyun 				PTR_ERR(spdifrx->regmap));
993*4882a593Smuzhiyun 		return PTR_ERR(spdifrx->regmap);
994*4882a593Smuzhiyun 	}
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, spdifrx->irq, stm32_spdifrx_isr, 0,
997*4882a593Smuzhiyun 			       dev_name(&pdev->dev), spdifrx);
998*4882a593Smuzhiyun 	if (ret) {
999*4882a593Smuzhiyun 		dev_err(&pdev->dev, "IRQ request returned %d\n", ret);
1000*4882a593Smuzhiyun 		return ret;
1001*4882a593Smuzhiyun 	}
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	rst = devm_reset_control_get_optional_exclusive(&pdev->dev, NULL);
1004*4882a593Smuzhiyun 	if (IS_ERR(rst)) {
1005*4882a593Smuzhiyun 		if (PTR_ERR(rst) != -EPROBE_DEFER)
1006*4882a593Smuzhiyun 			dev_err(&pdev->dev, "Reset controller error %ld\n",
1007*4882a593Smuzhiyun 				PTR_ERR(rst));
1008*4882a593Smuzhiyun 		return PTR_ERR(rst);
1009*4882a593Smuzhiyun 	}
1010*4882a593Smuzhiyun 	reset_control_assert(rst);
1011*4882a593Smuzhiyun 	udelay(2);
1012*4882a593Smuzhiyun 	reset_control_deassert(rst);
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	pcm_config = &stm32_spdifrx_pcm_config;
1015*4882a593Smuzhiyun 	ret = snd_dmaengine_pcm_register(&pdev->dev, pcm_config, 0);
1016*4882a593Smuzhiyun 	if (ret) {
1017*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
1018*4882a593Smuzhiyun 			dev_err(&pdev->dev, "PCM DMA register error %d\n", ret);
1019*4882a593Smuzhiyun 		return ret;
1020*4882a593Smuzhiyun 	}
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	ret = snd_soc_register_component(&pdev->dev,
1023*4882a593Smuzhiyun 					 &stm32_spdifrx_component,
1024*4882a593Smuzhiyun 					 stm32_spdifrx_dai,
1025*4882a593Smuzhiyun 					 ARRAY_SIZE(stm32_spdifrx_dai));
1026*4882a593Smuzhiyun 	if (ret) {
1027*4882a593Smuzhiyun 		snd_dmaengine_pcm_unregister(&pdev->dev);
1028*4882a593Smuzhiyun 		return ret;
1029*4882a593Smuzhiyun 	}
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	ret = stm32_spdifrx_dma_ctrl_register(&pdev->dev, spdifrx);
1032*4882a593Smuzhiyun 	if (ret)
1033*4882a593Smuzhiyun 		goto error;
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	ret = regmap_read(spdifrx->regmap, STM32_SPDIFRX_IDR, &idr);
1036*4882a593Smuzhiyun 	if (ret)
1037*4882a593Smuzhiyun 		goto error;
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	if (idr == SPDIFRX_IPIDR_NUMBER) {
1040*4882a593Smuzhiyun 		ret = regmap_read(spdifrx->regmap, STM32_SPDIFRX_VERR, &ver);
1041*4882a593Smuzhiyun 		if (ret)
1042*4882a593Smuzhiyun 			goto error;
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "SPDIFRX version: %lu.%lu registered\n",
1045*4882a593Smuzhiyun 			FIELD_GET(SPDIFRX_VERR_MAJ_MASK, ver),
1046*4882a593Smuzhiyun 			FIELD_GET(SPDIFRX_VERR_MIN_MASK, ver));
1047*4882a593Smuzhiyun 	}
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	return ret;
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun error:
1052*4882a593Smuzhiyun 	stm32_spdifrx_remove(pdev);
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	return ret;
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, stm32_spdifrx_ids);
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
stm32_spdifrx_suspend(struct device * dev)1060*4882a593Smuzhiyun static int stm32_spdifrx_suspend(struct device *dev)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun 	struct stm32_spdifrx_data *spdifrx = dev_get_drvdata(dev);
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	regcache_cache_only(spdifrx->regmap, true);
1065*4882a593Smuzhiyun 	regcache_mark_dirty(spdifrx->regmap);
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	return 0;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun 
stm32_spdifrx_resume(struct device * dev)1070*4882a593Smuzhiyun static int stm32_spdifrx_resume(struct device *dev)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun 	struct stm32_spdifrx_data *spdifrx = dev_get_drvdata(dev);
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	regcache_cache_only(spdifrx->regmap, false);
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	return regcache_sync(spdifrx->regmap);
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun static const struct dev_pm_ops stm32_spdifrx_pm_ops = {
1081*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(stm32_spdifrx_suspend, stm32_spdifrx_resume)
1082*4882a593Smuzhiyun };
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun static struct platform_driver stm32_spdifrx_driver = {
1085*4882a593Smuzhiyun 	.driver = {
1086*4882a593Smuzhiyun 		.name = "st,stm32-spdifrx",
1087*4882a593Smuzhiyun 		.of_match_table = stm32_spdifrx_ids,
1088*4882a593Smuzhiyun 		.pm = &stm32_spdifrx_pm_ops,
1089*4882a593Smuzhiyun 	},
1090*4882a593Smuzhiyun 	.probe = stm32_spdifrx_probe,
1091*4882a593Smuzhiyun 	.remove = stm32_spdifrx_remove,
1092*4882a593Smuzhiyun };
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun module_platform_driver(stm32_spdifrx_driver);
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun MODULE_DESCRIPTION("STM32 Soc spdifrx Interface");
1097*4882a593Smuzhiyun MODULE_AUTHOR("Olivier Moysan, <olivier.moysan@st.com>");
1098*4882a593Smuzhiyun MODULE_ALIAS("platform:stm32-spdifrx");
1099*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1100