xref: /OK3568_Linux_fs/kernel/sound/soc/stm/stm32_i2s.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  STM32 ALSA SoC Digital Audio Interface (I2S) driver.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
6*4882a593Smuzhiyun  * Author(s): Olivier Moysan <olivier.moysan@st.com> for STMicroelectronics.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/bitfield.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of_irq.h>
14*4882a593Smuzhiyun #include <linux/of_platform.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/reset.h>
17*4882a593Smuzhiyun #include <linux/spinlock.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
20*4882a593Smuzhiyun #include <sound/pcm_params.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define STM32_I2S_CR1_REG	0x0
23*4882a593Smuzhiyun #define STM32_I2S_CFG1_REG	0x08
24*4882a593Smuzhiyun #define STM32_I2S_CFG2_REG	0x0C
25*4882a593Smuzhiyun #define STM32_I2S_IER_REG	0x10
26*4882a593Smuzhiyun #define STM32_I2S_SR_REG	0x14
27*4882a593Smuzhiyun #define STM32_I2S_IFCR_REG	0x18
28*4882a593Smuzhiyun #define STM32_I2S_TXDR_REG	0X20
29*4882a593Smuzhiyun #define STM32_I2S_RXDR_REG	0x30
30*4882a593Smuzhiyun #define STM32_I2S_CGFR_REG	0X50
31*4882a593Smuzhiyun #define STM32_I2S_HWCFGR_REG	0x3F0
32*4882a593Smuzhiyun #define STM32_I2S_VERR_REG	0x3F4
33*4882a593Smuzhiyun #define STM32_I2S_IPIDR_REG	0x3F8
34*4882a593Smuzhiyun #define STM32_I2S_SIDR_REG	0x3FC
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* Bit definition for SPI2S_CR1 register */
37*4882a593Smuzhiyun #define I2S_CR1_SPE		BIT(0)
38*4882a593Smuzhiyun #define I2S_CR1_CSTART		BIT(9)
39*4882a593Smuzhiyun #define I2S_CR1_CSUSP		BIT(10)
40*4882a593Smuzhiyun #define I2S_CR1_HDDIR		BIT(11)
41*4882a593Smuzhiyun #define I2S_CR1_SSI		BIT(12)
42*4882a593Smuzhiyun #define I2S_CR1_CRC33_17	BIT(13)
43*4882a593Smuzhiyun #define I2S_CR1_RCRCI		BIT(14)
44*4882a593Smuzhiyun #define I2S_CR1_TCRCI		BIT(15)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* Bit definition for SPI_CFG2 register */
47*4882a593Smuzhiyun #define I2S_CFG2_IOSWP_SHIFT	15
48*4882a593Smuzhiyun #define I2S_CFG2_IOSWP		BIT(I2S_CFG2_IOSWP_SHIFT)
49*4882a593Smuzhiyun #define I2S_CFG2_LSBFRST	BIT(23)
50*4882a593Smuzhiyun #define I2S_CFG2_AFCNTR		BIT(31)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* Bit definition for SPI_CFG1 register */
53*4882a593Smuzhiyun #define I2S_CFG1_FTHVL_SHIFT	5
54*4882a593Smuzhiyun #define I2S_CFG1_FTHVL_MASK	GENMASK(8, I2S_CFG1_FTHVL_SHIFT)
55*4882a593Smuzhiyun #define I2S_CFG1_FTHVL_SET(x)	((x) << I2S_CFG1_FTHVL_SHIFT)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define I2S_CFG1_TXDMAEN	BIT(15)
58*4882a593Smuzhiyun #define I2S_CFG1_RXDMAEN	BIT(14)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* Bit definition for SPI2S_IER register */
61*4882a593Smuzhiyun #define I2S_IER_RXPIE		BIT(0)
62*4882a593Smuzhiyun #define I2S_IER_TXPIE		BIT(1)
63*4882a593Smuzhiyun #define I2S_IER_DPXPIE		BIT(2)
64*4882a593Smuzhiyun #define I2S_IER_EOTIE		BIT(3)
65*4882a593Smuzhiyun #define I2S_IER_TXTFIE		BIT(4)
66*4882a593Smuzhiyun #define I2S_IER_UDRIE		BIT(5)
67*4882a593Smuzhiyun #define I2S_IER_OVRIE		BIT(6)
68*4882a593Smuzhiyun #define I2S_IER_CRCEIE		BIT(7)
69*4882a593Smuzhiyun #define I2S_IER_TIFREIE		BIT(8)
70*4882a593Smuzhiyun #define I2S_IER_MODFIE		BIT(9)
71*4882a593Smuzhiyun #define I2S_IER_TSERFIE		BIT(10)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /* Bit definition for SPI2S_SR register */
74*4882a593Smuzhiyun #define I2S_SR_RXP		BIT(0)
75*4882a593Smuzhiyun #define I2S_SR_TXP		BIT(1)
76*4882a593Smuzhiyun #define I2S_SR_DPXP		BIT(2)
77*4882a593Smuzhiyun #define I2S_SR_EOT		BIT(3)
78*4882a593Smuzhiyun #define I2S_SR_TXTF		BIT(4)
79*4882a593Smuzhiyun #define I2S_SR_UDR		BIT(5)
80*4882a593Smuzhiyun #define I2S_SR_OVR		BIT(6)
81*4882a593Smuzhiyun #define I2S_SR_CRCERR		BIT(7)
82*4882a593Smuzhiyun #define I2S_SR_TIFRE		BIT(8)
83*4882a593Smuzhiyun #define I2S_SR_MODF		BIT(9)
84*4882a593Smuzhiyun #define I2S_SR_TSERF		BIT(10)
85*4882a593Smuzhiyun #define I2S_SR_SUSP		BIT(11)
86*4882a593Smuzhiyun #define I2S_SR_TXC		BIT(12)
87*4882a593Smuzhiyun #define I2S_SR_RXPLVL		GENMASK(14, 13)
88*4882a593Smuzhiyun #define I2S_SR_RXWNE		BIT(15)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define I2S_SR_MASK		GENMASK(15, 0)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* Bit definition for SPI_IFCR register */
93*4882a593Smuzhiyun #define I2S_IFCR_EOTC		BIT(3)
94*4882a593Smuzhiyun #define I2S_IFCR_TXTFC		BIT(4)
95*4882a593Smuzhiyun #define I2S_IFCR_UDRC		BIT(5)
96*4882a593Smuzhiyun #define I2S_IFCR_OVRC		BIT(6)
97*4882a593Smuzhiyun #define I2S_IFCR_CRCEC		BIT(7)
98*4882a593Smuzhiyun #define I2S_IFCR_TIFREC		BIT(8)
99*4882a593Smuzhiyun #define I2S_IFCR_MODFC		BIT(9)
100*4882a593Smuzhiyun #define I2S_IFCR_TSERFC		BIT(10)
101*4882a593Smuzhiyun #define I2S_IFCR_SUSPC		BIT(11)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define I2S_IFCR_MASK		GENMASK(11, 3)
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /* Bit definition for SPI_I2SCGFR register */
106*4882a593Smuzhiyun #define I2S_CGFR_I2SMOD		BIT(0)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define I2S_CGFR_I2SCFG_SHIFT	1
109*4882a593Smuzhiyun #define I2S_CGFR_I2SCFG_MASK	GENMASK(3, I2S_CGFR_I2SCFG_SHIFT)
110*4882a593Smuzhiyun #define I2S_CGFR_I2SCFG_SET(x)	((x) << I2S_CGFR_I2SCFG_SHIFT)
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define I2S_CGFR_I2SSTD_SHIFT	4
113*4882a593Smuzhiyun #define I2S_CGFR_I2SSTD_MASK	GENMASK(5, I2S_CGFR_I2SSTD_SHIFT)
114*4882a593Smuzhiyun #define I2S_CGFR_I2SSTD_SET(x)	((x) << I2S_CGFR_I2SSTD_SHIFT)
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define I2S_CGFR_PCMSYNC	BIT(7)
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define I2S_CGFR_DATLEN_SHIFT	8
119*4882a593Smuzhiyun #define I2S_CGFR_DATLEN_MASK	GENMASK(9, I2S_CGFR_DATLEN_SHIFT)
120*4882a593Smuzhiyun #define I2S_CGFR_DATLEN_SET(x)	((x) << I2S_CGFR_DATLEN_SHIFT)
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define I2S_CGFR_CHLEN_SHIFT	10
123*4882a593Smuzhiyun #define I2S_CGFR_CHLEN		BIT(I2S_CGFR_CHLEN_SHIFT)
124*4882a593Smuzhiyun #define I2S_CGFR_CKPOL		BIT(11)
125*4882a593Smuzhiyun #define I2S_CGFR_FIXCH		BIT(12)
126*4882a593Smuzhiyun #define I2S_CGFR_WSINV		BIT(13)
127*4882a593Smuzhiyun #define I2S_CGFR_DATFMT		BIT(14)
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define I2S_CGFR_I2SDIV_SHIFT	16
130*4882a593Smuzhiyun #define I2S_CGFR_I2SDIV_BIT_H	23
131*4882a593Smuzhiyun #define I2S_CGFR_I2SDIV_MASK	GENMASK(I2S_CGFR_I2SDIV_BIT_H,\
132*4882a593Smuzhiyun 				I2S_CGFR_I2SDIV_SHIFT)
133*4882a593Smuzhiyun #define I2S_CGFR_I2SDIV_SET(x)	((x) << I2S_CGFR_I2SDIV_SHIFT)
134*4882a593Smuzhiyun #define	I2S_CGFR_I2SDIV_MAX	((1 << (I2S_CGFR_I2SDIV_BIT_H -\
135*4882a593Smuzhiyun 				I2S_CGFR_I2SDIV_SHIFT)) - 1)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define I2S_CGFR_ODD_SHIFT	24
138*4882a593Smuzhiyun #define I2S_CGFR_ODD		BIT(I2S_CGFR_ODD_SHIFT)
139*4882a593Smuzhiyun #define I2S_CGFR_MCKOE		BIT(25)
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun /* Registers below apply to I2S version 1.1 and more */
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /* Bit definition for SPI_HWCFGR register */
144*4882a593Smuzhiyun #define I2S_HWCFGR_I2S_SUPPORT_MASK	GENMASK(15, 12)
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /* Bit definition for SPI_VERR register */
147*4882a593Smuzhiyun #define I2S_VERR_MIN_MASK	GENMASK(3, 0)
148*4882a593Smuzhiyun #define I2S_VERR_MAJ_MASK	GENMASK(7, 4)
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /* Bit definition for SPI_IPIDR register */
151*4882a593Smuzhiyun #define I2S_IPIDR_ID_MASK	GENMASK(31, 0)
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /* Bit definition for SPI_SIDR register */
154*4882a593Smuzhiyun #define I2S_SIDR_ID_MASK	GENMASK(31, 0)
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #define I2S_IPIDR_NUMBER	0x00130022
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun enum i2s_master_mode {
159*4882a593Smuzhiyun 	I2S_MS_NOT_SET,
160*4882a593Smuzhiyun 	I2S_MS_MASTER,
161*4882a593Smuzhiyun 	I2S_MS_SLAVE,
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun enum i2s_mode {
165*4882a593Smuzhiyun 	I2S_I2SMOD_TX_SLAVE,
166*4882a593Smuzhiyun 	I2S_I2SMOD_RX_SLAVE,
167*4882a593Smuzhiyun 	I2S_I2SMOD_TX_MASTER,
168*4882a593Smuzhiyun 	I2S_I2SMOD_RX_MASTER,
169*4882a593Smuzhiyun 	I2S_I2SMOD_FD_SLAVE,
170*4882a593Smuzhiyun 	I2S_I2SMOD_FD_MASTER,
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun enum i2s_fifo_th {
174*4882a593Smuzhiyun 	I2S_FIFO_TH_NONE,
175*4882a593Smuzhiyun 	I2S_FIFO_TH_ONE_QUARTER,
176*4882a593Smuzhiyun 	I2S_FIFO_TH_HALF,
177*4882a593Smuzhiyun 	I2S_FIFO_TH_THREE_QUARTER,
178*4882a593Smuzhiyun 	I2S_FIFO_TH_FULL,
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun enum i2s_std {
182*4882a593Smuzhiyun 	I2S_STD_I2S,
183*4882a593Smuzhiyun 	I2S_STD_LEFT_J,
184*4882a593Smuzhiyun 	I2S_STD_RIGHT_J,
185*4882a593Smuzhiyun 	I2S_STD_DSP,
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun enum i2s_datlen {
189*4882a593Smuzhiyun 	I2S_I2SMOD_DATLEN_16,
190*4882a593Smuzhiyun 	I2S_I2SMOD_DATLEN_24,
191*4882a593Smuzhiyun 	I2S_I2SMOD_DATLEN_32,
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun #define STM32_I2S_FIFO_SIZE		16
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #define STM32_I2S_IS_MASTER(x)		((x)->ms_flg == I2S_MS_MASTER)
197*4882a593Smuzhiyun #define STM32_I2S_IS_SLAVE(x)		((x)->ms_flg == I2S_MS_SLAVE)
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /**
200*4882a593Smuzhiyun  * struct stm32_i2s_data - private data of I2S
201*4882a593Smuzhiyun  * @regmap_conf: I2S register map configuration pointer
202*4882a593Smuzhiyun  * @regmap: I2S register map pointer
203*4882a593Smuzhiyun  * @pdev: device data pointer
204*4882a593Smuzhiyun  * @dai_drv: DAI driver pointer
205*4882a593Smuzhiyun  * @dma_data_tx: dma configuration data for tx channel
206*4882a593Smuzhiyun  * @dma_data_rx: dma configuration data for tx channel
207*4882a593Smuzhiyun  * @substream: PCM substream data pointer
208*4882a593Smuzhiyun  * @i2sclk: kernel clock feeding the I2S clock generator
209*4882a593Smuzhiyun  * @pclk: peripheral clock driving bus interface
210*4882a593Smuzhiyun  * @x8kclk: I2S parent clock for sampling frequencies multiple of 8kHz
211*4882a593Smuzhiyun  * @x11kclk: I2S parent clock for sampling frequencies multiple of 11kHz
212*4882a593Smuzhiyun  * @base:  mmio register base virtual address
213*4882a593Smuzhiyun  * @phys_addr: I2S registers physical base address
214*4882a593Smuzhiyun  * @lock_fd: lock to manage race conditions in full duplex mode
215*4882a593Smuzhiyun  * @irq_lock: prevent race condition with IRQ
216*4882a593Smuzhiyun  * @mclk_rate: master clock frequency (Hz)
217*4882a593Smuzhiyun  * @fmt: DAI protocol
218*4882a593Smuzhiyun  * @refcount: keep count of opened streams on I2S
219*4882a593Smuzhiyun  * @ms_flg: master mode flag.
220*4882a593Smuzhiyun  */
221*4882a593Smuzhiyun struct stm32_i2s_data {
222*4882a593Smuzhiyun 	const struct regmap_config *regmap_conf;
223*4882a593Smuzhiyun 	struct regmap *regmap;
224*4882a593Smuzhiyun 	struct platform_device *pdev;
225*4882a593Smuzhiyun 	struct snd_soc_dai_driver *dai_drv;
226*4882a593Smuzhiyun 	struct snd_dmaengine_dai_dma_data dma_data_tx;
227*4882a593Smuzhiyun 	struct snd_dmaengine_dai_dma_data dma_data_rx;
228*4882a593Smuzhiyun 	struct snd_pcm_substream *substream;
229*4882a593Smuzhiyun 	struct clk *i2sclk;
230*4882a593Smuzhiyun 	struct clk *pclk;
231*4882a593Smuzhiyun 	struct clk *x8kclk;
232*4882a593Smuzhiyun 	struct clk *x11kclk;
233*4882a593Smuzhiyun 	void __iomem *base;
234*4882a593Smuzhiyun 	dma_addr_t phys_addr;
235*4882a593Smuzhiyun 	spinlock_t lock_fd; /* Manage race conditions for full duplex */
236*4882a593Smuzhiyun 	spinlock_t irq_lock; /* used to prevent race condition with IRQ */
237*4882a593Smuzhiyun 	unsigned int mclk_rate;
238*4882a593Smuzhiyun 	unsigned int fmt;
239*4882a593Smuzhiyun 	int refcount;
240*4882a593Smuzhiyun 	int ms_flg;
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun 
stm32_i2s_isr(int irq,void * devid)243*4882a593Smuzhiyun static irqreturn_t stm32_i2s_isr(int irq, void *devid)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	struct stm32_i2s_data *i2s = (struct stm32_i2s_data *)devid;
246*4882a593Smuzhiyun 	struct platform_device *pdev = i2s->pdev;
247*4882a593Smuzhiyun 	u32 sr, ier;
248*4882a593Smuzhiyun 	unsigned long flags;
249*4882a593Smuzhiyun 	int err = 0;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	regmap_read(i2s->regmap, STM32_I2S_SR_REG, &sr);
252*4882a593Smuzhiyun 	regmap_read(i2s->regmap, STM32_I2S_IER_REG, &ier);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	flags = sr & ier;
255*4882a593Smuzhiyun 	if (!flags) {
256*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "Spurious IRQ sr=0x%08x, ier=0x%08x\n",
257*4882a593Smuzhiyun 			sr, ier);
258*4882a593Smuzhiyun 		return IRQ_NONE;
259*4882a593Smuzhiyun 	}
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	regmap_write_bits(i2s->regmap, STM32_I2S_IFCR_REG,
262*4882a593Smuzhiyun 			  I2S_IFCR_MASK, flags);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	if (flags & I2S_SR_OVR) {
265*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "Overrun\n");
266*4882a593Smuzhiyun 		err = 1;
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	if (flags & I2S_SR_UDR) {
270*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "Underrun\n");
271*4882a593Smuzhiyun 		err = 1;
272*4882a593Smuzhiyun 	}
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	if (flags & I2S_SR_TIFRE)
275*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "Frame error\n");
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	spin_lock(&i2s->irq_lock);
278*4882a593Smuzhiyun 	if (err && i2s->substream)
279*4882a593Smuzhiyun 		snd_pcm_stop_xrun(i2s->substream);
280*4882a593Smuzhiyun 	spin_unlock(&i2s->irq_lock);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	return IRQ_HANDLED;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
stm32_i2s_readable_reg(struct device * dev,unsigned int reg)285*4882a593Smuzhiyun static bool stm32_i2s_readable_reg(struct device *dev, unsigned int reg)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	switch (reg) {
288*4882a593Smuzhiyun 	case STM32_I2S_CR1_REG:
289*4882a593Smuzhiyun 	case STM32_I2S_CFG1_REG:
290*4882a593Smuzhiyun 	case STM32_I2S_CFG2_REG:
291*4882a593Smuzhiyun 	case STM32_I2S_IER_REG:
292*4882a593Smuzhiyun 	case STM32_I2S_SR_REG:
293*4882a593Smuzhiyun 	case STM32_I2S_RXDR_REG:
294*4882a593Smuzhiyun 	case STM32_I2S_CGFR_REG:
295*4882a593Smuzhiyun 	case STM32_I2S_HWCFGR_REG:
296*4882a593Smuzhiyun 	case STM32_I2S_VERR_REG:
297*4882a593Smuzhiyun 	case STM32_I2S_IPIDR_REG:
298*4882a593Smuzhiyun 	case STM32_I2S_SIDR_REG:
299*4882a593Smuzhiyun 		return true;
300*4882a593Smuzhiyun 	default:
301*4882a593Smuzhiyun 		return false;
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
stm32_i2s_volatile_reg(struct device * dev,unsigned int reg)305*4882a593Smuzhiyun static bool stm32_i2s_volatile_reg(struct device *dev, unsigned int reg)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	switch (reg) {
308*4882a593Smuzhiyun 	case STM32_I2S_SR_REG:
309*4882a593Smuzhiyun 	case STM32_I2S_RXDR_REG:
310*4882a593Smuzhiyun 		return true;
311*4882a593Smuzhiyun 	default:
312*4882a593Smuzhiyun 		return false;
313*4882a593Smuzhiyun 	}
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
stm32_i2s_writeable_reg(struct device * dev,unsigned int reg)316*4882a593Smuzhiyun static bool stm32_i2s_writeable_reg(struct device *dev, unsigned int reg)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	switch (reg) {
319*4882a593Smuzhiyun 	case STM32_I2S_CR1_REG:
320*4882a593Smuzhiyun 	case STM32_I2S_CFG1_REG:
321*4882a593Smuzhiyun 	case STM32_I2S_CFG2_REG:
322*4882a593Smuzhiyun 	case STM32_I2S_IER_REG:
323*4882a593Smuzhiyun 	case STM32_I2S_IFCR_REG:
324*4882a593Smuzhiyun 	case STM32_I2S_TXDR_REG:
325*4882a593Smuzhiyun 	case STM32_I2S_CGFR_REG:
326*4882a593Smuzhiyun 		return true;
327*4882a593Smuzhiyun 	default:
328*4882a593Smuzhiyun 		return false;
329*4882a593Smuzhiyun 	}
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
stm32_i2s_set_dai_fmt(struct snd_soc_dai * cpu_dai,unsigned int fmt)332*4882a593Smuzhiyun static int stm32_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
335*4882a593Smuzhiyun 	u32 cgfr;
336*4882a593Smuzhiyun 	u32 cgfr_mask =  I2S_CGFR_I2SSTD_MASK | I2S_CGFR_CKPOL |
337*4882a593Smuzhiyun 			 I2S_CGFR_WSINV | I2S_CGFR_I2SCFG_MASK;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	dev_dbg(cpu_dai->dev, "fmt %x\n", fmt);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	/*
342*4882a593Smuzhiyun 	 * winv = 0 : default behavior (high/low) for all standards
343*4882a593Smuzhiyun 	 * ckpol = 0 for all standards.
344*4882a593Smuzhiyun 	 */
345*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
346*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
347*4882a593Smuzhiyun 		cgfr = I2S_CGFR_I2SSTD_SET(I2S_STD_I2S);
348*4882a593Smuzhiyun 		break;
349*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_MSB:
350*4882a593Smuzhiyun 		cgfr = I2S_CGFR_I2SSTD_SET(I2S_STD_LEFT_J);
351*4882a593Smuzhiyun 		break;
352*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LSB:
353*4882a593Smuzhiyun 		cgfr = I2S_CGFR_I2SSTD_SET(I2S_STD_RIGHT_J);
354*4882a593Smuzhiyun 		break;
355*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
356*4882a593Smuzhiyun 		cgfr = I2S_CGFR_I2SSTD_SET(I2S_STD_DSP);
357*4882a593Smuzhiyun 		break;
358*4882a593Smuzhiyun 	/* DSP_B not mapped on I2S PCM long format. 1 bit offset does not fit */
359*4882a593Smuzhiyun 	default:
360*4882a593Smuzhiyun 		dev_err(cpu_dai->dev, "Unsupported protocol %#x\n",
361*4882a593Smuzhiyun 			fmt & SND_SOC_DAIFMT_FORMAT_MASK);
362*4882a593Smuzhiyun 		return -EINVAL;
363*4882a593Smuzhiyun 	}
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	/* DAI clock strobing */
366*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
367*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
368*4882a593Smuzhiyun 		break;
369*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_NF:
370*4882a593Smuzhiyun 		cgfr |= I2S_CGFR_CKPOL;
371*4882a593Smuzhiyun 		break;
372*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_IF:
373*4882a593Smuzhiyun 		cgfr |= I2S_CGFR_WSINV;
374*4882a593Smuzhiyun 		break;
375*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_IF:
376*4882a593Smuzhiyun 		cgfr |= I2S_CGFR_CKPOL;
377*4882a593Smuzhiyun 		cgfr |= I2S_CGFR_WSINV;
378*4882a593Smuzhiyun 		break;
379*4882a593Smuzhiyun 	default:
380*4882a593Smuzhiyun 		dev_err(cpu_dai->dev, "Unsupported strobing %#x\n",
381*4882a593Smuzhiyun 			fmt & SND_SOC_DAIFMT_INV_MASK);
382*4882a593Smuzhiyun 		return -EINVAL;
383*4882a593Smuzhiyun 	}
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/* DAI clock master masks */
386*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
387*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
388*4882a593Smuzhiyun 		i2s->ms_flg = I2S_MS_SLAVE;
389*4882a593Smuzhiyun 		break;
390*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
391*4882a593Smuzhiyun 		i2s->ms_flg = I2S_MS_MASTER;
392*4882a593Smuzhiyun 		break;
393*4882a593Smuzhiyun 	default:
394*4882a593Smuzhiyun 		dev_err(cpu_dai->dev, "Unsupported mode %#x\n",
395*4882a593Smuzhiyun 			fmt & SND_SOC_DAIFMT_MASTER_MASK);
396*4882a593Smuzhiyun 		return -EINVAL;
397*4882a593Smuzhiyun 	}
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	i2s->fmt = fmt;
400*4882a593Smuzhiyun 	return regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
401*4882a593Smuzhiyun 				  cgfr_mask, cgfr);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
stm32_i2s_set_sysclk(struct snd_soc_dai * cpu_dai,int clk_id,unsigned int freq,int dir)404*4882a593Smuzhiyun static int stm32_i2s_set_sysclk(struct snd_soc_dai *cpu_dai,
405*4882a593Smuzhiyun 				int clk_id, unsigned int freq, int dir)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	dev_dbg(cpu_dai->dev, "I2S MCLK frequency is %uHz\n", freq);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	if ((dir == SND_SOC_CLOCK_OUT) && STM32_I2S_IS_MASTER(i2s)) {
412*4882a593Smuzhiyun 		i2s->mclk_rate = freq;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 		/* Enable master clock if master mode and mclk-fs are set */
415*4882a593Smuzhiyun 		return regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
416*4882a593Smuzhiyun 					  I2S_CGFR_MCKOE, I2S_CGFR_MCKOE);
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	return 0;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
stm32_i2s_configure_clock(struct snd_soc_dai * cpu_dai,struct snd_pcm_hw_params * params)422*4882a593Smuzhiyun static int stm32_i2s_configure_clock(struct snd_soc_dai *cpu_dai,
423*4882a593Smuzhiyun 				     struct snd_pcm_hw_params *params)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun 	struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
426*4882a593Smuzhiyun 	unsigned long i2s_clock_rate;
427*4882a593Smuzhiyun 	unsigned int tmp, div, real_div, nb_bits, frame_len;
428*4882a593Smuzhiyun 	unsigned int rate = params_rate(params);
429*4882a593Smuzhiyun 	int ret;
430*4882a593Smuzhiyun 	u32 cgfr, cgfr_mask;
431*4882a593Smuzhiyun 	bool odd;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	if (!(rate % 11025))
434*4882a593Smuzhiyun 		clk_set_parent(i2s->i2sclk, i2s->x11kclk);
435*4882a593Smuzhiyun 	else
436*4882a593Smuzhiyun 		clk_set_parent(i2s->i2sclk, i2s->x8kclk);
437*4882a593Smuzhiyun 	i2s_clock_rate = clk_get_rate(i2s->i2sclk);
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	/*
440*4882a593Smuzhiyun 	 * mckl = mclk_ratio x ws
441*4882a593Smuzhiyun 	 *   i2s mode : mclk_ratio = 256
442*4882a593Smuzhiyun 	 *   dsp mode : mclk_ratio = 128
443*4882a593Smuzhiyun 	 *
444*4882a593Smuzhiyun 	 * mclk on
445*4882a593Smuzhiyun 	 *   i2s mode : div = i2s_clk / (mclk_ratio * ws)
446*4882a593Smuzhiyun 	 *   dsp mode : div = i2s_clk / (mclk_ratio * ws)
447*4882a593Smuzhiyun 	 * mclk off
448*4882a593Smuzhiyun 	 *   i2s mode : div = i2s_clk / (nb_bits x ws)
449*4882a593Smuzhiyun 	 *   dsp mode : div = i2s_clk / (nb_bits x ws)
450*4882a593Smuzhiyun 	 */
451*4882a593Smuzhiyun 	if (i2s->mclk_rate) {
452*4882a593Smuzhiyun 		tmp = DIV_ROUND_CLOSEST(i2s_clock_rate, i2s->mclk_rate);
453*4882a593Smuzhiyun 	} else {
454*4882a593Smuzhiyun 		frame_len = 32;
455*4882a593Smuzhiyun 		if ((i2s->fmt & SND_SOC_DAIFMT_FORMAT_MASK) ==
456*4882a593Smuzhiyun 		    SND_SOC_DAIFMT_DSP_A)
457*4882a593Smuzhiyun 			frame_len = 16;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 		/* master clock not enabled */
460*4882a593Smuzhiyun 		ret = regmap_read(i2s->regmap, STM32_I2S_CGFR_REG, &cgfr);
461*4882a593Smuzhiyun 		if (ret < 0)
462*4882a593Smuzhiyun 			return ret;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 		nb_bits = frame_len * ((cgfr & I2S_CGFR_CHLEN) + 1);
465*4882a593Smuzhiyun 		tmp = DIV_ROUND_CLOSEST(i2s_clock_rate, (nb_bits * rate));
466*4882a593Smuzhiyun 	}
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	/* Check the parity of the divider */
469*4882a593Smuzhiyun 	odd = tmp & 0x1;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	/* Compute the div prescaler */
472*4882a593Smuzhiyun 	div = tmp >> 1;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	cgfr = I2S_CGFR_I2SDIV_SET(div) | (odd << I2S_CGFR_ODD_SHIFT);
475*4882a593Smuzhiyun 	cgfr_mask = I2S_CGFR_I2SDIV_MASK | I2S_CGFR_ODD;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	real_div = ((2 * div) + odd);
478*4882a593Smuzhiyun 	dev_dbg(cpu_dai->dev, "I2S clk: %ld, SCLK: %d\n",
479*4882a593Smuzhiyun 		i2s_clock_rate, rate);
480*4882a593Smuzhiyun 	dev_dbg(cpu_dai->dev, "Divider: 2*%d(div)+%d(odd) = %d\n",
481*4882a593Smuzhiyun 		div, odd, real_div);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	if (((div == 1) && odd) || (div > I2S_CGFR_I2SDIV_MAX)) {
484*4882a593Smuzhiyun 		dev_err(cpu_dai->dev, "Wrong divider setting\n");
485*4882a593Smuzhiyun 		return -EINVAL;
486*4882a593Smuzhiyun 	}
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	if (!div && !odd)
489*4882a593Smuzhiyun 		dev_warn(cpu_dai->dev, "real divider forced to 1\n");
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	ret = regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
492*4882a593Smuzhiyun 				 cgfr_mask, cgfr);
493*4882a593Smuzhiyun 	if (ret < 0)
494*4882a593Smuzhiyun 		return ret;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	/* Set bitclock and frameclock to their inactive state */
497*4882a593Smuzhiyun 	return regmap_update_bits(i2s->regmap, STM32_I2S_CFG2_REG,
498*4882a593Smuzhiyun 				  I2S_CFG2_AFCNTR, I2S_CFG2_AFCNTR);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun 
stm32_i2s_configure(struct snd_soc_dai * cpu_dai,struct snd_pcm_hw_params * params,struct snd_pcm_substream * substream)501*4882a593Smuzhiyun static int stm32_i2s_configure(struct snd_soc_dai *cpu_dai,
502*4882a593Smuzhiyun 			       struct snd_pcm_hw_params *params,
503*4882a593Smuzhiyun 			       struct snd_pcm_substream *substream)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun 	struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
506*4882a593Smuzhiyun 	int format = params_width(params);
507*4882a593Smuzhiyun 	u32 cfgr, cfgr_mask, cfg1;
508*4882a593Smuzhiyun 	unsigned int fthlv;
509*4882a593Smuzhiyun 	int ret;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	switch (format) {
512*4882a593Smuzhiyun 	case 16:
513*4882a593Smuzhiyun 		cfgr = I2S_CGFR_DATLEN_SET(I2S_I2SMOD_DATLEN_16);
514*4882a593Smuzhiyun 		cfgr_mask = I2S_CGFR_DATLEN_MASK | I2S_CGFR_CHLEN;
515*4882a593Smuzhiyun 		break;
516*4882a593Smuzhiyun 	case 32:
517*4882a593Smuzhiyun 		cfgr = I2S_CGFR_DATLEN_SET(I2S_I2SMOD_DATLEN_32) |
518*4882a593Smuzhiyun 					   I2S_CGFR_CHLEN;
519*4882a593Smuzhiyun 		cfgr_mask = I2S_CGFR_DATLEN_MASK | I2S_CGFR_CHLEN;
520*4882a593Smuzhiyun 		break;
521*4882a593Smuzhiyun 	default:
522*4882a593Smuzhiyun 		dev_err(cpu_dai->dev, "Unexpected format %d", format);
523*4882a593Smuzhiyun 		return -EINVAL;
524*4882a593Smuzhiyun 	}
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	if (STM32_I2S_IS_SLAVE(i2s)) {
527*4882a593Smuzhiyun 		cfgr |= I2S_CGFR_I2SCFG_SET(I2S_I2SMOD_FD_SLAVE);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 		/* As data length is either 16 or 32 bits, fixch always set */
530*4882a593Smuzhiyun 		cfgr |= I2S_CGFR_FIXCH;
531*4882a593Smuzhiyun 		cfgr_mask |= I2S_CGFR_FIXCH;
532*4882a593Smuzhiyun 	} else {
533*4882a593Smuzhiyun 		cfgr |= I2S_CGFR_I2SCFG_SET(I2S_I2SMOD_FD_MASTER);
534*4882a593Smuzhiyun 	}
535*4882a593Smuzhiyun 	cfgr_mask |= I2S_CGFR_I2SCFG_MASK;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	ret = regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
538*4882a593Smuzhiyun 				 cfgr_mask, cfgr);
539*4882a593Smuzhiyun 	if (ret < 0)
540*4882a593Smuzhiyun 		return ret;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	fthlv = STM32_I2S_FIFO_SIZE * I2S_FIFO_TH_ONE_QUARTER / 4;
543*4882a593Smuzhiyun 	cfg1 = I2S_CFG1_FTHVL_SET(fthlv - 1);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	return regmap_update_bits(i2s->regmap, STM32_I2S_CFG1_REG,
546*4882a593Smuzhiyun 				  I2S_CFG1_FTHVL_MASK, cfg1);
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun 
stm32_i2s_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * cpu_dai)549*4882a593Smuzhiyun static int stm32_i2s_startup(struct snd_pcm_substream *substream,
550*4882a593Smuzhiyun 			     struct snd_soc_dai *cpu_dai)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun 	struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
553*4882a593Smuzhiyun 	unsigned long flags;
554*4882a593Smuzhiyun 	int ret;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	spin_lock_irqsave(&i2s->irq_lock, flags);
557*4882a593Smuzhiyun 	i2s->substream = substream;
558*4882a593Smuzhiyun 	spin_unlock_irqrestore(&i2s->irq_lock, flags);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	if ((i2s->fmt & SND_SOC_DAIFMT_FORMAT_MASK) != SND_SOC_DAIFMT_DSP_A)
561*4882a593Smuzhiyun 		snd_pcm_hw_constraint_single(substream->runtime,
562*4882a593Smuzhiyun 					     SNDRV_PCM_HW_PARAM_CHANNELS, 2);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	ret = clk_prepare_enable(i2s->i2sclk);
565*4882a593Smuzhiyun 	if (ret < 0) {
566*4882a593Smuzhiyun 		dev_err(cpu_dai->dev, "Failed to enable clock: %d\n", ret);
567*4882a593Smuzhiyun 		return ret;
568*4882a593Smuzhiyun 	}
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	return regmap_write_bits(i2s->regmap, STM32_I2S_IFCR_REG,
571*4882a593Smuzhiyun 				 I2S_IFCR_MASK, I2S_IFCR_MASK);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
stm32_i2s_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * cpu_dai)574*4882a593Smuzhiyun static int stm32_i2s_hw_params(struct snd_pcm_substream *substream,
575*4882a593Smuzhiyun 			       struct snd_pcm_hw_params *params,
576*4882a593Smuzhiyun 			       struct snd_soc_dai *cpu_dai)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun 	struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
579*4882a593Smuzhiyun 	int ret;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	ret = stm32_i2s_configure(cpu_dai, params, substream);
582*4882a593Smuzhiyun 	if (ret < 0) {
583*4882a593Smuzhiyun 		dev_err(cpu_dai->dev, "Configuration returned error %d\n", ret);
584*4882a593Smuzhiyun 		return ret;
585*4882a593Smuzhiyun 	}
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	if (STM32_I2S_IS_MASTER(i2s))
588*4882a593Smuzhiyun 		ret = stm32_i2s_configure_clock(cpu_dai, params);
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	return ret;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun 
stm32_i2s_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * cpu_dai)593*4882a593Smuzhiyun static int stm32_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
594*4882a593Smuzhiyun 			     struct snd_soc_dai *cpu_dai)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun 	struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
597*4882a593Smuzhiyun 	bool playback_flg = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
598*4882a593Smuzhiyun 	u32 cfg1_mask, ier;
599*4882a593Smuzhiyun 	int ret;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	switch (cmd) {
602*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
603*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_RESUME:
604*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
605*4882a593Smuzhiyun 		/* Enable i2s */
606*4882a593Smuzhiyun 		dev_dbg(cpu_dai->dev, "start I2S %s\n",
607*4882a593Smuzhiyun 			playback_flg ? "playback" : "capture");
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 		cfg1_mask = I2S_CFG1_RXDMAEN | I2S_CFG1_TXDMAEN;
610*4882a593Smuzhiyun 		regmap_update_bits(i2s->regmap, STM32_I2S_CFG1_REG,
611*4882a593Smuzhiyun 				   cfg1_mask, cfg1_mask);
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 		ret = regmap_update_bits(i2s->regmap, STM32_I2S_CR1_REG,
614*4882a593Smuzhiyun 					 I2S_CR1_SPE, I2S_CR1_SPE);
615*4882a593Smuzhiyun 		if (ret < 0) {
616*4882a593Smuzhiyun 			dev_err(cpu_dai->dev, "Error %d enabling I2S\n", ret);
617*4882a593Smuzhiyun 			return ret;
618*4882a593Smuzhiyun 		}
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 		ret = regmap_write_bits(i2s->regmap, STM32_I2S_CR1_REG,
621*4882a593Smuzhiyun 					I2S_CR1_CSTART, I2S_CR1_CSTART);
622*4882a593Smuzhiyun 		if (ret < 0) {
623*4882a593Smuzhiyun 			dev_err(cpu_dai->dev, "Error %d starting I2S\n", ret);
624*4882a593Smuzhiyun 			return ret;
625*4882a593Smuzhiyun 		}
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 		regmap_write_bits(i2s->regmap, STM32_I2S_IFCR_REG,
628*4882a593Smuzhiyun 				  I2S_IFCR_MASK, I2S_IFCR_MASK);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 		spin_lock(&i2s->lock_fd);
631*4882a593Smuzhiyun 		i2s->refcount++;
632*4882a593Smuzhiyun 		if (playback_flg) {
633*4882a593Smuzhiyun 			ier = I2S_IER_UDRIE;
634*4882a593Smuzhiyun 		} else {
635*4882a593Smuzhiyun 			ier = I2S_IER_OVRIE;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 			if (STM32_I2S_IS_MASTER(i2s) && i2s->refcount == 1)
638*4882a593Smuzhiyun 				/* dummy write to gate bus clocks */
639*4882a593Smuzhiyun 				regmap_write(i2s->regmap,
640*4882a593Smuzhiyun 					     STM32_I2S_TXDR_REG, 0);
641*4882a593Smuzhiyun 		}
642*4882a593Smuzhiyun 		spin_unlock(&i2s->lock_fd);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 		if (STM32_I2S_IS_SLAVE(i2s))
645*4882a593Smuzhiyun 			ier |= I2S_IER_TIFREIE;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 		regmap_update_bits(i2s->regmap, STM32_I2S_IER_REG, ier, ier);
648*4882a593Smuzhiyun 		break;
649*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
650*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_SUSPEND:
651*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
652*4882a593Smuzhiyun 		dev_dbg(cpu_dai->dev, "stop I2S %s\n",
653*4882a593Smuzhiyun 			playback_flg ? "playback" : "capture");
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 		if (playback_flg)
656*4882a593Smuzhiyun 			regmap_update_bits(i2s->regmap, STM32_I2S_IER_REG,
657*4882a593Smuzhiyun 					   I2S_IER_UDRIE,
658*4882a593Smuzhiyun 					   (unsigned int)~I2S_IER_UDRIE);
659*4882a593Smuzhiyun 		else
660*4882a593Smuzhiyun 			regmap_update_bits(i2s->regmap, STM32_I2S_IER_REG,
661*4882a593Smuzhiyun 					   I2S_IER_OVRIE,
662*4882a593Smuzhiyun 					   (unsigned int)~I2S_IER_OVRIE);
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 		spin_lock(&i2s->lock_fd);
665*4882a593Smuzhiyun 		i2s->refcount--;
666*4882a593Smuzhiyun 		if (i2s->refcount) {
667*4882a593Smuzhiyun 			spin_unlock(&i2s->lock_fd);
668*4882a593Smuzhiyun 			break;
669*4882a593Smuzhiyun 		}
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 		ret = regmap_update_bits(i2s->regmap, STM32_I2S_CR1_REG,
672*4882a593Smuzhiyun 					 I2S_CR1_SPE, 0);
673*4882a593Smuzhiyun 		if (ret < 0) {
674*4882a593Smuzhiyun 			dev_err(cpu_dai->dev, "Error %d disabling I2S\n", ret);
675*4882a593Smuzhiyun 			spin_unlock(&i2s->lock_fd);
676*4882a593Smuzhiyun 			return ret;
677*4882a593Smuzhiyun 		}
678*4882a593Smuzhiyun 		spin_unlock(&i2s->lock_fd);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 		cfg1_mask = I2S_CFG1_RXDMAEN | I2S_CFG1_TXDMAEN;
681*4882a593Smuzhiyun 		regmap_update_bits(i2s->regmap, STM32_I2S_CFG1_REG,
682*4882a593Smuzhiyun 				   cfg1_mask, 0);
683*4882a593Smuzhiyun 		break;
684*4882a593Smuzhiyun 	default:
685*4882a593Smuzhiyun 		return -EINVAL;
686*4882a593Smuzhiyun 	}
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	return 0;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun 
stm32_i2s_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * cpu_dai)691*4882a593Smuzhiyun static void stm32_i2s_shutdown(struct snd_pcm_substream *substream,
692*4882a593Smuzhiyun 			       struct snd_soc_dai *cpu_dai)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun 	struct stm32_i2s_data *i2s = snd_soc_dai_get_drvdata(cpu_dai);
695*4882a593Smuzhiyun 	unsigned long flags;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
698*4882a593Smuzhiyun 			   I2S_CGFR_MCKOE, (unsigned int)~I2S_CGFR_MCKOE);
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	clk_disable_unprepare(i2s->i2sclk);
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	spin_lock_irqsave(&i2s->irq_lock, flags);
703*4882a593Smuzhiyun 	i2s->substream = NULL;
704*4882a593Smuzhiyun 	spin_unlock_irqrestore(&i2s->irq_lock, flags);
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun 
stm32_i2s_dai_probe(struct snd_soc_dai * cpu_dai)707*4882a593Smuzhiyun static int stm32_i2s_dai_probe(struct snd_soc_dai *cpu_dai)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun 	struct stm32_i2s_data *i2s = dev_get_drvdata(cpu_dai->dev);
710*4882a593Smuzhiyun 	struct snd_dmaengine_dai_dma_data *dma_data_tx = &i2s->dma_data_tx;
711*4882a593Smuzhiyun 	struct snd_dmaengine_dai_dma_data *dma_data_rx = &i2s->dma_data_rx;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	/* Buswidth will be set by framework */
714*4882a593Smuzhiyun 	dma_data_tx->addr_width = DMA_SLAVE_BUSWIDTH_UNDEFINED;
715*4882a593Smuzhiyun 	dma_data_tx->addr = (dma_addr_t)(i2s->phys_addr) + STM32_I2S_TXDR_REG;
716*4882a593Smuzhiyun 	dma_data_tx->maxburst = 1;
717*4882a593Smuzhiyun 	dma_data_rx->addr_width = DMA_SLAVE_BUSWIDTH_UNDEFINED;
718*4882a593Smuzhiyun 	dma_data_rx->addr = (dma_addr_t)(i2s->phys_addr) + STM32_I2S_RXDR_REG;
719*4882a593Smuzhiyun 	dma_data_rx->maxburst = 1;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	snd_soc_dai_init_dma_data(cpu_dai, dma_data_tx, dma_data_rx);
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	return 0;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun static const struct regmap_config stm32_h7_i2s_regmap_conf = {
727*4882a593Smuzhiyun 	.reg_bits = 32,
728*4882a593Smuzhiyun 	.reg_stride = 4,
729*4882a593Smuzhiyun 	.val_bits = 32,
730*4882a593Smuzhiyun 	.max_register = STM32_I2S_SIDR_REG,
731*4882a593Smuzhiyun 	.readable_reg = stm32_i2s_readable_reg,
732*4882a593Smuzhiyun 	.volatile_reg = stm32_i2s_volatile_reg,
733*4882a593Smuzhiyun 	.writeable_reg = stm32_i2s_writeable_reg,
734*4882a593Smuzhiyun 	.num_reg_defaults_raw = STM32_I2S_SIDR_REG / sizeof(u32) + 1,
735*4882a593Smuzhiyun 	.fast_io = true,
736*4882a593Smuzhiyun 	.cache_type = REGCACHE_FLAT,
737*4882a593Smuzhiyun };
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun static const struct snd_soc_dai_ops stm32_i2s_pcm_dai_ops = {
740*4882a593Smuzhiyun 	.set_sysclk	= stm32_i2s_set_sysclk,
741*4882a593Smuzhiyun 	.set_fmt	= stm32_i2s_set_dai_fmt,
742*4882a593Smuzhiyun 	.startup	= stm32_i2s_startup,
743*4882a593Smuzhiyun 	.hw_params	= stm32_i2s_hw_params,
744*4882a593Smuzhiyun 	.trigger	= stm32_i2s_trigger,
745*4882a593Smuzhiyun 	.shutdown	= stm32_i2s_shutdown,
746*4882a593Smuzhiyun };
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun static const struct snd_pcm_hardware stm32_i2s_pcm_hw = {
749*4882a593Smuzhiyun 	.info = SNDRV_PCM_INFO_INTERLEAVED | SNDRV_PCM_INFO_MMAP,
750*4882a593Smuzhiyun 	.buffer_bytes_max = 8 * PAGE_SIZE,
751*4882a593Smuzhiyun 	.period_bytes_min = 1024,
752*4882a593Smuzhiyun 	.period_bytes_max = 4 * PAGE_SIZE,
753*4882a593Smuzhiyun 	.periods_min = 2,
754*4882a593Smuzhiyun 	.periods_max = 8,
755*4882a593Smuzhiyun };
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun static const struct snd_dmaengine_pcm_config stm32_i2s_pcm_config = {
758*4882a593Smuzhiyun 	.pcm_hardware	= &stm32_i2s_pcm_hw,
759*4882a593Smuzhiyun 	.prepare_slave_config = snd_dmaengine_pcm_prepare_slave_config,
760*4882a593Smuzhiyun 	.prealloc_buffer_size = PAGE_SIZE * 8,
761*4882a593Smuzhiyun };
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun static const struct snd_soc_component_driver stm32_i2s_component = {
764*4882a593Smuzhiyun 	.name = "stm32-i2s",
765*4882a593Smuzhiyun };
766*4882a593Smuzhiyun 
stm32_i2s_dai_init(struct snd_soc_pcm_stream * stream,char * stream_name)767*4882a593Smuzhiyun static void stm32_i2s_dai_init(struct snd_soc_pcm_stream *stream,
768*4882a593Smuzhiyun 			       char *stream_name)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun 	stream->stream_name = stream_name;
771*4882a593Smuzhiyun 	stream->channels_min = 1;
772*4882a593Smuzhiyun 	stream->channels_max = 2;
773*4882a593Smuzhiyun 	stream->rates = SNDRV_PCM_RATE_8000_192000;
774*4882a593Smuzhiyun 	stream->formats = SNDRV_PCM_FMTBIT_S16_LE |
775*4882a593Smuzhiyun 				   SNDRV_PCM_FMTBIT_S32_LE;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun 
stm32_i2s_dais_init(struct platform_device * pdev,struct stm32_i2s_data * i2s)778*4882a593Smuzhiyun static int stm32_i2s_dais_init(struct platform_device *pdev,
779*4882a593Smuzhiyun 			       struct stm32_i2s_data *i2s)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun 	struct snd_soc_dai_driver *dai_ptr;
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	dai_ptr = devm_kzalloc(&pdev->dev, sizeof(struct snd_soc_dai_driver),
784*4882a593Smuzhiyun 			       GFP_KERNEL);
785*4882a593Smuzhiyun 	if (!dai_ptr)
786*4882a593Smuzhiyun 		return -ENOMEM;
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	dai_ptr->probe = stm32_i2s_dai_probe;
789*4882a593Smuzhiyun 	dai_ptr->ops = &stm32_i2s_pcm_dai_ops;
790*4882a593Smuzhiyun 	dai_ptr->id = 1;
791*4882a593Smuzhiyun 	stm32_i2s_dai_init(&dai_ptr->playback, "playback");
792*4882a593Smuzhiyun 	stm32_i2s_dai_init(&dai_ptr->capture, "capture");
793*4882a593Smuzhiyun 	i2s->dai_drv = dai_ptr;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	return 0;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun static const struct of_device_id stm32_i2s_ids[] = {
799*4882a593Smuzhiyun 	{
800*4882a593Smuzhiyun 		.compatible = "st,stm32h7-i2s",
801*4882a593Smuzhiyun 		.data = &stm32_h7_i2s_regmap_conf
802*4882a593Smuzhiyun 	},
803*4882a593Smuzhiyun 	{},
804*4882a593Smuzhiyun };
805*4882a593Smuzhiyun 
stm32_i2s_parse_dt(struct platform_device * pdev,struct stm32_i2s_data * i2s)806*4882a593Smuzhiyun static int stm32_i2s_parse_dt(struct platform_device *pdev,
807*4882a593Smuzhiyun 			      struct stm32_i2s_data *i2s)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
810*4882a593Smuzhiyun 	const struct of_device_id *of_id;
811*4882a593Smuzhiyun 	struct reset_control *rst;
812*4882a593Smuzhiyun 	struct resource *res;
813*4882a593Smuzhiyun 	int irq, ret;
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	if (!np)
816*4882a593Smuzhiyun 		return -ENODEV;
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	of_id = of_match_device(stm32_i2s_ids, &pdev->dev);
819*4882a593Smuzhiyun 	if (of_id)
820*4882a593Smuzhiyun 		i2s->regmap_conf = (const struct regmap_config *)of_id->data;
821*4882a593Smuzhiyun 	else
822*4882a593Smuzhiyun 		return -EINVAL;
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
825*4882a593Smuzhiyun 	i2s->base = devm_ioremap_resource(&pdev->dev, res);
826*4882a593Smuzhiyun 	if (IS_ERR(i2s->base))
827*4882a593Smuzhiyun 		return PTR_ERR(i2s->base);
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	i2s->phys_addr = res->start;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	/* Get clocks */
832*4882a593Smuzhiyun 	i2s->pclk = devm_clk_get(&pdev->dev, "pclk");
833*4882a593Smuzhiyun 	if (IS_ERR(i2s->pclk)) {
834*4882a593Smuzhiyun 		if (PTR_ERR(i2s->pclk) != -EPROBE_DEFER)
835*4882a593Smuzhiyun 			dev_err(&pdev->dev, "Could not get pclk: %ld\n",
836*4882a593Smuzhiyun 				PTR_ERR(i2s->pclk));
837*4882a593Smuzhiyun 		return PTR_ERR(i2s->pclk);
838*4882a593Smuzhiyun 	}
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	i2s->i2sclk = devm_clk_get(&pdev->dev, "i2sclk");
841*4882a593Smuzhiyun 	if (IS_ERR(i2s->i2sclk)) {
842*4882a593Smuzhiyun 		if (PTR_ERR(i2s->i2sclk) != -EPROBE_DEFER)
843*4882a593Smuzhiyun 			dev_err(&pdev->dev, "Could not get i2sclk: %ld\n",
844*4882a593Smuzhiyun 				PTR_ERR(i2s->i2sclk));
845*4882a593Smuzhiyun 		return PTR_ERR(i2s->i2sclk);
846*4882a593Smuzhiyun 	}
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	i2s->x8kclk = devm_clk_get(&pdev->dev, "x8k");
849*4882a593Smuzhiyun 	if (IS_ERR(i2s->x8kclk)) {
850*4882a593Smuzhiyun 		if (PTR_ERR(i2s->x8kclk) != -EPROBE_DEFER)
851*4882a593Smuzhiyun 			dev_err(&pdev->dev, "Could not get x8k parent clock: %ld\n",
852*4882a593Smuzhiyun 				PTR_ERR(i2s->x8kclk));
853*4882a593Smuzhiyun 		return PTR_ERR(i2s->x8kclk);
854*4882a593Smuzhiyun 	}
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	i2s->x11kclk = devm_clk_get(&pdev->dev, "x11k");
857*4882a593Smuzhiyun 	if (IS_ERR(i2s->x11kclk)) {
858*4882a593Smuzhiyun 		if (PTR_ERR(i2s->x11kclk) != -EPROBE_DEFER)
859*4882a593Smuzhiyun 			dev_err(&pdev->dev, "Could not get x11k parent clock: %ld\n",
860*4882a593Smuzhiyun 				PTR_ERR(i2s->x11kclk));
861*4882a593Smuzhiyun 		return PTR_ERR(i2s->x11kclk);
862*4882a593Smuzhiyun 	}
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	/* Get irqs */
865*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
866*4882a593Smuzhiyun 	if (irq < 0)
867*4882a593Smuzhiyun 		return irq;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, irq, stm32_i2s_isr, IRQF_ONESHOT,
870*4882a593Smuzhiyun 			       dev_name(&pdev->dev), i2s);
871*4882a593Smuzhiyun 	if (ret) {
872*4882a593Smuzhiyun 		dev_err(&pdev->dev, "irq request returned %d\n", ret);
873*4882a593Smuzhiyun 		return ret;
874*4882a593Smuzhiyun 	}
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	/* Reset */
877*4882a593Smuzhiyun 	rst = devm_reset_control_get_optional_exclusive(&pdev->dev, NULL);
878*4882a593Smuzhiyun 	if (IS_ERR(rst)) {
879*4882a593Smuzhiyun 		if (PTR_ERR(rst) != -EPROBE_DEFER)
880*4882a593Smuzhiyun 			dev_err(&pdev->dev, "Reset controller error %ld\n",
881*4882a593Smuzhiyun 				PTR_ERR(rst));
882*4882a593Smuzhiyun 		return PTR_ERR(rst);
883*4882a593Smuzhiyun 	}
884*4882a593Smuzhiyun 	reset_control_assert(rst);
885*4882a593Smuzhiyun 	udelay(2);
886*4882a593Smuzhiyun 	reset_control_deassert(rst);
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	return 0;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun 
stm32_i2s_remove(struct platform_device * pdev)891*4882a593Smuzhiyun static int stm32_i2s_remove(struct platform_device *pdev)
892*4882a593Smuzhiyun {
893*4882a593Smuzhiyun 	snd_dmaengine_pcm_unregister(&pdev->dev);
894*4882a593Smuzhiyun 	snd_soc_unregister_component(&pdev->dev);
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	return 0;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun 
stm32_i2s_probe(struct platform_device * pdev)899*4882a593Smuzhiyun static int stm32_i2s_probe(struct platform_device *pdev)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun 	struct stm32_i2s_data *i2s;
902*4882a593Smuzhiyun 	u32 val;
903*4882a593Smuzhiyun 	int ret;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	i2s = devm_kzalloc(&pdev->dev, sizeof(*i2s), GFP_KERNEL);
906*4882a593Smuzhiyun 	if (!i2s)
907*4882a593Smuzhiyun 		return -ENOMEM;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	ret = stm32_i2s_parse_dt(pdev, i2s);
910*4882a593Smuzhiyun 	if (ret)
911*4882a593Smuzhiyun 		return ret;
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	i2s->pdev = pdev;
914*4882a593Smuzhiyun 	i2s->ms_flg = I2S_MS_NOT_SET;
915*4882a593Smuzhiyun 	spin_lock_init(&i2s->lock_fd);
916*4882a593Smuzhiyun 	spin_lock_init(&i2s->irq_lock);
917*4882a593Smuzhiyun 	platform_set_drvdata(pdev, i2s);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	ret = stm32_i2s_dais_init(pdev, i2s);
920*4882a593Smuzhiyun 	if (ret)
921*4882a593Smuzhiyun 		return ret;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	i2s->regmap = devm_regmap_init_mmio_clk(&pdev->dev, "pclk",
924*4882a593Smuzhiyun 						i2s->base, i2s->regmap_conf);
925*4882a593Smuzhiyun 	if (IS_ERR(i2s->regmap)) {
926*4882a593Smuzhiyun 		if (PTR_ERR(i2s->regmap) != -EPROBE_DEFER)
927*4882a593Smuzhiyun 			dev_err(&pdev->dev, "Regmap init error %ld\n",
928*4882a593Smuzhiyun 				PTR_ERR(i2s->regmap));
929*4882a593Smuzhiyun 		return PTR_ERR(i2s->regmap);
930*4882a593Smuzhiyun 	}
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	ret = snd_dmaengine_pcm_register(&pdev->dev, &stm32_i2s_pcm_config, 0);
933*4882a593Smuzhiyun 	if (ret) {
934*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
935*4882a593Smuzhiyun 			dev_err(&pdev->dev, "PCM DMA register error %d\n", ret);
936*4882a593Smuzhiyun 		return ret;
937*4882a593Smuzhiyun 	}
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	ret = snd_soc_register_component(&pdev->dev, &stm32_i2s_component,
940*4882a593Smuzhiyun 					 i2s->dai_drv, 1);
941*4882a593Smuzhiyun 	if (ret) {
942*4882a593Smuzhiyun 		snd_dmaengine_pcm_unregister(&pdev->dev);
943*4882a593Smuzhiyun 		return ret;
944*4882a593Smuzhiyun 	}
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	/* Set SPI/I2S in i2s mode */
947*4882a593Smuzhiyun 	ret = regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG,
948*4882a593Smuzhiyun 				 I2S_CGFR_I2SMOD, I2S_CGFR_I2SMOD);
949*4882a593Smuzhiyun 	if (ret)
950*4882a593Smuzhiyun 		goto error;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	ret = regmap_read(i2s->regmap, STM32_I2S_IPIDR_REG, &val);
953*4882a593Smuzhiyun 	if (ret)
954*4882a593Smuzhiyun 		goto error;
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	if (val == I2S_IPIDR_NUMBER) {
957*4882a593Smuzhiyun 		ret = regmap_read(i2s->regmap, STM32_I2S_HWCFGR_REG, &val);
958*4882a593Smuzhiyun 		if (ret)
959*4882a593Smuzhiyun 			goto error;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 		if (!FIELD_GET(I2S_HWCFGR_I2S_SUPPORT_MASK, val)) {
962*4882a593Smuzhiyun 			dev_err(&pdev->dev,
963*4882a593Smuzhiyun 				"Device does not support i2s mode\n");
964*4882a593Smuzhiyun 			ret = -EPERM;
965*4882a593Smuzhiyun 			goto error;
966*4882a593Smuzhiyun 		}
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 		ret = regmap_read(i2s->regmap, STM32_I2S_VERR_REG, &val);
969*4882a593Smuzhiyun 		if (ret)
970*4882a593Smuzhiyun 			goto error;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "I2S version: %lu.%lu registered\n",
973*4882a593Smuzhiyun 			FIELD_GET(I2S_VERR_MAJ_MASK, val),
974*4882a593Smuzhiyun 			FIELD_GET(I2S_VERR_MIN_MASK, val));
975*4882a593Smuzhiyun 	}
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	return ret;
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun error:
980*4882a593Smuzhiyun 	stm32_i2s_remove(pdev);
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	return ret;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, stm32_i2s_ids);
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
stm32_i2s_suspend(struct device * dev)988*4882a593Smuzhiyun static int stm32_i2s_suspend(struct device *dev)
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun 	struct stm32_i2s_data *i2s = dev_get_drvdata(dev);
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	regcache_cache_only(i2s->regmap, true);
993*4882a593Smuzhiyun 	regcache_mark_dirty(i2s->regmap);
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	return 0;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun 
stm32_i2s_resume(struct device * dev)998*4882a593Smuzhiyun static int stm32_i2s_resume(struct device *dev)
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun 	struct stm32_i2s_data *i2s = dev_get_drvdata(dev);
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	regcache_cache_only(i2s->regmap, false);
1003*4882a593Smuzhiyun 	return regcache_sync(i2s->regmap);
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun static const struct dev_pm_ops stm32_i2s_pm_ops = {
1008*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(stm32_i2s_suspend, stm32_i2s_resume)
1009*4882a593Smuzhiyun };
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun static struct platform_driver stm32_i2s_driver = {
1012*4882a593Smuzhiyun 	.driver = {
1013*4882a593Smuzhiyun 		.name = "st,stm32-i2s",
1014*4882a593Smuzhiyun 		.of_match_table = stm32_i2s_ids,
1015*4882a593Smuzhiyun 		.pm = &stm32_i2s_pm_ops,
1016*4882a593Smuzhiyun 	},
1017*4882a593Smuzhiyun 	.probe = stm32_i2s_probe,
1018*4882a593Smuzhiyun 	.remove = stm32_i2s_remove,
1019*4882a593Smuzhiyun };
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun module_platform_driver(stm32_i2s_driver);
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun MODULE_DESCRIPTION("STM32 Soc i2s Interface");
1024*4882a593Smuzhiyun MODULE_AUTHOR("Olivier Moysan, <olivier.moysan@st.com>");
1025*4882a593Smuzhiyun MODULE_ALIAS("platform:stm32-i2s");
1026*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1027