xref: /OK3568_Linux_fs/kernel/sound/soc/sof/intel/tgl.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright(c) 2020 Intel Corporation. All rights reserved.
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Authors: Ranjani Sridharan <ranjani.sridharan@linux.intel.com>
6*4882a593Smuzhiyun //
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun  * Hardware interface for audio DSP on Tigerlake.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "../ops.h"
13*4882a593Smuzhiyun #include "hda.h"
14*4882a593Smuzhiyun #include "hda-ipc.h"
15*4882a593Smuzhiyun #include "../sof-audio.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun static const struct snd_sof_debugfs_map tgl_dsp_debugfs[] = {
18*4882a593Smuzhiyun 	{"hda", HDA_DSP_HDA_BAR, 0, 0x4000, SOF_DEBUGFS_ACCESS_ALWAYS},
19*4882a593Smuzhiyun 	{"pp", HDA_DSP_PP_BAR,  0, 0x1000, SOF_DEBUGFS_ACCESS_ALWAYS},
20*4882a593Smuzhiyun 	{"dsp", HDA_DSP_BAR,  0, 0x10000, SOF_DEBUGFS_ACCESS_ALWAYS},
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* Tigerlake ops */
24*4882a593Smuzhiyun const struct snd_sof_dsp_ops sof_tgl_ops = {
25*4882a593Smuzhiyun 	/* probe and remove */
26*4882a593Smuzhiyun 	.probe		= hda_dsp_probe,
27*4882a593Smuzhiyun 	.remove		= hda_dsp_remove,
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	/* Register IO */
30*4882a593Smuzhiyun 	.write		= sof_io_write,
31*4882a593Smuzhiyun 	.read		= sof_io_read,
32*4882a593Smuzhiyun 	.write64	= sof_io_write64,
33*4882a593Smuzhiyun 	.read64		= sof_io_read64,
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	/* Block IO */
36*4882a593Smuzhiyun 	.block_read	= sof_block_read,
37*4882a593Smuzhiyun 	.block_write	= sof_block_write,
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	/* doorbell */
40*4882a593Smuzhiyun 	.irq_thread	= cnl_ipc_irq_thread,
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	/* ipc */
43*4882a593Smuzhiyun 	.send_msg	= cnl_ipc_send_msg,
44*4882a593Smuzhiyun 	.fw_ready	= sof_fw_ready,
45*4882a593Smuzhiyun 	.get_mailbox_offset = hda_dsp_ipc_get_mailbox_offset,
46*4882a593Smuzhiyun 	.get_window_offset = hda_dsp_ipc_get_window_offset,
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	.ipc_msg_data	= hda_ipc_msg_data,
49*4882a593Smuzhiyun 	.ipc_pcm_params	= hda_ipc_pcm_params,
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	/* machine driver */
52*4882a593Smuzhiyun 	.machine_select = hda_machine_select,
53*4882a593Smuzhiyun 	.machine_register = sof_machine_register,
54*4882a593Smuzhiyun 	.machine_unregister = sof_machine_unregister,
55*4882a593Smuzhiyun 	.set_mach_params = hda_set_mach_params,
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	/* debug */
58*4882a593Smuzhiyun 	.debug_map	= tgl_dsp_debugfs,
59*4882a593Smuzhiyun 	.debug_map_count	= ARRAY_SIZE(tgl_dsp_debugfs),
60*4882a593Smuzhiyun 	.dbg_dump	= hda_dsp_dump,
61*4882a593Smuzhiyun 	.ipc_dump	= cnl_ipc_dump,
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	/* stream callbacks */
64*4882a593Smuzhiyun 	.pcm_open	= hda_dsp_pcm_open,
65*4882a593Smuzhiyun 	.pcm_close	= hda_dsp_pcm_close,
66*4882a593Smuzhiyun 	.pcm_hw_params	= hda_dsp_pcm_hw_params,
67*4882a593Smuzhiyun 	.pcm_hw_free	= hda_dsp_stream_hw_free,
68*4882a593Smuzhiyun 	.pcm_trigger	= hda_dsp_pcm_trigger,
69*4882a593Smuzhiyun 	.pcm_pointer	= hda_dsp_pcm_pointer,
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA_PROBES)
72*4882a593Smuzhiyun 	/* probe callbacks */
73*4882a593Smuzhiyun 	.probe_assign	= hda_probe_compr_assign,
74*4882a593Smuzhiyun 	.probe_free	= hda_probe_compr_free,
75*4882a593Smuzhiyun 	.probe_set_params	= hda_probe_compr_set_params,
76*4882a593Smuzhiyun 	.probe_trigger	= hda_probe_compr_trigger,
77*4882a593Smuzhiyun 	.probe_pointer	= hda_probe_compr_pointer,
78*4882a593Smuzhiyun #endif
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	/* firmware loading */
81*4882a593Smuzhiyun 	.load_firmware = snd_sof_load_firmware_raw,
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	/* pre/post fw run */
84*4882a593Smuzhiyun 	.pre_fw_run = hda_dsp_pre_fw_run,
85*4882a593Smuzhiyun 	.post_fw_run = hda_dsp_post_fw_run,
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	/* dsp core power up/down */
88*4882a593Smuzhiyun 	.core_power_up = hda_dsp_enable_core,
89*4882a593Smuzhiyun 	.core_power_down = hda_dsp_core_reset_power_down,
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/* firmware run */
92*4882a593Smuzhiyun 	.run = hda_dsp_cl_boot_firmware_iccmax,
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	/* trace callback */
95*4882a593Smuzhiyun 	.trace_init = hda_dsp_trace_init,
96*4882a593Smuzhiyun 	.trace_release = hda_dsp_trace_release,
97*4882a593Smuzhiyun 	.trace_trigger = hda_dsp_trace_trigger,
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	/* DAI drivers */
100*4882a593Smuzhiyun 	.drv		= skl_dai,
101*4882a593Smuzhiyun 	.num_drv	= SOF_SKL_NUM_DAIS,
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	/* PM */
104*4882a593Smuzhiyun 	.suspend		= hda_dsp_suspend,
105*4882a593Smuzhiyun 	.resume			= hda_dsp_resume,
106*4882a593Smuzhiyun 	.runtime_suspend	= hda_dsp_runtime_suspend,
107*4882a593Smuzhiyun 	.runtime_resume		= hda_dsp_runtime_resume,
108*4882a593Smuzhiyun 	.runtime_idle		= hda_dsp_runtime_idle,
109*4882a593Smuzhiyun 	.set_hw_params_upon_resume = hda_dsp_set_hw_params_upon_resume,
110*4882a593Smuzhiyun 	.set_power_state	= hda_dsp_set_power_state,
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/* ALSA HW info flags */
113*4882a593Smuzhiyun 	.hw_info =	SNDRV_PCM_INFO_MMAP |
114*4882a593Smuzhiyun 			SNDRV_PCM_INFO_MMAP_VALID |
115*4882a593Smuzhiyun 			SNDRV_PCM_INFO_INTERLEAVED |
116*4882a593Smuzhiyun 			SNDRV_PCM_INFO_PAUSE |
117*4882a593Smuzhiyun 			SNDRV_PCM_INFO_NO_PERIOD_WAKEUP,
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	.arch_ops = &sof_xtensa_arch_ops,
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun EXPORT_SYMBOL_NS(sof_tgl_ops, SND_SOC_SOF_INTEL_HDA_COMMON);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun const struct sof_intel_dsp_desc tgl_chip_info = {
124*4882a593Smuzhiyun 	/* Tigerlake */
125*4882a593Smuzhiyun 	.cores_num = 4,
126*4882a593Smuzhiyun 	.init_core_mask = 1,
127*4882a593Smuzhiyun 	.host_managed_cores_mask = BIT(0),
128*4882a593Smuzhiyun 	.ipc_req = CNL_DSP_REG_HIPCIDR,
129*4882a593Smuzhiyun 	.ipc_req_mask = CNL_DSP_REG_HIPCIDR_BUSY,
130*4882a593Smuzhiyun 	.ipc_ack = CNL_DSP_REG_HIPCIDA,
131*4882a593Smuzhiyun 	.ipc_ack_mask = CNL_DSP_REG_HIPCIDA_DONE,
132*4882a593Smuzhiyun 	.ipc_ctl = CNL_DSP_REG_HIPCCTL,
133*4882a593Smuzhiyun 	.rom_init_timeout	= 300,
134*4882a593Smuzhiyun 	.ssp_count = ICL_SSP_COUNT,
135*4882a593Smuzhiyun 	.ssp_base_offset = CNL_SSP_BASE_OFFSET,
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun EXPORT_SYMBOL_NS(tgl_chip_info, SND_SOC_SOF_INTEL_HDA_COMMON);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun const struct sof_intel_dsp_desc tglh_chip_info = {
140*4882a593Smuzhiyun 	/* Tigerlake-H */
141*4882a593Smuzhiyun 	.cores_num = 2,
142*4882a593Smuzhiyun 	.init_core_mask = 1,
143*4882a593Smuzhiyun 	.host_managed_cores_mask = BIT(0),
144*4882a593Smuzhiyun 	.ipc_req = CNL_DSP_REG_HIPCIDR,
145*4882a593Smuzhiyun 	.ipc_req_mask = CNL_DSP_REG_HIPCIDR_BUSY,
146*4882a593Smuzhiyun 	.ipc_ack = CNL_DSP_REG_HIPCIDA,
147*4882a593Smuzhiyun 	.ipc_ack_mask = CNL_DSP_REG_HIPCIDA_DONE,
148*4882a593Smuzhiyun 	.ipc_ctl = CNL_DSP_REG_HIPCCTL,
149*4882a593Smuzhiyun 	.rom_init_timeout	= 300,
150*4882a593Smuzhiyun 	.ssp_count = ICL_SSP_COUNT,
151*4882a593Smuzhiyun 	.ssp_base_offset = CNL_SSP_BASE_OFFSET,
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun EXPORT_SYMBOL_NS(tglh_chip_info, SND_SOC_SOF_INTEL_HDA_COMMON);
154