1*4882a593Smuzhiyun /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause) */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * This file is provided under a dual BSD/GPLv2 license. When using or 4*4882a593Smuzhiyun * redistributing this file, you may do so under either license. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Copyright(c) 2017 Intel Corporation. All rights reserved. 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Author: Liam Girdwood <liam.r.girdwood@linux.intel.com> 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #ifndef __SOF_INTEL_SHIM_H 12*4882a593Smuzhiyun #define __SOF_INTEL_SHIM_H 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun /* 15*4882a593Smuzhiyun * SHIM registers for BYT, BSW, CHT, BDW 16*4882a593Smuzhiyun */ 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #define SHIM_CSR (SHIM_OFFSET + 0x00) 19*4882a593Smuzhiyun #define SHIM_PISR (SHIM_OFFSET + 0x08) 20*4882a593Smuzhiyun #define SHIM_PIMR (SHIM_OFFSET + 0x10) 21*4882a593Smuzhiyun #define SHIM_ISRX (SHIM_OFFSET + 0x18) 22*4882a593Smuzhiyun #define SHIM_ISRD (SHIM_OFFSET + 0x20) 23*4882a593Smuzhiyun #define SHIM_IMRX (SHIM_OFFSET + 0x28) 24*4882a593Smuzhiyun #define SHIM_IMRD (SHIM_OFFSET + 0x30) 25*4882a593Smuzhiyun #define SHIM_IPCX (SHIM_OFFSET + 0x38) 26*4882a593Smuzhiyun #define SHIM_IPCD (SHIM_OFFSET + 0x40) 27*4882a593Smuzhiyun #define SHIM_ISRSC (SHIM_OFFSET + 0x48) 28*4882a593Smuzhiyun #define SHIM_ISRLPESC (SHIM_OFFSET + 0x50) 29*4882a593Smuzhiyun #define SHIM_IMRSC (SHIM_OFFSET + 0x58) 30*4882a593Smuzhiyun #define SHIM_IMRLPESC (SHIM_OFFSET + 0x60) 31*4882a593Smuzhiyun #define SHIM_IPCSC (SHIM_OFFSET + 0x68) 32*4882a593Smuzhiyun #define SHIM_IPCLPESC (SHIM_OFFSET + 0x70) 33*4882a593Smuzhiyun #define SHIM_CLKCTL (SHIM_OFFSET + 0x78) 34*4882a593Smuzhiyun #define SHIM_CSR2 (SHIM_OFFSET + 0x80) 35*4882a593Smuzhiyun #define SHIM_LTRC (SHIM_OFFSET + 0xE0) 36*4882a593Smuzhiyun #define SHIM_HMDC (SHIM_OFFSET + 0xE8) 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define SHIM_PWMCTRL 0x1000 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun /* 41*4882a593Smuzhiyun * SST SHIM register bits for BYT, BSW, CHT, BDW 42*4882a593Smuzhiyun * Register bit naming and functionaility can differ between devices. 43*4882a593Smuzhiyun */ 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun /* CSR / CS */ 46*4882a593Smuzhiyun #define SHIM_CSR_RST BIT(1) 47*4882a593Smuzhiyun #define SHIM_CSR_SBCS0 BIT(2) 48*4882a593Smuzhiyun #define SHIM_CSR_SBCS1 BIT(3) 49*4882a593Smuzhiyun #define SHIM_CSR_DCS(x) ((x) << 4) 50*4882a593Smuzhiyun #define SHIM_CSR_DCS_MASK (0x7 << 4) 51*4882a593Smuzhiyun #define SHIM_CSR_STALL BIT(10) 52*4882a593Smuzhiyun #define SHIM_CSR_S0IOCS BIT(21) 53*4882a593Smuzhiyun #define SHIM_CSR_S1IOCS BIT(23) 54*4882a593Smuzhiyun #define SHIM_CSR_LPCS BIT(31) 55*4882a593Smuzhiyun #define SHIM_CSR_24MHZ_LPCS \ 56*4882a593Smuzhiyun (SHIM_CSR_SBCS0 | SHIM_CSR_SBCS1 | SHIM_CSR_LPCS) 57*4882a593Smuzhiyun #define SHIM_CSR_24MHZ_NO_LPCS (SHIM_CSR_SBCS0 | SHIM_CSR_SBCS1) 58*4882a593Smuzhiyun #define SHIM_BYT_CSR_RST BIT(0) 59*4882a593Smuzhiyun #define SHIM_BYT_CSR_VECTOR_SEL BIT(1) 60*4882a593Smuzhiyun #define SHIM_BYT_CSR_STALL BIT(2) 61*4882a593Smuzhiyun #define SHIM_BYT_CSR_PWAITMODE BIT(3) 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun /* ISRX / ISC */ 64*4882a593Smuzhiyun #define SHIM_ISRX_BUSY BIT(1) 65*4882a593Smuzhiyun #define SHIM_ISRX_DONE BIT(0) 66*4882a593Smuzhiyun #define SHIM_BYT_ISRX_REQUEST BIT(1) 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun /* ISRD / ISD */ 69*4882a593Smuzhiyun #define SHIM_ISRD_BUSY BIT(1) 70*4882a593Smuzhiyun #define SHIM_ISRD_DONE BIT(0) 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun /* IMRX / IMC */ 73*4882a593Smuzhiyun #define SHIM_IMRX_BUSY BIT(1) 74*4882a593Smuzhiyun #define SHIM_IMRX_DONE BIT(0) 75*4882a593Smuzhiyun #define SHIM_BYT_IMRX_REQUEST BIT(1) 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun /* IMRD / IMD */ 78*4882a593Smuzhiyun #define SHIM_IMRD_DONE BIT(0) 79*4882a593Smuzhiyun #define SHIM_IMRD_BUSY BIT(1) 80*4882a593Smuzhiyun #define SHIM_IMRD_SSP0 BIT(16) 81*4882a593Smuzhiyun #define SHIM_IMRD_DMAC0 BIT(21) 82*4882a593Smuzhiyun #define SHIM_IMRD_DMAC1 BIT(22) 83*4882a593Smuzhiyun #define SHIM_IMRD_DMAC (SHIM_IMRD_DMAC0 | SHIM_IMRD_DMAC1) 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun /* IPCX / IPCC */ 86*4882a593Smuzhiyun #define SHIM_IPCX_DONE BIT(30) 87*4882a593Smuzhiyun #define SHIM_IPCX_BUSY BIT(31) 88*4882a593Smuzhiyun #define SHIM_BYT_IPCX_DONE BIT_ULL(62) 89*4882a593Smuzhiyun #define SHIM_BYT_IPCX_BUSY BIT_ULL(63) 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun /* IPCD */ 92*4882a593Smuzhiyun #define SHIM_IPCD_DONE BIT(30) 93*4882a593Smuzhiyun #define SHIM_IPCD_BUSY BIT(31) 94*4882a593Smuzhiyun #define SHIM_BYT_IPCD_DONE BIT_ULL(62) 95*4882a593Smuzhiyun #define SHIM_BYT_IPCD_BUSY BIT_ULL(63) 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun /* CLKCTL */ 98*4882a593Smuzhiyun #define SHIM_CLKCTL_SMOS(x) ((x) << 24) 99*4882a593Smuzhiyun #define SHIM_CLKCTL_MASK (3 << 24) 100*4882a593Smuzhiyun #define SHIM_CLKCTL_DCPLCG BIT(18) 101*4882a593Smuzhiyun #define SHIM_CLKCTL_SCOE1 BIT(17) 102*4882a593Smuzhiyun #define SHIM_CLKCTL_SCOE0 BIT(16) 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun /* CSR2 / CS2 */ 105*4882a593Smuzhiyun #define SHIM_CSR2_SDFD_SSP0 BIT(1) 106*4882a593Smuzhiyun #define SHIM_CSR2_SDFD_SSP1 BIT(2) 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun /* LTRC */ 109*4882a593Smuzhiyun #define SHIM_LTRC_VAL(x) ((x) << 0) 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun /* HMDC */ 112*4882a593Smuzhiyun #define SHIM_HMDC_HDDA0(x) ((x) << 0) 113*4882a593Smuzhiyun #define SHIM_HMDC_HDDA1(x) ((x) << 7) 114*4882a593Smuzhiyun #define SHIM_HMDC_HDDA_E0_CH0 1 115*4882a593Smuzhiyun #define SHIM_HMDC_HDDA_E0_CH1 2 116*4882a593Smuzhiyun #define SHIM_HMDC_HDDA_E0_CH2 4 117*4882a593Smuzhiyun #define SHIM_HMDC_HDDA_E0_CH3 8 118*4882a593Smuzhiyun #define SHIM_HMDC_HDDA_E1_CH0 SHIM_HMDC_HDDA1(SHIM_HMDC_HDDA_E0_CH0) 119*4882a593Smuzhiyun #define SHIM_HMDC_HDDA_E1_CH1 SHIM_HMDC_HDDA1(SHIM_HMDC_HDDA_E0_CH1) 120*4882a593Smuzhiyun #define SHIM_HMDC_HDDA_E1_CH2 SHIM_HMDC_HDDA1(SHIM_HMDC_HDDA_E0_CH2) 121*4882a593Smuzhiyun #define SHIM_HMDC_HDDA_E1_CH3 SHIM_HMDC_HDDA1(SHIM_HMDC_HDDA_E0_CH3) 122*4882a593Smuzhiyun #define SHIM_HMDC_HDDA_E0_ALLCH \ 123*4882a593Smuzhiyun (SHIM_HMDC_HDDA_E0_CH0 | SHIM_HMDC_HDDA_E0_CH1 | \ 124*4882a593Smuzhiyun SHIM_HMDC_HDDA_E0_CH2 | SHIM_HMDC_HDDA_E0_CH3) 125*4882a593Smuzhiyun #define SHIM_HMDC_HDDA_E1_ALLCH \ 126*4882a593Smuzhiyun (SHIM_HMDC_HDDA_E1_CH0 | SHIM_HMDC_HDDA_E1_CH1 | \ 127*4882a593Smuzhiyun SHIM_HMDC_HDDA_E1_CH2 | SHIM_HMDC_HDDA_E1_CH3) 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /* Audio DSP PCI registers */ 130*4882a593Smuzhiyun #define PCI_VDRTCTL0 0xa0 131*4882a593Smuzhiyun #define PCI_VDRTCTL1 0xa4 132*4882a593Smuzhiyun #define PCI_VDRTCTL2 0xa8 133*4882a593Smuzhiyun #define PCI_VDRTCTL3 0xaC 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun /* VDRTCTL0 */ 136*4882a593Smuzhiyun #define PCI_VDRTCL0_D3PGD BIT(0) 137*4882a593Smuzhiyun #define PCI_VDRTCL0_D3SRAMPGD BIT(1) 138*4882a593Smuzhiyun #define PCI_VDRTCL0_DSRAMPGE_SHIFT 12 139*4882a593Smuzhiyun #define PCI_VDRTCL0_DSRAMPGE_MASK GENMASK(PCI_VDRTCL0_DSRAMPGE_SHIFT + 19,\ 140*4882a593Smuzhiyun PCI_VDRTCL0_DSRAMPGE_SHIFT) 141*4882a593Smuzhiyun #define PCI_VDRTCL0_ISRAMPGE_SHIFT 2 142*4882a593Smuzhiyun #define PCI_VDRTCL0_ISRAMPGE_MASK GENMASK(PCI_VDRTCL0_ISRAMPGE_SHIFT + 9,\ 143*4882a593Smuzhiyun PCI_VDRTCL0_ISRAMPGE_SHIFT) 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun /* VDRTCTL2 */ 146*4882a593Smuzhiyun #define PCI_VDRTCL2_DCLCGE BIT(1) 147*4882a593Smuzhiyun #define PCI_VDRTCL2_DTCGE BIT(10) 148*4882a593Smuzhiyun #define PCI_VDRTCL2_APLLSE_MASK BIT(31) 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun /* PMCS */ 151*4882a593Smuzhiyun #define PCI_PMCS 0x84 152*4882a593Smuzhiyun #define PCI_PMCS_PS_MASK 0x3 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun /* DSP hardware descriptor */ 155*4882a593Smuzhiyun struct sof_intel_dsp_desc { 156*4882a593Smuzhiyun int cores_num; 157*4882a593Smuzhiyun int host_managed_cores_mask; 158*4882a593Smuzhiyun int init_core_mask; /* cores available after fw boot */ 159*4882a593Smuzhiyun int ipc_req; 160*4882a593Smuzhiyun int ipc_req_mask; 161*4882a593Smuzhiyun int ipc_ack; 162*4882a593Smuzhiyun int ipc_ack_mask; 163*4882a593Smuzhiyun int ipc_ctl; 164*4882a593Smuzhiyun int rom_init_timeout; 165*4882a593Smuzhiyun int ssp_count; /* ssp count of the platform */ 166*4882a593Smuzhiyun int ssp_base_offset; /* base address of the SSPs */ 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun extern const struct snd_sof_dsp_ops sof_tng_ops; 170*4882a593Smuzhiyun extern const struct snd_sof_dsp_ops sof_byt_ops; 171*4882a593Smuzhiyun extern const struct snd_sof_dsp_ops sof_cht_ops; 172*4882a593Smuzhiyun extern const struct snd_sof_dsp_ops sof_bdw_ops; 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun extern const struct sof_intel_dsp_desc byt_chip_info; 175*4882a593Smuzhiyun extern const struct sof_intel_dsp_desc cht_chip_info; 176*4882a593Smuzhiyun extern const struct sof_intel_dsp_desc bdw_chip_info; 177*4882a593Smuzhiyun extern const struct sof_intel_dsp_desc tng_chip_info; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun struct sof_intel_stream { 180*4882a593Smuzhiyun size_t posn_offset; 181*4882a593Smuzhiyun }; 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun #endif 184