1*4882a593Smuzhiyun /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause) */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * This file is provided under a dual BSD/GPLv2 license. When using or
4*4882a593Smuzhiyun * redistributing this file, you may do so under either license.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright(c) 2017 Intel Corporation. All rights reserved.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Author: Liam Girdwood <liam.r.girdwood@linux.intel.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #ifndef __SOF_INTEL_HDA_H
12*4882a593Smuzhiyun #define __SOF_INTEL_HDA_H
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/soundwire/sdw.h>
15*4882a593Smuzhiyun #include <linux/soundwire/sdw_intel.h>
16*4882a593Smuzhiyun #include <sound/compress_driver.h>
17*4882a593Smuzhiyun #include <sound/hda_codec.h>
18*4882a593Smuzhiyun #include <sound/hdaudio_ext.h>
19*4882a593Smuzhiyun #include "shim.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* PCI registers */
22*4882a593Smuzhiyun #define PCI_TCSEL 0x44
23*4882a593Smuzhiyun #define PCI_PGCTL PCI_TCSEL
24*4882a593Smuzhiyun #define PCI_CGCTL 0x48
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* PCI_PGCTL bits */
27*4882a593Smuzhiyun #define PCI_PGCTL_ADSPPGD BIT(2)
28*4882a593Smuzhiyun #define PCI_PGCTL_LSRMD_MASK BIT(4)
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* PCI_CGCTL bits */
31*4882a593Smuzhiyun #define PCI_CGCTL_MISCBDCGE_MASK BIT(6)
32*4882a593Smuzhiyun #define PCI_CGCTL_ADSPDCGE BIT(1)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* Legacy HDA registers and bits used - widths are variable */
35*4882a593Smuzhiyun #define SOF_HDA_GCAP 0x0
36*4882a593Smuzhiyun #define SOF_HDA_GCTL 0x8
37*4882a593Smuzhiyun /* accept unsol. response enable */
38*4882a593Smuzhiyun #define SOF_HDA_GCTL_UNSOL BIT(8)
39*4882a593Smuzhiyun #define SOF_HDA_LLCH 0x14
40*4882a593Smuzhiyun #define SOF_HDA_INTCTL 0x20
41*4882a593Smuzhiyun #define SOF_HDA_INTSTS 0x24
42*4882a593Smuzhiyun #define SOF_HDA_WAKESTS 0x0E
43*4882a593Smuzhiyun #define SOF_HDA_WAKESTS_INT_MASK ((1 << 8) - 1)
44*4882a593Smuzhiyun #define SOF_HDA_RIRBSTS 0x5d
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* SOF_HDA_GCTL register bist */
47*4882a593Smuzhiyun #define SOF_HDA_GCTL_RESET BIT(0)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* SOF_HDA_INCTL regs */
50*4882a593Smuzhiyun #define SOF_HDA_INT_GLOBAL_EN BIT(31)
51*4882a593Smuzhiyun #define SOF_HDA_INT_CTRL_EN BIT(30)
52*4882a593Smuzhiyun #define SOF_HDA_INT_ALL_STREAM 0xff
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* SOF_HDA_INTSTS regs */
55*4882a593Smuzhiyun #define SOF_HDA_INTSTS_GIS BIT(31)
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define SOF_HDA_MAX_CAPS 10
58*4882a593Smuzhiyun #define SOF_HDA_CAP_ID_OFF 16
59*4882a593Smuzhiyun #define SOF_HDA_CAP_ID_MASK GENMASK(SOF_HDA_CAP_ID_OFF + 11,\
60*4882a593Smuzhiyun SOF_HDA_CAP_ID_OFF)
61*4882a593Smuzhiyun #define SOF_HDA_CAP_NEXT_MASK 0xFFFF
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define SOF_HDA_GTS_CAP_ID 0x1
64*4882a593Smuzhiyun #define SOF_HDA_ML_CAP_ID 0x2
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define SOF_HDA_PP_CAP_ID 0x3
67*4882a593Smuzhiyun #define SOF_HDA_REG_PP_PPCH 0x10
68*4882a593Smuzhiyun #define SOF_HDA_REG_PP_PPCTL 0x04
69*4882a593Smuzhiyun #define SOF_HDA_REG_PP_PPSTS 0x08
70*4882a593Smuzhiyun #define SOF_HDA_PPCTL_PIE BIT(31)
71*4882a593Smuzhiyun #define SOF_HDA_PPCTL_GPROCEN BIT(30)
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /*Vendor Specific Registers*/
74*4882a593Smuzhiyun #define SOF_HDA_VS_D0I3C 0x104A
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* D0I3C Register fields */
77*4882a593Smuzhiyun #define SOF_HDA_VS_D0I3C_CIP BIT(0) /* Command-In-Progress */
78*4882a593Smuzhiyun #define SOF_HDA_VS_D0I3C_I3 BIT(2) /* D0i3 enable bit */
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* DPIB entry size: 8 Bytes = 2 DWords */
81*4882a593Smuzhiyun #define SOF_HDA_DPIB_ENTRY_SIZE 0x8
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define SOF_HDA_SPIB_CAP_ID 0x4
84*4882a593Smuzhiyun #define SOF_HDA_DRSM_CAP_ID 0x5
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define SOF_HDA_SPIB_BASE 0x08
87*4882a593Smuzhiyun #define SOF_HDA_SPIB_INTERVAL 0x08
88*4882a593Smuzhiyun #define SOF_HDA_SPIB_SPIB 0x00
89*4882a593Smuzhiyun #define SOF_HDA_SPIB_MAXFIFO 0x04
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define SOF_HDA_PPHC_BASE 0x10
92*4882a593Smuzhiyun #define SOF_HDA_PPHC_INTERVAL 0x10
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define SOF_HDA_PPLC_BASE 0x10
95*4882a593Smuzhiyun #define SOF_HDA_PPLC_MULTI 0x10
96*4882a593Smuzhiyun #define SOF_HDA_PPLC_INTERVAL 0x10
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define SOF_HDA_DRSM_BASE 0x08
99*4882a593Smuzhiyun #define SOF_HDA_DRSM_INTERVAL 0x08
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* Descriptor error interrupt */
102*4882a593Smuzhiyun #define SOF_HDA_CL_DMA_SD_INT_DESC_ERR 0x10
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* FIFO error interrupt */
105*4882a593Smuzhiyun #define SOF_HDA_CL_DMA_SD_INT_FIFO_ERR 0x08
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* Buffer completion interrupt */
108*4882a593Smuzhiyun #define SOF_HDA_CL_DMA_SD_INT_COMPLETE 0x04
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #define SOF_HDA_CL_DMA_SD_INT_MASK \
111*4882a593Smuzhiyun (SOF_HDA_CL_DMA_SD_INT_DESC_ERR | \
112*4882a593Smuzhiyun SOF_HDA_CL_DMA_SD_INT_FIFO_ERR | \
113*4882a593Smuzhiyun SOF_HDA_CL_DMA_SD_INT_COMPLETE)
114*4882a593Smuzhiyun #define SOF_HDA_SD_CTL_DMA_START 0x02 /* Stream DMA start bit */
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* Intel HD Audio Code Loader DMA Registers */
117*4882a593Smuzhiyun #define SOF_HDA_ADSP_LOADER_BASE 0x80
118*4882a593Smuzhiyun #define SOF_HDA_ADSP_DPLBASE 0x70
119*4882a593Smuzhiyun #define SOF_HDA_ADSP_DPUBASE 0x74
120*4882a593Smuzhiyun #define SOF_HDA_ADSP_DPLBASE_ENABLE 0x01
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* Stream Registers */
123*4882a593Smuzhiyun #define SOF_HDA_ADSP_REG_CL_SD_CTL 0x00
124*4882a593Smuzhiyun #define SOF_HDA_ADSP_REG_CL_SD_STS 0x03
125*4882a593Smuzhiyun #define SOF_HDA_ADSP_REG_CL_SD_LPIB 0x04
126*4882a593Smuzhiyun #define SOF_HDA_ADSP_REG_CL_SD_CBL 0x08
127*4882a593Smuzhiyun #define SOF_HDA_ADSP_REG_CL_SD_LVI 0x0C
128*4882a593Smuzhiyun #define SOF_HDA_ADSP_REG_CL_SD_FIFOW 0x0E
129*4882a593Smuzhiyun #define SOF_HDA_ADSP_REG_CL_SD_FIFOSIZE 0x10
130*4882a593Smuzhiyun #define SOF_HDA_ADSP_REG_CL_SD_FORMAT 0x12
131*4882a593Smuzhiyun #define SOF_HDA_ADSP_REG_CL_SD_FIFOL 0x14
132*4882a593Smuzhiyun #define SOF_HDA_ADSP_REG_CL_SD_BDLPL 0x18
133*4882a593Smuzhiyun #define SOF_HDA_ADSP_REG_CL_SD_BDLPU 0x1C
134*4882a593Smuzhiyun #define SOF_HDA_ADSP_SD_ENTRY_SIZE 0x20
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* CL: Software Position Based FIFO Capability Registers */
137*4882a593Smuzhiyun #define SOF_DSP_REG_CL_SPBFIFO \
138*4882a593Smuzhiyun (SOF_HDA_ADSP_LOADER_BASE + 0x20)
139*4882a593Smuzhiyun #define SOF_HDA_ADSP_REG_CL_SPBFIFO_SPBFCH 0x0
140*4882a593Smuzhiyun #define SOF_HDA_ADSP_REG_CL_SPBFIFO_SPBFCCTL 0x4
141*4882a593Smuzhiyun #define SOF_HDA_ADSP_REG_CL_SPBFIFO_SPIB 0x8
142*4882a593Smuzhiyun #define SOF_HDA_ADSP_REG_CL_SPBFIFO_MAXFIFOS 0xc
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* Stream Number */
145*4882a593Smuzhiyun #define SOF_HDA_CL_SD_CTL_STREAM_TAG_SHIFT 20
146*4882a593Smuzhiyun #define SOF_HDA_CL_SD_CTL_STREAM_TAG_MASK \
147*4882a593Smuzhiyun GENMASK(SOF_HDA_CL_SD_CTL_STREAM_TAG_SHIFT + 3,\
148*4882a593Smuzhiyun SOF_HDA_CL_SD_CTL_STREAM_TAG_SHIFT)
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun #define HDA_DSP_HDA_BAR 0
151*4882a593Smuzhiyun #define HDA_DSP_PP_BAR 1
152*4882a593Smuzhiyun #define HDA_DSP_SPIB_BAR 2
153*4882a593Smuzhiyun #define HDA_DSP_DRSM_BAR 3
154*4882a593Smuzhiyun #define HDA_DSP_BAR 4
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun #define SRAM_WINDOW_OFFSET(x) (0x80000 + (x) * 0x20000)
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun #define HDA_DSP_MBOX_OFFSET SRAM_WINDOW_OFFSET(0)
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun #define HDA_DSP_PANIC_OFFSET(x) \
161*4882a593Smuzhiyun (((x) & 0xFFFFFF) + HDA_DSP_MBOX_OFFSET)
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* SRAM window 0 FW "registers" */
164*4882a593Smuzhiyun #define HDA_DSP_SRAM_REG_ROM_STATUS (HDA_DSP_MBOX_OFFSET + 0x0)
165*4882a593Smuzhiyun #define HDA_DSP_SRAM_REG_ROM_ERROR (HDA_DSP_MBOX_OFFSET + 0x4)
166*4882a593Smuzhiyun /* FW and ROM share offset 4 */
167*4882a593Smuzhiyun #define HDA_DSP_SRAM_REG_FW_STATUS (HDA_DSP_MBOX_OFFSET + 0x4)
168*4882a593Smuzhiyun #define HDA_DSP_SRAM_REG_FW_TRACEP (HDA_DSP_MBOX_OFFSET + 0x8)
169*4882a593Smuzhiyun #define HDA_DSP_SRAM_REG_FW_END (HDA_DSP_MBOX_OFFSET + 0xc)
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #define HDA_DSP_MBOX_UPLINK_OFFSET 0x81000
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun #define HDA_DSP_STREAM_RESET_TIMEOUT 300
174*4882a593Smuzhiyun /*
175*4882a593Smuzhiyun * Timeout in us, for setting the stream RUN bit, during
176*4882a593Smuzhiyun * start/stop the stream. The timeout expires if new RUN bit
177*4882a593Smuzhiyun * value cannot be read back within the specified time.
178*4882a593Smuzhiyun */
179*4882a593Smuzhiyun #define HDA_DSP_STREAM_RUN_TIMEOUT 300
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun #define HDA_DSP_SPIB_ENABLE 1
182*4882a593Smuzhiyun #define HDA_DSP_SPIB_DISABLE 0
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun #define SOF_HDA_MAX_BUFFER_SIZE (32 * PAGE_SIZE)
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun #define HDA_DSP_STACK_DUMP_SIZE 32
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* ROM status/error values */
189*4882a593Smuzhiyun #define HDA_DSP_ROM_STS_MASK GENMASK(23, 0)
190*4882a593Smuzhiyun #define HDA_DSP_ROM_INIT 0x1
191*4882a593Smuzhiyun #define HDA_DSP_ROM_FW_MANIFEST_LOADED 0x3
192*4882a593Smuzhiyun #define HDA_DSP_ROM_FW_FW_LOADED 0x4
193*4882a593Smuzhiyun #define HDA_DSP_ROM_FW_ENTERED 0x5
194*4882a593Smuzhiyun #define HDA_DSP_ROM_RFW_START 0xf
195*4882a593Smuzhiyun #define HDA_DSP_ROM_CSE_ERROR 40
196*4882a593Smuzhiyun #define HDA_DSP_ROM_CSE_WRONG_RESPONSE 41
197*4882a593Smuzhiyun #define HDA_DSP_ROM_IMR_TO_SMALL 42
198*4882a593Smuzhiyun #define HDA_DSP_ROM_BASE_FW_NOT_FOUND 43
199*4882a593Smuzhiyun #define HDA_DSP_ROM_CSE_VALIDATION_FAILED 44
200*4882a593Smuzhiyun #define HDA_DSP_ROM_IPC_FATAL_ERROR 45
201*4882a593Smuzhiyun #define HDA_DSP_ROM_L2_CACHE_ERROR 46
202*4882a593Smuzhiyun #define HDA_DSP_ROM_LOAD_OFFSET_TO_SMALL 47
203*4882a593Smuzhiyun #define HDA_DSP_ROM_API_PTR_INVALID 50
204*4882a593Smuzhiyun #define HDA_DSP_ROM_BASEFW_INCOMPAT 51
205*4882a593Smuzhiyun #define HDA_DSP_ROM_UNHANDLED_INTERRUPT 0xBEE00000
206*4882a593Smuzhiyun #define HDA_DSP_ROM_MEMORY_HOLE_ECC 0xECC00000
207*4882a593Smuzhiyun #define HDA_DSP_ROM_KERNEL_EXCEPTION 0xCAFE0000
208*4882a593Smuzhiyun #define HDA_DSP_ROM_USER_EXCEPTION 0xBEEF0000
209*4882a593Smuzhiyun #define HDA_DSP_ROM_UNEXPECTED_RESET 0xDECAF000
210*4882a593Smuzhiyun #define HDA_DSP_ROM_NULL_FW_ENTRY 0x4c4c4e55
211*4882a593Smuzhiyun #define HDA_DSP_IPC_PURGE_FW 0x01004000
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* various timeout values */
214*4882a593Smuzhiyun #define HDA_DSP_PU_TIMEOUT 50
215*4882a593Smuzhiyun #define HDA_DSP_PD_TIMEOUT 50
216*4882a593Smuzhiyun #define HDA_DSP_RESET_TIMEOUT_US 50000
217*4882a593Smuzhiyun #define HDA_DSP_BASEFW_TIMEOUT_US 3000000
218*4882a593Smuzhiyun #define HDA_DSP_INIT_TIMEOUT_US 500000
219*4882a593Smuzhiyun #define HDA_DSP_CTRL_RESET_TIMEOUT 100
220*4882a593Smuzhiyun #define HDA_DSP_WAIT_TIMEOUT 500 /* 500 msec */
221*4882a593Smuzhiyun #define HDA_DSP_REG_POLL_INTERVAL_US 500 /* 0.5 msec */
222*4882a593Smuzhiyun #define HDA_DSP_REG_POLL_RETRY_COUNT 50
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun #define HDA_DSP_ADSPIC_IPC 1
225*4882a593Smuzhiyun #define HDA_DSP_ADSPIS_IPC 1
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* Intel HD Audio General DSP Registers */
228*4882a593Smuzhiyun #define HDA_DSP_GEN_BASE 0x0
229*4882a593Smuzhiyun #define HDA_DSP_REG_ADSPCS (HDA_DSP_GEN_BASE + 0x04)
230*4882a593Smuzhiyun #define HDA_DSP_REG_ADSPIC (HDA_DSP_GEN_BASE + 0x08)
231*4882a593Smuzhiyun #define HDA_DSP_REG_ADSPIS (HDA_DSP_GEN_BASE + 0x0C)
232*4882a593Smuzhiyun #define HDA_DSP_REG_ADSPIC2 (HDA_DSP_GEN_BASE + 0x10)
233*4882a593Smuzhiyun #define HDA_DSP_REG_ADSPIS2 (HDA_DSP_GEN_BASE + 0x14)
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun #define HDA_DSP_REG_ADSPIS2_SNDW BIT(5)
236*4882a593Smuzhiyun #define HDA_DSP_REG_SNDW_WAKE_STS 0x2C192
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* Intel HD Audio Inter-Processor Communication Registers */
239*4882a593Smuzhiyun #define HDA_DSP_IPC_BASE 0x40
240*4882a593Smuzhiyun #define HDA_DSP_REG_HIPCT (HDA_DSP_IPC_BASE + 0x00)
241*4882a593Smuzhiyun #define HDA_DSP_REG_HIPCTE (HDA_DSP_IPC_BASE + 0x04)
242*4882a593Smuzhiyun #define HDA_DSP_REG_HIPCI (HDA_DSP_IPC_BASE + 0x08)
243*4882a593Smuzhiyun #define HDA_DSP_REG_HIPCIE (HDA_DSP_IPC_BASE + 0x0C)
244*4882a593Smuzhiyun #define HDA_DSP_REG_HIPCCTL (HDA_DSP_IPC_BASE + 0x10)
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* Intel Vendor Specific Registers */
247*4882a593Smuzhiyun #define HDA_VS_INTEL_EM2 0x1030
248*4882a593Smuzhiyun #define HDA_VS_INTEL_EM2_L1SEN BIT(13)
249*4882a593Smuzhiyun #define HDA_VS_INTEL_LTRP_GB_MASK 0x3F
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* HIPCI */
252*4882a593Smuzhiyun #define HDA_DSP_REG_HIPCI_BUSY BIT(31)
253*4882a593Smuzhiyun #define HDA_DSP_REG_HIPCI_MSG_MASK 0x7FFFFFFF
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* HIPCIE */
256*4882a593Smuzhiyun #define HDA_DSP_REG_HIPCIE_DONE BIT(30)
257*4882a593Smuzhiyun #define HDA_DSP_REG_HIPCIE_MSG_MASK 0x3FFFFFFF
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* HIPCCTL */
260*4882a593Smuzhiyun #define HDA_DSP_REG_HIPCCTL_DONE BIT(1)
261*4882a593Smuzhiyun #define HDA_DSP_REG_HIPCCTL_BUSY BIT(0)
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* HIPCT */
264*4882a593Smuzhiyun #define HDA_DSP_REG_HIPCT_BUSY BIT(31)
265*4882a593Smuzhiyun #define HDA_DSP_REG_HIPCT_MSG_MASK 0x7FFFFFFF
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* HIPCTE */
268*4882a593Smuzhiyun #define HDA_DSP_REG_HIPCTE_MSG_MASK 0x3FFFFFFF
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun #define HDA_DSP_ADSPIC_CL_DMA 0x2
271*4882a593Smuzhiyun #define HDA_DSP_ADSPIS_CL_DMA 0x2
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* Delay before scheduling D0i3 entry */
274*4882a593Smuzhiyun #define BXT_D0I3_DELAY 5000
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun #define FW_CL_STREAM_NUMBER 0x1
277*4882a593Smuzhiyun #define HDA_FW_BOOT_ATTEMPTS 3
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* ADSPCS - Audio DSP Control & Status */
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /*
282*4882a593Smuzhiyun * Core Reset - asserted high
283*4882a593Smuzhiyun * CRST Mask for a given core mask pattern, cm
284*4882a593Smuzhiyun */
285*4882a593Smuzhiyun #define HDA_DSP_ADSPCS_CRST_SHIFT 0
286*4882a593Smuzhiyun #define HDA_DSP_ADSPCS_CRST_MASK(cm) ((cm) << HDA_DSP_ADSPCS_CRST_SHIFT)
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /*
289*4882a593Smuzhiyun * Core run/stall - when set to '1' core is stalled
290*4882a593Smuzhiyun * CSTALL Mask for a given core mask pattern, cm
291*4882a593Smuzhiyun */
292*4882a593Smuzhiyun #define HDA_DSP_ADSPCS_CSTALL_SHIFT 8
293*4882a593Smuzhiyun #define HDA_DSP_ADSPCS_CSTALL_MASK(cm) ((cm) << HDA_DSP_ADSPCS_CSTALL_SHIFT)
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /*
296*4882a593Smuzhiyun * Set Power Active - when set to '1' turn cores on
297*4882a593Smuzhiyun * SPA Mask for a given core mask pattern, cm
298*4882a593Smuzhiyun */
299*4882a593Smuzhiyun #define HDA_DSP_ADSPCS_SPA_SHIFT 16
300*4882a593Smuzhiyun #define HDA_DSP_ADSPCS_SPA_MASK(cm) ((cm) << HDA_DSP_ADSPCS_SPA_SHIFT)
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /*
303*4882a593Smuzhiyun * Current Power Active - power status of cores, set by hardware
304*4882a593Smuzhiyun * CPA Mask for a given core mask pattern, cm
305*4882a593Smuzhiyun */
306*4882a593Smuzhiyun #define HDA_DSP_ADSPCS_CPA_SHIFT 24
307*4882a593Smuzhiyun #define HDA_DSP_ADSPCS_CPA_MASK(cm) ((cm) << HDA_DSP_ADSPCS_CPA_SHIFT)
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /*
310*4882a593Smuzhiyun * Mask for a given number of cores
311*4882a593Smuzhiyun * nc = number of supported cores
312*4882a593Smuzhiyun */
313*4882a593Smuzhiyun #define SOF_DSP_CORES_MASK(nc) GENMASK(((nc) - 1), 0)
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* Intel HD Audio Inter-Processor Communication Registers for Cannonlake*/
316*4882a593Smuzhiyun #define CNL_DSP_IPC_BASE 0xc0
317*4882a593Smuzhiyun #define CNL_DSP_REG_HIPCTDR (CNL_DSP_IPC_BASE + 0x00)
318*4882a593Smuzhiyun #define CNL_DSP_REG_HIPCTDA (CNL_DSP_IPC_BASE + 0x04)
319*4882a593Smuzhiyun #define CNL_DSP_REG_HIPCTDD (CNL_DSP_IPC_BASE + 0x08)
320*4882a593Smuzhiyun #define CNL_DSP_REG_HIPCIDR (CNL_DSP_IPC_BASE + 0x10)
321*4882a593Smuzhiyun #define CNL_DSP_REG_HIPCIDA (CNL_DSP_IPC_BASE + 0x14)
322*4882a593Smuzhiyun #define CNL_DSP_REG_HIPCIDD (CNL_DSP_IPC_BASE + 0x18)
323*4882a593Smuzhiyun #define CNL_DSP_REG_HIPCCTL (CNL_DSP_IPC_BASE + 0x28)
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* HIPCI */
326*4882a593Smuzhiyun #define CNL_DSP_REG_HIPCIDR_BUSY BIT(31)
327*4882a593Smuzhiyun #define CNL_DSP_REG_HIPCIDR_MSG_MASK 0x7FFFFFFF
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* HIPCIE */
330*4882a593Smuzhiyun #define CNL_DSP_REG_HIPCIDA_DONE BIT(31)
331*4882a593Smuzhiyun #define CNL_DSP_REG_HIPCIDA_MSG_MASK 0x7FFFFFFF
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun /* HIPCCTL */
334*4882a593Smuzhiyun #define CNL_DSP_REG_HIPCCTL_DONE BIT(1)
335*4882a593Smuzhiyun #define CNL_DSP_REG_HIPCCTL_BUSY BIT(0)
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* HIPCT */
338*4882a593Smuzhiyun #define CNL_DSP_REG_HIPCTDR_BUSY BIT(31)
339*4882a593Smuzhiyun #define CNL_DSP_REG_HIPCTDR_MSG_MASK 0x7FFFFFFF
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /* HIPCTDA */
342*4882a593Smuzhiyun #define CNL_DSP_REG_HIPCTDA_DONE BIT(31)
343*4882a593Smuzhiyun #define CNL_DSP_REG_HIPCTDA_MSG_MASK 0x7FFFFFFF
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* HIPCTDD */
346*4882a593Smuzhiyun #define CNL_DSP_REG_HIPCTDD_MSG_MASK 0x7FFFFFFF
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /* BDL */
349*4882a593Smuzhiyun #define HDA_DSP_BDL_SIZE 4096
350*4882a593Smuzhiyun #define HDA_DSP_MAX_BDL_ENTRIES \
351*4882a593Smuzhiyun (HDA_DSP_BDL_SIZE / sizeof(struct sof_intel_dsp_bdl))
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* Number of DAIs */
354*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA_PROBES)
357*4882a593Smuzhiyun #define SOF_SKL_NUM_DAIS 16
358*4882a593Smuzhiyun #else
359*4882a593Smuzhiyun #define SOF_SKL_NUM_DAIS 15
360*4882a593Smuzhiyun #endif
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun #else
363*4882a593Smuzhiyun #define SOF_SKL_NUM_DAIS 8
364*4882a593Smuzhiyun #endif
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /* Intel HD Audio SRAM Window 0*/
367*4882a593Smuzhiyun #define HDA_ADSP_SRAM0_BASE_SKL 0x8000
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* Firmware status window */
370*4882a593Smuzhiyun #define HDA_ADSP_FW_STATUS_SKL HDA_ADSP_SRAM0_BASE_SKL
371*4882a593Smuzhiyun #define HDA_ADSP_ERROR_CODE_SKL (HDA_ADSP_FW_STATUS_SKL + 0x4)
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /* Host Device Memory Space */
374*4882a593Smuzhiyun #define APL_SSP_BASE_OFFSET 0x2000
375*4882a593Smuzhiyun #define CNL_SSP_BASE_OFFSET 0x10000
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* Host Device Memory Size of a Single SSP */
378*4882a593Smuzhiyun #define SSP_DEV_MEM_SIZE 0x1000
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /* SSP Count of the Platform */
381*4882a593Smuzhiyun #define APL_SSP_COUNT 6
382*4882a593Smuzhiyun #define CNL_SSP_COUNT 3
383*4882a593Smuzhiyun #define ICL_SSP_COUNT 6
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* SSP Registers */
386*4882a593Smuzhiyun #define SSP_SSC1_OFFSET 0x4
387*4882a593Smuzhiyun #define SSP_SET_SCLK_SLAVE BIT(25)
388*4882a593Smuzhiyun #define SSP_SET_SFRM_SLAVE BIT(24)
389*4882a593Smuzhiyun #define SSP_SET_SLAVE (SSP_SET_SCLK_SLAVE | SSP_SET_SFRM_SLAVE)
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun #define HDA_IDISP_CODEC(x) ((x) & BIT(2))
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun struct sof_intel_dsp_bdl {
394*4882a593Smuzhiyun __le32 addr_l;
395*4882a593Smuzhiyun __le32 addr_h;
396*4882a593Smuzhiyun __le32 size;
397*4882a593Smuzhiyun __le32 ioc;
398*4882a593Smuzhiyun } __attribute((packed));
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun #define SOF_HDA_PLAYBACK_STREAMS 16
401*4882a593Smuzhiyun #define SOF_HDA_CAPTURE_STREAMS 16
402*4882a593Smuzhiyun #define SOF_HDA_PLAYBACK 0
403*4882a593Smuzhiyun #define SOF_HDA_CAPTURE 1
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /*
406*4882a593Smuzhiyun * Time in ms for opportunistic D0I3 entry delay.
407*4882a593Smuzhiyun * This has been deliberately chosen to be long to avoid race conditions.
408*4882a593Smuzhiyun * Could be optimized in future.
409*4882a593Smuzhiyun */
410*4882a593Smuzhiyun #define SOF_HDA_D0I3_WORK_DELAY_MS 5000
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* HDA DSP D0 substate */
413*4882a593Smuzhiyun enum sof_hda_D0_substate {
414*4882a593Smuzhiyun SOF_HDA_DSP_PM_D0I0, /* default D0 substate */
415*4882a593Smuzhiyun SOF_HDA_DSP_PM_D0I3, /* low power D0 substate */
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* represents DSP HDA controller frontend - i.e. host facing control */
419*4882a593Smuzhiyun struct sof_intel_hda_dev {
420*4882a593Smuzhiyun int boot_iteration;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun struct hda_bus hbus;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* hw config */
425*4882a593Smuzhiyun const struct sof_intel_dsp_desc *desc;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /* trace */
428*4882a593Smuzhiyun struct hdac_ext_stream *dtrace_stream;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /* if position update IPC needed */
431*4882a593Smuzhiyun u32 no_ipc_position;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /* the maximum number of streams (playback + capture) supported */
434*4882a593Smuzhiyun u32 stream_max;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* PM related */
437*4882a593Smuzhiyun bool l1_support_changed;/* during suspend, is L1SEN changed or not */
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /* DMIC device */
440*4882a593Smuzhiyun struct platform_device *dmic_dev;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /* delayed work to enter D0I3 opportunistically */
443*4882a593Smuzhiyun struct delayed_work d0i3_work;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /* ACPI information stored between scan and probe steps */
446*4882a593Smuzhiyun struct sdw_intel_acpi_info info;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /* sdw context allocated by SoundWire driver */
449*4882a593Smuzhiyun struct sdw_intel_ctx *sdw;
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun
sof_to_bus(struct snd_sof_dev * s)452*4882a593Smuzhiyun static inline struct hdac_bus *sof_to_bus(struct snd_sof_dev *s)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun struct sof_intel_hda_dev *hda = s->pdata->hw_pdata;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun return &hda->hbus.core;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
sof_to_hbus(struct snd_sof_dev * s)459*4882a593Smuzhiyun static inline struct hda_bus *sof_to_hbus(struct snd_sof_dev *s)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun struct sof_intel_hda_dev *hda = s->pdata->hw_pdata;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun return &hda->hbus;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun struct sof_intel_hda_stream {
467*4882a593Smuzhiyun struct snd_sof_dev *sdev;
468*4882a593Smuzhiyun struct hdac_ext_stream hda_stream;
469*4882a593Smuzhiyun struct sof_intel_stream stream;
470*4882a593Smuzhiyun int host_reserved; /* reserve host DMA channel */
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun #define hstream_to_sof_hda_stream(hstream) \
474*4882a593Smuzhiyun container_of(hstream, struct sof_intel_hda_stream, hda_stream)
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun #define bus_to_sof_hda(bus) \
477*4882a593Smuzhiyun container_of(bus, struct sof_intel_hda_dev, hbus.core)
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun #define SOF_STREAM_SD_OFFSET(s) \
480*4882a593Smuzhiyun (SOF_HDA_ADSP_SD_ENTRY_SIZE * ((s)->index) \
481*4882a593Smuzhiyun + SOF_HDA_ADSP_LOADER_BASE)
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun /*
484*4882a593Smuzhiyun * DSP Core services.
485*4882a593Smuzhiyun */
486*4882a593Smuzhiyun int hda_dsp_probe(struct snd_sof_dev *sdev);
487*4882a593Smuzhiyun int hda_dsp_remove(struct snd_sof_dev *sdev);
488*4882a593Smuzhiyun int hda_dsp_core_reset_enter(struct snd_sof_dev *sdev,
489*4882a593Smuzhiyun unsigned int core_mask);
490*4882a593Smuzhiyun int hda_dsp_core_reset_leave(struct snd_sof_dev *sdev,
491*4882a593Smuzhiyun unsigned int core_mask);
492*4882a593Smuzhiyun int hda_dsp_core_stall_reset(struct snd_sof_dev *sdev, unsigned int core_mask);
493*4882a593Smuzhiyun int hda_dsp_core_run(struct snd_sof_dev *sdev, unsigned int core_mask);
494*4882a593Smuzhiyun int hda_dsp_core_power_up(struct snd_sof_dev *sdev, unsigned int core_mask);
495*4882a593Smuzhiyun int hda_dsp_enable_core(struct snd_sof_dev *sdev, unsigned int core_mask);
496*4882a593Smuzhiyun int hda_dsp_core_power_down(struct snd_sof_dev *sdev, unsigned int core_mask);
497*4882a593Smuzhiyun bool hda_dsp_core_is_enabled(struct snd_sof_dev *sdev,
498*4882a593Smuzhiyun unsigned int core_mask);
499*4882a593Smuzhiyun int hda_dsp_core_reset_power_down(struct snd_sof_dev *sdev,
500*4882a593Smuzhiyun unsigned int core_mask);
501*4882a593Smuzhiyun void hda_dsp_ipc_int_enable(struct snd_sof_dev *sdev);
502*4882a593Smuzhiyun void hda_dsp_ipc_int_disable(struct snd_sof_dev *sdev);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun int hda_dsp_set_power_state(struct snd_sof_dev *sdev,
505*4882a593Smuzhiyun const struct sof_dsp_power_state *target_state);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun int hda_dsp_suspend(struct snd_sof_dev *sdev, u32 target_state);
508*4882a593Smuzhiyun int hda_dsp_resume(struct snd_sof_dev *sdev);
509*4882a593Smuzhiyun int hda_dsp_runtime_suspend(struct snd_sof_dev *sdev);
510*4882a593Smuzhiyun int hda_dsp_runtime_resume(struct snd_sof_dev *sdev);
511*4882a593Smuzhiyun int hda_dsp_runtime_idle(struct snd_sof_dev *sdev);
512*4882a593Smuzhiyun int hda_dsp_set_hw_params_upon_resume(struct snd_sof_dev *sdev);
513*4882a593Smuzhiyun void hda_dsp_dump_skl(struct snd_sof_dev *sdev, u32 flags);
514*4882a593Smuzhiyun void hda_dsp_dump(struct snd_sof_dev *sdev, u32 flags);
515*4882a593Smuzhiyun void hda_ipc_dump(struct snd_sof_dev *sdev);
516*4882a593Smuzhiyun void hda_ipc_irq_dump(struct snd_sof_dev *sdev);
517*4882a593Smuzhiyun void hda_dsp_d0i3_work(struct work_struct *work);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /*
520*4882a593Smuzhiyun * DSP PCM Operations.
521*4882a593Smuzhiyun */
522*4882a593Smuzhiyun u32 hda_dsp_get_mult_div(struct snd_sof_dev *sdev, int rate);
523*4882a593Smuzhiyun u32 hda_dsp_get_bits(struct snd_sof_dev *sdev, int sample_bits);
524*4882a593Smuzhiyun int hda_dsp_pcm_open(struct snd_sof_dev *sdev,
525*4882a593Smuzhiyun struct snd_pcm_substream *substream);
526*4882a593Smuzhiyun int hda_dsp_pcm_close(struct snd_sof_dev *sdev,
527*4882a593Smuzhiyun struct snd_pcm_substream *substream);
528*4882a593Smuzhiyun int hda_dsp_pcm_hw_params(struct snd_sof_dev *sdev,
529*4882a593Smuzhiyun struct snd_pcm_substream *substream,
530*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
531*4882a593Smuzhiyun struct sof_ipc_stream_params *ipc_params);
532*4882a593Smuzhiyun int hda_dsp_stream_hw_free(struct snd_sof_dev *sdev,
533*4882a593Smuzhiyun struct snd_pcm_substream *substream);
534*4882a593Smuzhiyun int hda_dsp_pcm_trigger(struct snd_sof_dev *sdev,
535*4882a593Smuzhiyun struct snd_pcm_substream *substream, int cmd);
536*4882a593Smuzhiyun snd_pcm_uframes_t hda_dsp_pcm_pointer(struct snd_sof_dev *sdev,
537*4882a593Smuzhiyun struct snd_pcm_substream *substream);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /*
540*4882a593Smuzhiyun * DSP Stream Operations.
541*4882a593Smuzhiyun */
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun int hda_dsp_stream_init(struct snd_sof_dev *sdev);
544*4882a593Smuzhiyun void hda_dsp_stream_free(struct snd_sof_dev *sdev);
545*4882a593Smuzhiyun int hda_dsp_stream_hw_params(struct snd_sof_dev *sdev,
546*4882a593Smuzhiyun struct hdac_ext_stream *stream,
547*4882a593Smuzhiyun struct snd_dma_buffer *dmab,
548*4882a593Smuzhiyun struct snd_pcm_hw_params *params);
549*4882a593Smuzhiyun int hda_dsp_iccmax_stream_hw_params(struct snd_sof_dev *sdev, struct hdac_ext_stream *stream,
550*4882a593Smuzhiyun struct snd_dma_buffer *dmab,
551*4882a593Smuzhiyun struct snd_pcm_hw_params *params);
552*4882a593Smuzhiyun int hda_dsp_stream_trigger(struct snd_sof_dev *sdev,
553*4882a593Smuzhiyun struct hdac_ext_stream *stream, int cmd);
554*4882a593Smuzhiyun irqreturn_t hda_dsp_stream_threaded_handler(int irq, void *context);
555*4882a593Smuzhiyun int hda_dsp_stream_setup_bdl(struct snd_sof_dev *sdev,
556*4882a593Smuzhiyun struct snd_dma_buffer *dmab,
557*4882a593Smuzhiyun struct hdac_stream *stream);
558*4882a593Smuzhiyun bool hda_dsp_check_ipc_irq(struct snd_sof_dev *sdev);
559*4882a593Smuzhiyun bool hda_dsp_check_stream_irq(struct snd_sof_dev *sdev);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun struct hdac_ext_stream *
562*4882a593Smuzhiyun hda_dsp_stream_get(struct snd_sof_dev *sdev, int direction);
563*4882a593Smuzhiyun int hda_dsp_stream_put(struct snd_sof_dev *sdev, int direction, int stream_tag);
564*4882a593Smuzhiyun int hda_dsp_stream_spib_config(struct snd_sof_dev *sdev,
565*4882a593Smuzhiyun struct hdac_ext_stream *stream,
566*4882a593Smuzhiyun int enable, u32 size);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun void hda_ipc_msg_data(struct snd_sof_dev *sdev,
569*4882a593Smuzhiyun struct snd_pcm_substream *substream,
570*4882a593Smuzhiyun void *p, size_t sz);
571*4882a593Smuzhiyun int hda_ipc_pcm_params(struct snd_sof_dev *sdev,
572*4882a593Smuzhiyun struct snd_pcm_substream *substream,
573*4882a593Smuzhiyun const struct sof_ipc_pcm_params_reply *reply);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA_PROBES)
576*4882a593Smuzhiyun /*
577*4882a593Smuzhiyun * Probe Compress Operations.
578*4882a593Smuzhiyun */
579*4882a593Smuzhiyun int hda_probe_compr_assign(struct snd_sof_dev *sdev,
580*4882a593Smuzhiyun struct snd_compr_stream *cstream,
581*4882a593Smuzhiyun struct snd_soc_dai *dai);
582*4882a593Smuzhiyun int hda_probe_compr_free(struct snd_sof_dev *sdev,
583*4882a593Smuzhiyun struct snd_compr_stream *cstream,
584*4882a593Smuzhiyun struct snd_soc_dai *dai);
585*4882a593Smuzhiyun int hda_probe_compr_set_params(struct snd_sof_dev *sdev,
586*4882a593Smuzhiyun struct snd_compr_stream *cstream,
587*4882a593Smuzhiyun struct snd_compr_params *params,
588*4882a593Smuzhiyun struct snd_soc_dai *dai);
589*4882a593Smuzhiyun int hda_probe_compr_trigger(struct snd_sof_dev *sdev,
590*4882a593Smuzhiyun struct snd_compr_stream *cstream, int cmd,
591*4882a593Smuzhiyun struct snd_soc_dai *dai);
592*4882a593Smuzhiyun int hda_probe_compr_pointer(struct snd_sof_dev *sdev,
593*4882a593Smuzhiyun struct snd_compr_stream *cstream,
594*4882a593Smuzhiyun struct snd_compr_tstamp *tstamp,
595*4882a593Smuzhiyun struct snd_soc_dai *dai);
596*4882a593Smuzhiyun #endif
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun /*
599*4882a593Smuzhiyun * DSP IPC Operations.
600*4882a593Smuzhiyun */
601*4882a593Smuzhiyun int hda_dsp_ipc_send_msg(struct snd_sof_dev *sdev,
602*4882a593Smuzhiyun struct snd_sof_ipc_msg *msg);
603*4882a593Smuzhiyun void hda_dsp_ipc_get_reply(struct snd_sof_dev *sdev);
604*4882a593Smuzhiyun int hda_dsp_ipc_get_mailbox_offset(struct snd_sof_dev *sdev);
605*4882a593Smuzhiyun int hda_dsp_ipc_get_window_offset(struct snd_sof_dev *sdev, u32 id);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun irqreturn_t hda_dsp_ipc_irq_thread(int irq, void *context);
608*4882a593Smuzhiyun int hda_dsp_ipc_cmd_done(struct snd_sof_dev *sdev, int dir);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /*
611*4882a593Smuzhiyun * DSP Code loader.
612*4882a593Smuzhiyun */
613*4882a593Smuzhiyun int hda_dsp_cl_boot_firmware(struct snd_sof_dev *sdev);
614*4882a593Smuzhiyun int hda_dsp_cl_boot_firmware_iccmax(struct snd_sof_dev *sdev);
615*4882a593Smuzhiyun int hda_dsp_cl_boot_firmware_skl(struct snd_sof_dev *sdev);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun /* pre and post fw run ops */
618*4882a593Smuzhiyun int hda_dsp_pre_fw_run(struct snd_sof_dev *sdev);
619*4882a593Smuzhiyun int hda_dsp_post_fw_run(struct snd_sof_dev *sdev);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun /*
622*4882a593Smuzhiyun * HDA Controller Operations.
623*4882a593Smuzhiyun */
624*4882a593Smuzhiyun int hda_dsp_ctrl_get_caps(struct snd_sof_dev *sdev);
625*4882a593Smuzhiyun void hda_dsp_ctrl_ppcap_enable(struct snd_sof_dev *sdev, bool enable);
626*4882a593Smuzhiyun void hda_dsp_ctrl_ppcap_int_enable(struct snd_sof_dev *sdev, bool enable);
627*4882a593Smuzhiyun int hda_dsp_ctrl_link_reset(struct snd_sof_dev *sdev, bool reset);
628*4882a593Smuzhiyun void hda_dsp_ctrl_misc_clock_gating(struct snd_sof_dev *sdev, bool enable);
629*4882a593Smuzhiyun int hda_dsp_ctrl_clock_power_gating(struct snd_sof_dev *sdev, bool enable);
630*4882a593Smuzhiyun int hda_dsp_ctrl_init_chip(struct snd_sof_dev *sdev, bool full_reset);
631*4882a593Smuzhiyun void hda_dsp_ctrl_stop_chip(struct snd_sof_dev *sdev);
632*4882a593Smuzhiyun /*
633*4882a593Smuzhiyun * HDA bus operations.
634*4882a593Smuzhiyun */
635*4882a593Smuzhiyun void sof_hda_bus_init(struct hdac_bus *bus, struct device *dev);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
638*4882a593Smuzhiyun /*
639*4882a593Smuzhiyun * HDA Codec operations.
640*4882a593Smuzhiyun */
641*4882a593Smuzhiyun void hda_codec_probe_bus(struct snd_sof_dev *sdev,
642*4882a593Smuzhiyun bool hda_codec_use_common_hdmi);
643*4882a593Smuzhiyun void hda_codec_jack_wake_enable(struct snd_sof_dev *sdev);
644*4882a593Smuzhiyun void hda_codec_jack_check(struct snd_sof_dev *sdev);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun #endif /* CONFIG_SND_SOC_SOF_HDA */
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA) && \
649*4882a593Smuzhiyun (IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI) || \
650*4882a593Smuzhiyun IS_ENABLED(CONFIG_SND_SOC_HDAC_HDMI))
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun void hda_codec_i915_display_power(struct snd_sof_dev *sdev, bool enable);
653*4882a593Smuzhiyun int hda_codec_i915_init(struct snd_sof_dev *sdev);
654*4882a593Smuzhiyun int hda_codec_i915_exit(struct snd_sof_dev *sdev);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun #else
657*4882a593Smuzhiyun
hda_codec_i915_display_power(struct snd_sof_dev * sdev,bool enable)658*4882a593Smuzhiyun static inline void hda_codec_i915_display_power(struct snd_sof_dev *sdev,
659*4882a593Smuzhiyun bool enable) { }
hda_codec_i915_init(struct snd_sof_dev * sdev)660*4882a593Smuzhiyun static inline int hda_codec_i915_init(struct snd_sof_dev *sdev) { return 0; }
hda_codec_i915_exit(struct snd_sof_dev * sdev)661*4882a593Smuzhiyun static inline int hda_codec_i915_exit(struct snd_sof_dev *sdev) { return 0; }
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun #endif
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun /*
666*4882a593Smuzhiyun * Trace Control.
667*4882a593Smuzhiyun */
668*4882a593Smuzhiyun int hda_dsp_trace_init(struct snd_sof_dev *sdev, u32 *stream_tag);
669*4882a593Smuzhiyun int hda_dsp_trace_release(struct snd_sof_dev *sdev);
670*4882a593Smuzhiyun int hda_dsp_trace_trigger(struct snd_sof_dev *sdev, int cmd);
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun /*
673*4882a593Smuzhiyun * SoundWire support
674*4882a593Smuzhiyun */
675*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_SOF_INTEL_SOUNDWIRE)
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun int hda_sdw_startup(struct snd_sof_dev *sdev);
678*4882a593Smuzhiyun void hda_sdw_int_enable(struct snd_sof_dev *sdev, bool enable);
679*4882a593Smuzhiyun void hda_sdw_process_wakeen(struct snd_sof_dev *sdev);
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun #else
682*4882a593Smuzhiyun
hda_sdw_acpi_scan(struct snd_sof_dev * sdev)683*4882a593Smuzhiyun static inline int hda_sdw_acpi_scan(struct snd_sof_dev *sdev)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun return 0;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
hda_sdw_probe(struct snd_sof_dev * sdev)688*4882a593Smuzhiyun static inline int hda_sdw_probe(struct snd_sof_dev *sdev)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun return 0;
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun
hda_sdw_startup(struct snd_sof_dev * sdev)693*4882a593Smuzhiyun static inline int hda_sdw_startup(struct snd_sof_dev *sdev)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun return 0;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
hda_sdw_exit(struct snd_sof_dev * sdev)698*4882a593Smuzhiyun static inline int hda_sdw_exit(struct snd_sof_dev *sdev)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun return 0;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
hda_sdw_int_enable(struct snd_sof_dev * sdev,bool enable)703*4882a593Smuzhiyun static inline void hda_sdw_int_enable(struct snd_sof_dev *sdev, bool enable)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun
hda_dsp_check_sdw_irq(struct snd_sof_dev * sdev)707*4882a593Smuzhiyun static inline bool hda_dsp_check_sdw_irq(struct snd_sof_dev *sdev)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun return false;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
hda_dsp_sdw_thread(int irq,void * context)712*4882a593Smuzhiyun static inline irqreturn_t hda_dsp_sdw_thread(int irq, void *context)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun return IRQ_HANDLED;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
hda_sdw_check_wakeen_irq(struct snd_sof_dev * sdev)717*4882a593Smuzhiyun static inline bool hda_sdw_check_wakeen_irq(struct snd_sof_dev *sdev)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun return false;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
hda_sdw_process_wakeen(struct snd_sof_dev * sdev)722*4882a593Smuzhiyun static inline void hda_sdw_process_wakeen(struct snd_sof_dev *sdev)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun #endif
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun /* common dai driver */
728*4882a593Smuzhiyun extern struct snd_soc_dai_driver skl_dai[];
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun /*
731*4882a593Smuzhiyun * Platform Specific HW abstraction Ops.
732*4882a593Smuzhiyun */
733*4882a593Smuzhiyun extern const struct snd_sof_dsp_ops sof_apl_ops;
734*4882a593Smuzhiyun extern const struct snd_sof_dsp_ops sof_cnl_ops;
735*4882a593Smuzhiyun extern const struct snd_sof_dsp_ops sof_tgl_ops;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun extern const struct sof_intel_dsp_desc apl_chip_info;
738*4882a593Smuzhiyun extern const struct sof_intel_dsp_desc cnl_chip_info;
739*4882a593Smuzhiyun extern const struct sof_intel_dsp_desc skl_chip_info;
740*4882a593Smuzhiyun extern const struct sof_intel_dsp_desc icl_chip_info;
741*4882a593Smuzhiyun extern const struct sof_intel_dsp_desc tgl_chip_info;
742*4882a593Smuzhiyun extern const struct sof_intel_dsp_desc tglh_chip_info;
743*4882a593Smuzhiyun extern const struct sof_intel_dsp_desc ehl_chip_info;
744*4882a593Smuzhiyun extern const struct sof_intel_dsp_desc jsl_chip_info;
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun /* machine driver select */
747*4882a593Smuzhiyun void hda_machine_select(struct snd_sof_dev *sdev);
748*4882a593Smuzhiyun void hda_set_mach_params(const struct snd_soc_acpi_mach *mach,
749*4882a593Smuzhiyun struct device *dev);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun #endif
752