1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // This file is provided under a dual BSD/GPLv2 license. When using or
4*4882a593Smuzhiyun // redistributing this file, you may do so under either license.
5*4882a593Smuzhiyun //
6*4882a593Smuzhiyun // Copyright(c) 2018 Intel Corporation. All rights reserved.
7*4882a593Smuzhiyun //
8*4882a593Smuzhiyun // Authors: Liam Girdwood <liam.r.girdwood@linux.intel.com>
9*4882a593Smuzhiyun // Ranjani Sridharan <ranjani.sridharan@linux.intel.com>
10*4882a593Smuzhiyun // Rander Wang <rander.wang@intel.com>
11*4882a593Smuzhiyun // Keyon Jie <yang.jie@linux.intel.com>
12*4882a593Smuzhiyun //
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun /*
15*4882a593Smuzhiyun * Hardware interface for audio DSP on Cannonlake.
16*4882a593Smuzhiyun */
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "../ops.h"
19*4882a593Smuzhiyun #include "hda.h"
20*4882a593Smuzhiyun #include "hda-ipc.h"
21*4882a593Smuzhiyun #include "../sof-audio.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun static const struct snd_sof_debugfs_map cnl_dsp_debugfs[] = {
24*4882a593Smuzhiyun {"hda", HDA_DSP_HDA_BAR, 0, 0x4000, SOF_DEBUGFS_ACCESS_ALWAYS},
25*4882a593Smuzhiyun {"pp", HDA_DSP_PP_BAR, 0, 0x1000, SOF_DEBUGFS_ACCESS_ALWAYS},
26*4882a593Smuzhiyun {"dsp", HDA_DSP_BAR, 0, 0x10000, SOF_DEBUGFS_ACCESS_ALWAYS},
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun static void cnl_ipc_host_done(struct snd_sof_dev *sdev);
30*4882a593Smuzhiyun static void cnl_ipc_dsp_done(struct snd_sof_dev *sdev);
31*4882a593Smuzhiyun
cnl_ipc_irq_thread(int irq,void * context)32*4882a593Smuzhiyun irqreturn_t cnl_ipc_irq_thread(int irq, void *context)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun struct snd_sof_dev *sdev = context;
35*4882a593Smuzhiyun u32 hipci;
36*4882a593Smuzhiyun u32 hipcida;
37*4882a593Smuzhiyun u32 hipctdr;
38*4882a593Smuzhiyun u32 hipctdd;
39*4882a593Smuzhiyun u32 msg;
40*4882a593Smuzhiyun u32 msg_ext;
41*4882a593Smuzhiyun bool ipc_irq = false;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun hipcida = snd_sof_dsp_read(sdev, HDA_DSP_BAR, CNL_DSP_REG_HIPCIDA);
44*4882a593Smuzhiyun hipctdr = snd_sof_dsp_read(sdev, HDA_DSP_BAR, CNL_DSP_REG_HIPCTDR);
45*4882a593Smuzhiyun hipctdd = snd_sof_dsp_read(sdev, HDA_DSP_BAR, CNL_DSP_REG_HIPCTDD);
46*4882a593Smuzhiyun hipci = snd_sof_dsp_read(sdev, HDA_DSP_BAR, CNL_DSP_REG_HIPCIDR);
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* reply message from DSP */
49*4882a593Smuzhiyun if (hipcida & CNL_DSP_REG_HIPCIDA_DONE) {
50*4882a593Smuzhiyun msg_ext = hipci & CNL_DSP_REG_HIPCIDR_MSG_MASK;
51*4882a593Smuzhiyun msg = hipcida & CNL_DSP_REG_HIPCIDA_MSG_MASK;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun dev_vdbg(sdev->dev,
54*4882a593Smuzhiyun "ipc: firmware response, msg:0x%x, msg_ext:0x%x\n",
55*4882a593Smuzhiyun msg, msg_ext);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* mask Done interrupt */
58*4882a593Smuzhiyun snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR,
59*4882a593Smuzhiyun CNL_DSP_REG_HIPCCTL,
60*4882a593Smuzhiyun CNL_DSP_REG_HIPCCTL_DONE, 0);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun spin_lock_irq(&sdev->ipc_lock);
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* handle immediate reply from DSP core */
65*4882a593Smuzhiyun hda_dsp_ipc_get_reply(sdev);
66*4882a593Smuzhiyun snd_sof_ipc_reply(sdev, msg);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun cnl_ipc_dsp_done(sdev);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun spin_unlock_irq(&sdev->ipc_lock);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun ipc_irq = true;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* new message from DSP */
76*4882a593Smuzhiyun if (hipctdr & CNL_DSP_REG_HIPCTDR_BUSY) {
77*4882a593Smuzhiyun msg = hipctdr & CNL_DSP_REG_HIPCTDR_MSG_MASK;
78*4882a593Smuzhiyun msg_ext = hipctdd & CNL_DSP_REG_HIPCTDD_MSG_MASK;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun dev_vdbg(sdev->dev,
81*4882a593Smuzhiyun "ipc: firmware initiated, msg:0x%x, msg_ext:0x%x\n",
82*4882a593Smuzhiyun msg, msg_ext);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* handle messages from DSP */
85*4882a593Smuzhiyun if ((hipctdr & SOF_IPC_PANIC_MAGIC_MASK) ==
86*4882a593Smuzhiyun SOF_IPC_PANIC_MAGIC) {
87*4882a593Smuzhiyun snd_sof_dsp_panic(sdev, HDA_DSP_PANIC_OFFSET(msg_ext));
88*4882a593Smuzhiyun } else {
89*4882a593Smuzhiyun snd_sof_ipc_msgs_rx(sdev);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun cnl_ipc_host_done(sdev);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun ipc_irq = true;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun if (!ipc_irq) {
98*4882a593Smuzhiyun /*
99*4882a593Smuzhiyun * This interrupt is not shared so no need to return IRQ_NONE.
100*4882a593Smuzhiyun */
101*4882a593Smuzhiyun dev_dbg_ratelimited(sdev->dev,
102*4882a593Smuzhiyun "nothing to do in IPC IRQ thread\n");
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun return IRQ_HANDLED;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
cnl_ipc_host_done(struct snd_sof_dev * sdev)108*4882a593Smuzhiyun static void cnl_ipc_host_done(struct snd_sof_dev *sdev)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun /*
111*4882a593Smuzhiyun * clear busy interrupt to tell dsp controller this
112*4882a593Smuzhiyun * interrupt has been accepted, not trigger it again
113*4882a593Smuzhiyun */
114*4882a593Smuzhiyun snd_sof_dsp_update_bits_forced(sdev, HDA_DSP_BAR,
115*4882a593Smuzhiyun CNL_DSP_REG_HIPCTDR,
116*4882a593Smuzhiyun CNL_DSP_REG_HIPCTDR_BUSY,
117*4882a593Smuzhiyun CNL_DSP_REG_HIPCTDR_BUSY);
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun * set done bit to ack dsp the msg has been
120*4882a593Smuzhiyun * processed and send reply msg to dsp
121*4882a593Smuzhiyun */
122*4882a593Smuzhiyun snd_sof_dsp_update_bits_forced(sdev, HDA_DSP_BAR,
123*4882a593Smuzhiyun CNL_DSP_REG_HIPCTDA,
124*4882a593Smuzhiyun CNL_DSP_REG_HIPCTDA_DONE,
125*4882a593Smuzhiyun CNL_DSP_REG_HIPCTDA_DONE);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
cnl_ipc_dsp_done(struct snd_sof_dev * sdev)128*4882a593Smuzhiyun static void cnl_ipc_dsp_done(struct snd_sof_dev *sdev)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun /*
131*4882a593Smuzhiyun * set DONE bit - tell DSP we have received the reply msg
132*4882a593Smuzhiyun * from DSP, and processed it, don't send more reply to host
133*4882a593Smuzhiyun */
134*4882a593Smuzhiyun snd_sof_dsp_update_bits_forced(sdev, HDA_DSP_BAR,
135*4882a593Smuzhiyun CNL_DSP_REG_HIPCIDA,
136*4882a593Smuzhiyun CNL_DSP_REG_HIPCIDA_DONE,
137*4882a593Smuzhiyun CNL_DSP_REG_HIPCIDA_DONE);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* unmask Done interrupt */
140*4882a593Smuzhiyun snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR,
141*4882a593Smuzhiyun CNL_DSP_REG_HIPCCTL,
142*4882a593Smuzhiyun CNL_DSP_REG_HIPCCTL_DONE,
143*4882a593Smuzhiyun CNL_DSP_REG_HIPCCTL_DONE);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
cnl_compact_ipc_compress(struct snd_sof_ipc_msg * msg,u32 * dr,u32 * dd)146*4882a593Smuzhiyun static bool cnl_compact_ipc_compress(struct snd_sof_ipc_msg *msg,
147*4882a593Smuzhiyun u32 *dr, u32 *dd)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun struct sof_ipc_pm_gate *pm_gate;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun if (msg->header == (SOF_IPC_GLB_PM_MSG | SOF_IPC_PM_GATE)) {
152*4882a593Smuzhiyun pm_gate = msg->msg_data;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* send the compact message via the primary register */
155*4882a593Smuzhiyun *dr = HDA_IPC_MSG_COMPACT | HDA_IPC_PM_GATE;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* send payload via the extended data register */
158*4882a593Smuzhiyun *dd = pm_gate->flags;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun return true;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun return false;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
cnl_ipc_send_msg(struct snd_sof_dev * sdev,struct snd_sof_ipc_msg * msg)166*4882a593Smuzhiyun int cnl_ipc_send_msg(struct snd_sof_dev *sdev, struct snd_sof_ipc_msg *msg)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun struct sof_intel_hda_dev *hdev = sdev->pdata->hw_pdata;
169*4882a593Smuzhiyun struct sof_ipc_cmd_hdr *hdr;
170*4882a593Smuzhiyun u32 dr = 0;
171*4882a593Smuzhiyun u32 dd = 0;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /*
174*4882a593Smuzhiyun * Currently the only compact IPC supported is the PM_GATE
175*4882a593Smuzhiyun * IPC which is used for transitioning the DSP between the
176*4882a593Smuzhiyun * D0I0 and D0I3 states. And these are sent only during the
177*4882a593Smuzhiyun * set_power_state() op. Therefore, there will never be a case
178*4882a593Smuzhiyun * that a compact IPC results in the DSP exiting D0I3 without
179*4882a593Smuzhiyun * the host and FW being in sync.
180*4882a593Smuzhiyun */
181*4882a593Smuzhiyun if (cnl_compact_ipc_compress(msg, &dr, &dd)) {
182*4882a593Smuzhiyun /* send the message via IPC registers */
183*4882a593Smuzhiyun snd_sof_dsp_write(sdev, HDA_DSP_BAR, CNL_DSP_REG_HIPCIDD,
184*4882a593Smuzhiyun dd);
185*4882a593Smuzhiyun snd_sof_dsp_write(sdev, HDA_DSP_BAR, CNL_DSP_REG_HIPCIDR,
186*4882a593Smuzhiyun CNL_DSP_REG_HIPCIDR_BUSY | dr);
187*4882a593Smuzhiyun return 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* send the message via mailbox */
191*4882a593Smuzhiyun sof_mailbox_write(sdev, sdev->host_box.offset, msg->msg_data,
192*4882a593Smuzhiyun msg->msg_size);
193*4882a593Smuzhiyun snd_sof_dsp_write(sdev, HDA_DSP_BAR, CNL_DSP_REG_HIPCIDR,
194*4882a593Smuzhiyun CNL_DSP_REG_HIPCIDR_BUSY);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun hdr = msg->msg_data;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /*
199*4882a593Smuzhiyun * Use mod_delayed_work() to schedule the delayed work
200*4882a593Smuzhiyun * to avoid scheduling multiple workqueue items when
201*4882a593Smuzhiyun * IPCs are sent at a high-rate. mod_delayed_work()
202*4882a593Smuzhiyun * modifies the timer if the work is pending.
203*4882a593Smuzhiyun * Also, a new delayed work should not be queued after the
204*4882a593Smuzhiyun * CTX_SAVE IPC, which is sent before the DSP enters D3.
205*4882a593Smuzhiyun */
206*4882a593Smuzhiyun if (hdr->cmd != (SOF_IPC_GLB_PM_MSG | SOF_IPC_PM_CTX_SAVE))
207*4882a593Smuzhiyun mod_delayed_work(system_wq, &hdev->d0i3_work,
208*4882a593Smuzhiyun msecs_to_jiffies(SOF_HDA_D0I3_WORK_DELAY_MS));
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
cnl_ipc_dump(struct snd_sof_dev * sdev)213*4882a593Smuzhiyun void cnl_ipc_dump(struct snd_sof_dev *sdev)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun u32 hipcctl;
216*4882a593Smuzhiyun u32 hipcida;
217*4882a593Smuzhiyun u32 hipctdr;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun hda_ipc_irq_dump(sdev);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* read IPC status */
222*4882a593Smuzhiyun hipcida = snd_sof_dsp_read(sdev, HDA_DSP_BAR, CNL_DSP_REG_HIPCIDA);
223*4882a593Smuzhiyun hipcctl = snd_sof_dsp_read(sdev, HDA_DSP_BAR, CNL_DSP_REG_HIPCCTL);
224*4882a593Smuzhiyun hipctdr = snd_sof_dsp_read(sdev, HDA_DSP_BAR, CNL_DSP_REG_HIPCTDR);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* dump the IPC regs */
227*4882a593Smuzhiyun /* TODO: parse the raw msg */
228*4882a593Smuzhiyun dev_err(sdev->dev,
229*4882a593Smuzhiyun "error: host status 0x%8.8x dsp status 0x%8.8x mask 0x%8.8x\n",
230*4882a593Smuzhiyun hipcida, hipctdr, hipcctl);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /* cannonlake ops */
234*4882a593Smuzhiyun const struct snd_sof_dsp_ops sof_cnl_ops = {
235*4882a593Smuzhiyun /* probe and remove */
236*4882a593Smuzhiyun .probe = hda_dsp_probe,
237*4882a593Smuzhiyun .remove = hda_dsp_remove,
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* Register IO */
240*4882a593Smuzhiyun .write = sof_io_write,
241*4882a593Smuzhiyun .read = sof_io_read,
242*4882a593Smuzhiyun .write64 = sof_io_write64,
243*4882a593Smuzhiyun .read64 = sof_io_read64,
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* Block IO */
246*4882a593Smuzhiyun .block_read = sof_block_read,
247*4882a593Smuzhiyun .block_write = sof_block_write,
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /* doorbell */
250*4882a593Smuzhiyun .irq_thread = cnl_ipc_irq_thread,
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* ipc */
253*4882a593Smuzhiyun .send_msg = cnl_ipc_send_msg,
254*4882a593Smuzhiyun .fw_ready = sof_fw_ready,
255*4882a593Smuzhiyun .get_mailbox_offset = hda_dsp_ipc_get_mailbox_offset,
256*4882a593Smuzhiyun .get_window_offset = hda_dsp_ipc_get_window_offset,
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun .ipc_msg_data = hda_ipc_msg_data,
259*4882a593Smuzhiyun .ipc_pcm_params = hda_ipc_pcm_params,
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* machine driver */
262*4882a593Smuzhiyun .machine_select = hda_machine_select,
263*4882a593Smuzhiyun .machine_register = sof_machine_register,
264*4882a593Smuzhiyun .machine_unregister = sof_machine_unregister,
265*4882a593Smuzhiyun .set_mach_params = hda_set_mach_params,
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* debug */
268*4882a593Smuzhiyun .debug_map = cnl_dsp_debugfs,
269*4882a593Smuzhiyun .debug_map_count = ARRAY_SIZE(cnl_dsp_debugfs),
270*4882a593Smuzhiyun .dbg_dump = hda_dsp_dump,
271*4882a593Smuzhiyun .ipc_dump = cnl_ipc_dump,
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* stream callbacks */
274*4882a593Smuzhiyun .pcm_open = hda_dsp_pcm_open,
275*4882a593Smuzhiyun .pcm_close = hda_dsp_pcm_close,
276*4882a593Smuzhiyun .pcm_hw_params = hda_dsp_pcm_hw_params,
277*4882a593Smuzhiyun .pcm_hw_free = hda_dsp_stream_hw_free,
278*4882a593Smuzhiyun .pcm_trigger = hda_dsp_pcm_trigger,
279*4882a593Smuzhiyun .pcm_pointer = hda_dsp_pcm_pointer,
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA_PROBES)
282*4882a593Smuzhiyun /* probe callbacks */
283*4882a593Smuzhiyun .probe_assign = hda_probe_compr_assign,
284*4882a593Smuzhiyun .probe_free = hda_probe_compr_free,
285*4882a593Smuzhiyun .probe_set_params = hda_probe_compr_set_params,
286*4882a593Smuzhiyun .probe_trigger = hda_probe_compr_trigger,
287*4882a593Smuzhiyun .probe_pointer = hda_probe_compr_pointer,
288*4882a593Smuzhiyun #endif
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* firmware loading */
291*4882a593Smuzhiyun .load_firmware = snd_sof_load_firmware_raw,
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* pre/post fw run */
294*4882a593Smuzhiyun .pre_fw_run = hda_dsp_pre_fw_run,
295*4882a593Smuzhiyun .post_fw_run = hda_dsp_post_fw_run,
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* dsp core power up/down */
298*4882a593Smuzhiyun .core_power_up = hda_dsp_enable_core,
299*4882a593Smuzhiyun .core_power_down = hda_dsp_core_reset_power_down,
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* firmware run */
302*4882a593Smuzhiyun .run = hda_dsp_cl_boot_firmware,
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* trace callback */
305*4882a593Smuzhiyun .trace_init = hda_dsp_trace_init,
306*4882a593Smuzhiyun .trace_release = hda_dsp_trace_release,
307*4882a593Smuzhiyun .trace_trigger = hda_dsp_trace_trigger,
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* DAI drivers */
310*4882a593Smuzhiyun .drv = skl_dai,
311*4882a593Smuzhiyun .num_drv = SOF_SKL_NUM_DAIS,
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* PM */
314*4882a593Smuzhiyun .suspend = hda_dsp_suspend,
315*4882a593Smuzhiyun .resume = hda_dsp_resume,
316*4882a593Smuzhiyun .runtime_suspend = hda_dsp_runtime_suspend,
317*4882a593Smuzhiyun .runtime_resume = hda_dsp_runtime_resume,
318*4882a593Smuzhiyun .runtime_idle = hda_dsp_runtime_idle,
319*4882a593Smuzhiyun .set_hw_params_upon_resume = hda_dsp_set_hw_params_upon_resume,
320*4882a593Smuzhiyun .set_power_state = hda_dsp_set_power_state,
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun /* ALSA HW info flags */
323*4882a593Smuzhiyun .hw_info = SNDRV_PCM_INFO_MMAP |
324*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP_VALID |
325*4882a593Smuzhiyun SNDRV_PCM_INFO_INTERLEAVED |
326*4882a593Smuzhiyun SNDRV_PCM_INFO_PAUSE |
327*4882a593Smuzhiyun SNDRV_PCM_INFO_NO_PERIOD_WAKEUP,
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun .arch_ops = &sof_xtensa_arch_ops,
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun EXPORT_SYMBOL_NS(sof_cnl_ops, SND_SOC_SOF_INTEL_HDA_COMMON);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun const struct sof_intel_dsp_desc cnl_chip_info = {
334*4882a593Smuzhiyun /* Cannonlake */
335*4882a593Smuzhiyun .cores_num = 4,
336*4882a593Smuzhiyun .init_core_mask = 1,
337*4882a593Smuzhiyun .host_managed_cores_mask = GENMASK(3, 0),
338*4882a593Smuzhiyun .ipc_req = CNL_DSP_REG_HIPCIDR,
339*4882a593Smuzhiyun .ipc_req_mask = CNL_DSP_REG_HIPCIDR_BUSY,
340*4882a593Smuzhiyun .ipc_ack = CNL_DSP_REG_HIPCIDA,
341*4882a593Smuzhiyun .ipc_ack_mask = CNL_DSP_REG_HIPCIDA_DONE,
342*4882a593Smuzhiyun .ipc_ctl = CNL_DSP_REG_HIPCCTL,
343*4882a593Smuzhiyun .rom_init_timeout = 300,
344*4882a593Smuzhiyun .ssp_count = CNL_SSP_COUNT,
345*4882a593Smuzhiyun .ssp_base_offset = CNL_SSP_BASE_OFFSET,
346*4882a593Smuzhiyun };
347*4882a593Smuzhiyun EXPORT_SYMBOL_NS(cnl_chip_info, SND_SOC_SOF_INTEL_HDA_COMMON);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun const struct sof_intel_dsp_desc icl_chip_info = {
350*4882a593Smuzhiyun /* Icelake */
351*4882a593Smuzhiyun .cores_num = 4,
352*4882a593Smuzhiyun .init_core_mask = 1,
353*4882a593Smuzhiyun .host_managed_cores_mask = GENMASK(3, 0),
354*4882a593Smuzhiyun .ipc_req = CNL_DSP_REG_HIPCIDR,
355*4882a593Smuzhiyun .ipc_req_mask = CNL_DSP_REG_HIPCIDR_BUSY,
356*4882a593Smuzhiyun .ipc_ack = CNL_DSP_REG_HIPCIDA,
357*4882a593Smuzhiyun .ipc_ack_mask = CNL_DSP_REG_HIPCIDA_DONE,
358*4882a593Smuzhiyun .ipc_ctl = CNL_DSP_REG_HIPCCTL,
359*4882a593Smuzhiyun .rom_init_timeout = 300,
360*4882a593Smuzhiyun .ssp_count = ICL_SSP_COUNT,
361*4882a593Smuzhiyun .ssp_base_offset = CNL_SSP_BASE_OFFSET,
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun EXPORT_SYMBOL_NS(icl_chip_info, SND_SOC_SOF_INTEL_HDA_COMMON);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun const struct sof_intel_dsp_desc ehl_chip_info = {
366*4882a593Smuzhiyun /* Elkhartlake */
367*4882a593Smuzhiyun .cores_num = 4,
368*4882a593Smuzhiyun .init_core_mask = 1,
369*4882a593Smuzhiyun .host_managed_cores_mask = BIT(0),
370*4882a593Smuzhiyun .ipc_req = CNL_DSP_REG_HIPCIDR,
371*4882a593Smuzhiyun .ipc_req_mask = CNL_DSP_REG_HIPCIDR_BUSY,
372*4882a593Smuzhiyun .ipc_ack = CNL_DSP_REG_HIPCIDA,
373*4882a593Smuzhiyun .ipc_ack_mask = CNL_DSP_REG_HIPCIDA_DONE,
374*4882a593Smuzhiyun .ipc_ctl = CNL_DSP_REG_HIPCCTL,
375*4882a593Smuzhiyun .rom_init_timeout = 300,
376*4882a593Smuzhiyun .ssp_count = ICL_SSP_COUNT,
377*4882a593Smuzhiyun .ssp_base_offset = CNL_SSP_BASE_OFFSET,
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun EXPORT_SYMBOL_NS(ehl_chip_info, SND_SOC_SOF_INTEL_HDA_COMMON);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun const struct sof_intel_dsp_desc jsl_chip_info = {
382*4882a593Smuzhiyun /* Jasperlake */
383*4882a593Smuzhiyun .cores_num = 2,
384*4882a593Smuzhiyun .init_core_mask = 1,
385*4882a593Smuzhiyun .host_managed_cores_mask = GENMASK(1, 0),
386*4882a593Smuzhiyun .ipc_req = CNL_DSP_REG_HIPCIDR,
387*4882a593Smuzhiyun .ipc_req_mask = CNL_DSP_REG_HIPCIDR_BUSY,
388*4882a593Smuzhiyun .ipc_ack = CNL_DSP_REG_HIPCIDA,
389*4882a593Smuzhiyun .ipc_ack_mask = CNL_DSP_REG_HIPCIDA_DONE,
390*4882a593Smuzhiyun .ipc_ctl = CNL_DSP_REG_HIPCCTL,
391*4882a593Smuzhiyun .rom_init_timeout = 300,
392*4882a593Smuzhiyun .ssp_count = ICL_SSP_COUNT,
393*4882a593Smuzhiyun .ssp_base_offset = CNL_SSP_BASE_OFFSET,
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun EXPORT_SYMBOL_NS(jsl_chip_info, SND_SOC_SOF_INTEL_HDA_COMMON);
396