xref: /OK3568_Linux_fs/kernel/sound/soc/sof/intel/byt.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // This file is provided under a dual BSD/GPLv2 license.  When using or
4*4882a593Smuzhiyun // redistributing this file, you may do so under either license.
5*4882a593Smuzhiyun //
6*4882a593Smuzhiyun // Copyright(c) 2018 Intel Corporation. All rights reserved.
7*4882a593Smuzhiyun //
8*4882a593Smuzhiyun // Author: Liam Girdwood <liam.r.girdwood@linux.intel.com>
9*4882a593Smuzhiyun //
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun /*
12*4882a593Smuzhiyun  * Hardware interface for audio DSP on Baytrail, Braswell and Cherrytrail.
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <sound/sof.h>
17*4882a593Smuzhiyun #include <sound/sof/xtensa.h>
18*4882a593Smuzhiyun #include "../ops.h"
19*4882a593Smuzhiyun #include "shim.h"
20*4882a593Smuzhiyun #include "../sof-audio.h"
21*4882a593Smuzhiyun #include "../../intel/common/soc-intel-quirks.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* DSP memories */
24*4882a593Smuzhiyun #define IRAM_OFFSET		0x0C0000
25*4882a593Smuzhiyun #define IRAM_SIZE		(80 * 1024)
26*4882a593Smuzhiyun #define DRAM_OFFSET		0x100000
27*4882a593Smuzhiyun #define DRAM_SIZE		(160 * 1024)
28*4882a593Smuzhiyun #define SHIM_OFFSET		0x140000
29*4882a593Smuzhiyun #define SHIM_SIZE_BYT		0x100
30*4882a593Smuzhiyun #define SHIM_SIZE_CHT		0x118
31*4882a593Smuzhiyun #define MBOX_OFFSET		0x144000
32*4882a593Smuzhiyun #define MBOX_SIZE		0x1000
33*4882a593Smuzhiyun #define EXCEPT_OFFSET		0x800
34*4882a593Smuzhiyun #define EXCEPT_MAX_HDR_SIZE	0x400
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* DSP peripherals */
37*4882a593Smuzhiyun #define DMAC0_OFFSET		0x098000
38*4882a593Smuzhiyun #define DMAC1_OFFSET		0x09c000
39*4882a593Smuzhiyun #define DMAC2_OFFSET		0x094000
40*4882a593Smuzhiyun #define DMAC_SIZE		0x420
41*4882a593Smuzhiyun #define SSP0_OFFSET		0x0a0000
42*4882a593Smuzhiyun #define SSP1_OFFSET		0x0a1000
43*4882a593Smuzhiyun #define SSP2_OFFSET		0x0a2000
44*4882a593Smuzhiyun #define SSP3_OFFSET		0x0a4000
45*4882a593Smuzhiyun #define SSP4_OFFSET		0x0a5000
46*4882a593Smuzhiyun #define SSP5_OFFSET		0x0a6000
47*4882a593Smuzhiyun #define SSP_SIZE		0x100
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define BYT_STACK_DUMP_SIZE	32
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define BYT_PCI_BAR_SIZE	0x200000
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define BYT_PANIC_OFFSET(x)	(((x) & GENMASK_ULL(47, 32)) >> 32)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun  * Debug
57*4882a593Smuzhiyun  */
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define MBOX_DUMP_SIZE	0x30
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* BARs */
62*4882a593Smuzhiyun #define BYT_DSP_BAR		0
63*4882a593Smuzhiyun #define BYT_PCI_BAR		1
64*4882a593Smuzhiyun #define BYT_IMR_BAR		2
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun static const struct snd_sof_debugfs_map byt_debugfs[] = {
67*4882a593Smuzhiyun 	{"dmac0", BYT_DSP_BAR, DMAC0_OFFSET, DMAC_SIZE,
68*4882a593Smuzhiyun 	 SOF_DEBUGFS_ACCESS_ALWAYS},
69*4882a593Smuzhiyun 	{"dmac1", BYT_DSP_BAR,  DMAC1_OFFSET, DMAC_SIZE,
70*4882a593Smuzhiyun 	 SOF_DEBUGFS_ACCESS_ALWAYS},
71*4882a593Smuzhiyun 	{"ssp0",  BYT_DSP_BAR, SSP0_OFFSET, SSP_SIZE,
72*4882a593Smuzhiyun 	 SOF_DEBUGFS_ACCESS_ALWAYS},
73*4882a593Smuzhiyun 	{"ssp1", BYT_DSP_BAR, SSP1_OFFSET, SSP_SIZE,
74*4882a593Smuzhiyun 	 SOF_DEBUGFS_ACCESS_ALWAYS},
75*4882a593Smuzhiyun 	{"ssp2", BYT_DSP_BAR, SSP2_OFFSET, SSP_SIZE,
76*4882a593Smuzhiyun 	 SOF_DEBUGFS_ACCESS_ALWAYS},
77*4882a593Smuzhiyun 	{"iram", BYT_DSP_BAR, IRAM_OFFSET, IRAM_SIZE,
78*4882a593Smuzhiyun 	 SOF_DEBUGFS_ACCESS_D0_ONLY},
79*4882a593Smuzhiyun 	{"dram", BYT_DSP_BAR, DRAM_OFFSET, DRAM_SIZE,
80*4882a593Smuzhiyun 	 SOF_DEBUGFS_ACCESS_D0_ONLY},
81*4882a593Smuzhiyun 	{"shim", BYT_DSP_BAR, SHIM_OFFSET, SHIM_SIZE_BYT,
82*4882a593Smuzhiyun 	 SOF_DEBUGFS_ACCESS_ALWAYS},
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun static void byt_host_done(struct snd_sof_dev *sdev);
86*4882a593Smuzhiyun static void byt_dsp_done(struct snd_sof_dev *sdev);
87*4882a593Smuzhiyun static void byt_get_reply(struct snd_sof_dev *sdev);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /*
90*4882a593Smuzhiyun  * Debug
91*4882a593Smuzhiyun  */
92*4882a593Smuzhiyun 
byt_get_registers(struct snd_sof_dev * sdev,struct sof_ipc_dsp_oops_xtensa * xoops,struct sof_ipc_panic_info * panic_info,u32 * stack,size_t stack_words)93*4882a593Smuzhiyun static void byt_get_registers(struct snd_sof_dev *sdev,
94*4882a593Smuzhiyun 			      struct sof_ipc_dsp_oops_xtensa *xoops,
95*4882a593Smuzhiyun 			      struct sof_ipc_panic_info *panic_info,
96*4882a593Smuzhiyun 			      u32 *stack, size_t stack_words)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	u32 offset = sdev->dsp_oops_offset;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	/* first read regsisters */
101*4882a593Smuzhiyun 	sof_mailbox_read(sdev, offset, xoops, sizeof(*xoops));
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	/* note: variable AR register array is not read */
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	/* then get panic info */
106*4882a593Smuzhiyun 	if (xoops->arch_hdr.totalsize > EXCEPT_MAX_HDR_SIZE) {
107*4882a593Smuzhiyun 		dev_err(sdev->dev, "invalid header size 0x%x. FW oops is bogus\n",
108*4882a593Smuzhiyun 			xoops->arch_hdr.totalsize);
109*4882a593Smuzhiyun 		return;
110*4882a593Smuzhiyun 	}
111*4882a593Smuzhiyun 	offset += xoops->arch_hdr.totalsize;
112*4882a593Smuzhiyun 	sof_mailbox_read(sdev, offset, panic_info, sizeof(*panic_info));
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	/* then get the stack */
115*4882a593Smuzhiyun 	offset += sizeof(*panic_info);
116*4882a593Smuzhiyun 	sof_mailbox_read(sdev, offset, stack, stack_words * sizeof(u32));
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
byt_dump(struct snd_sof_dev * sdev,u32 flags)119*4882a593Smuzhiyun static void byt_dump(struct snd_sof_dev *sdev, u32 flags)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	struct sof_ipc_dsp_oops_xtensa xoops;
122*4882a593Smuzhiyun 	struct sof_ipc_panic_info panic_info;
123*4882a593Smuzhiyun 	u32 stack[BYT_STACK_DUMP_SIZE];
124*4882a593Smuzhiyun 	u64 status, panic, imrd, imrx;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/* now try generic SOF status messages */
127*4882a593Smuzhiyun 	status = snd_sof_dsp_read64(sdev, BYT_DSP_BAR, SHIM_IPCD);
128*4882a593Smuzhiyun 	panic = snd_sof_dsp_read64(sdev, BYT_DSP_BAR, SHIM_IPCX);
129*4882a593Smuzhiyun 	byt_get_registers(sdev, &xoops, &panic_info, stack,
130*4882a593Smuzhiyun 			  BYT_STACK_DUMP_SIZE);
131*4882a593Smuzhiyun 	snd_sof_get_status(sdev, status, panic, &xoops, &panic_info, stack,
132*4882a593Smuzhiyun 			   BYT_STACK_DUMP_SIZE);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/* provide some context for firmware debug */
135*4882a593Smuzhiyun 	imrx = snd_sof_dsp_read64(sdev, BYT_DSP_BAR, SHIM_IMRX);
136*4882a593Smuzhiyun 	imrd = snd_sof_dsp_read64(sdev, BYT_DSP_BAR, SHIM_IMRD);
137*4882a593Smuzhiyun 	dev_err(sdev->dev,
138*4882a593Smuzhiyun 		"error: ipc host -> DSP: pending %s complete %s raw 0x%llx\n",
139*4882a593Smuzhiyun 		(panic & SHIM_IPCX_BUSY) ? "yes" : "no",
140*4882a593Smuzhiyun 		(panic & SHIM_IPCX_DONE) ? "yes" : "no", panic);
141*4882a593Smuzhiyun 	dev_err(sdev->dev,
142*4882a593Smuzhiyun 		"error: mask host: pending %s complete %s raw 0x%llx\n",
143*4882a593Smuzhiyun 		(imrx & SHIM_IMRX_BUSY) ? "yes" : "no",
144*4882a593Smuzhiyun 		(imrx & SHIM_IMRX_DONE) ? "yes" : "no", imrx);
145*4882a593Smuzhiyun 	dev_err(sdev->dev,
146*4882a593Smuzhiyun 		"error: ipc DSP -> host: pending %s complete %s raw 0x%llx\n",
147*4882a593Smuzhiyun 		(status & SHIM_IPCD_BUSY) ? "yes" : "no",
148*4882a593Smuzhiyun 		(status & SHIM_IPCD_DONE) ? "yes" : "no", status);
149*4882a593Smuzhiyun 	dev_err(sdev->dev,
150*4882a593Smuzhiyun 		"error: mask DSP: pending %s complete %s raw 0x%llx\n",
151*4882a593Smuzhiyun 		(imrd & SHIM_IMRD_BUSY) ? "yes" : "no",
152*4882a593Smuzhiyun 		(imrd & SHIM_IMRD_DONE) ? "yes" : "no", imrd);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /*
157*4882a593Smuzhiyun  * IPC Doorbell IRQ handler and thread.
158*4882a593Smuzhiyun  */
159*4882a593Smuzhiyun 
byt_irq_handler(int irq,void * context)160*4882a593Smuzhiyun static irqreturn_t byt_irq_handler(int irq, void *context)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	struct snd_sof_dev *sdev = context;
163*4882a593Smuzhiyun 	u64 ipcx, ipcd;
164*4882a593Smuzhiyun 	int ret = IRQ_NONE;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	ipcx = snd_sof_dsp_read64(sdev, BYT_DSP_BAR, SHIM_IPCX);
167*4882a593Smuzhiyun 	ipcd = snd_sof_dsp_read64(sdev, BYT_DSP_BAR, SHIM_IPCD);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	if (ipcx & SHIM_BYT_IPCX_DONE) {
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 		/* reply message from DSP, Mask Done interrupt first */
172*4882a593Smuzhiyun 		snd_sof_dsp_update_bits64_unlocked(sdev, BYT_DSP_BAR,
173*4882a593Smuzhiyun 						   SHIM_IMRX,
174*4882a593Smuzhiyun 						   SHIM_IMRX_DONE,
175*4882a593Smuzhiyun 						   SHIM_IMRX_DONE);
176*4882a593Smuzhiyun 		ret = IRQ_WAKE_THREAD;
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	if (ipcd & SHIM_BYT_IPCD_BUSY) {
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 		/* new message from DSP, Mask Busy interrupt first */
182*4882a593Smuzhiyun 		snd_sof_dsp_update_bits64_unlocked(sdev, BYT_DSP_BAR,
183*4882a593Smuzhiyun 						   SHIM_IMRX,
184*4882a593Smuzhiyun 						   SHIM_IMRX_BUSY,
185*4882a593Smuzhiyun 						   SHIM_IMRX_BUSY);
186*4882a593Smuzhiyun 		ret = IRQ_WAKE_THREAD;
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	return ret;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
byt_irq_thread(int irq,void * context)192*4882a593Smuzhiyun static irqreturn_t byt_irq_thread(int irq, void *context)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	struct snd_sof_dev *sdev = context;
195*4882a593Smuzhiyun 	u64 ipcx, ipcd;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	ipcx = snd_sof_dsp_read64(sdev, BYT_DSP_BAR, SHIM_IPCX);
198*4882a593Smuzhiyun 	ipcd = snd_sof_dsp_read64(sdev, BYT_DSP_BAR, SHIM_IPCD);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	/* reply message from DSP */
201*4882a593Smuzhiyun 	if (ipcx & SHIM_BYT_IPCX_DONE) {
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 		spin_lock_irq(&sdev->ipc_lock);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 		/*
206*4882a593Smuzhiyun 		 * handle immediate reply from DSP core. If the msg is
207*4882a593Smuzhiyun 		 * found, set done bit in cmd_done which is called at the
208*4882a593Smuzhiyun 		 * end of message processing function, else set it here
209*4882a593Smuzhiyun 		 * because the done bit can't be set in cmd_done function
210*4882a593Smuzhiyun 		 * which is triggered by msg
211*4882a593Smuzhiyun 		 */
212*4882a593Smuzhiyun 		byt_get_reply(sdev);
213*4882a593Smuzhiyun 		snd_sof_ipc_reply(sdev, ipcx);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 		byt_dsp_done(sdev);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 		spin_unlock_irq(&sdev->ipc_lock);
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	/* new message from DSP */
221*4882a593Smuzhiyun 	if (ipcd & SHIM_BYT_IPCD_BUSY) {
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 		/* Handle messages from DSP Core */
224*4882a593Smuzhiyun 		if ((ipcd & SOF_IPC_PANIC_MAGIC_MASK) == SOF_IPC_PANIC_MAGIC) {
225*4882a593Smuzhiyun 			snd_sof_dsp_panic(sdev, BYT_PANIC_OFFSET(ipcd) +
226*4882a593Smuzhiyun 					  MBOX_OFFSET);
227*4882a593Smuzhiyun 		} else {
228*4882a593Smuzhiyun 			snd_sof_ipc_msgs_rx(sdev);
229*4882a593Smuzhiyun 		}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 		byt_host_done(sdev);
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	return IRQ_HANDLED;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
byt_send_msg(struct snd_sof_dev * sdev,struct snd_sof_ipc_msg * msg)237*4882a593Smuzhiyun static int byt_send_msg(struct snd_sof_dev *sdev, struct snd_sof_ipc_msg *msg)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	/* unmask and prepare to receive Done interrupt */
240*4882a593Smuzhiyun 	snd_sof_dsp_update_bits64_unlocked(sdev, BYT_DSP_BAR, SHIM_IMRX,
241*4882a593Smuzhiyun 					   SHIM_IMRX_DONE, 0);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/* send the message */
244*4882a593Smuzhiyun 	sof_mailbox_write(sdev, sdev->host_box.offset, msg->msg_data,
245*4882a593Smuzhiyun 			  msg->msg_size);
246*4882a593Smuzhiyun 	snd_sof_dsp_write64(sdev, BYT_DSP_BAR, SHIM_IPCX, SHIM_BYT_IPCX_BUSY);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	return 0;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
byt_get_reply(struct snd_sof_dev * sdev)251*4882a593Smuzhiyun static void byt_get_reply(struct snd_sof_dev *sdev)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	struct snd_sof_ipc_msg *msg = sdev->msg;
254*4882a593Smuzhiyun 	struct sof_ipc_reply reply;
255*4882a593Smuzhiyun 	int ret = 0;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/*
258*4882a593Smuzhiyun 	 * Sometimes, there is unexpected reply ipc arriving. The reply
259*4882a593Smuzhiyun 	 * ipc belongs to none of the ipcs sent from driver.
260*4882a593Smuzhiyun 	 * In this case, the driver must ignore the ipc.
261*4882a593Smuzhiyun 	 */
262*4882a593Smuzhiyun 	if (!msg) {
263*4882a593Smuzhiyun 		dev_warn(sdev->dev, "unexpected ipc interrupt raised!\n");
264*4882a593Smuzhiyun 		return;
265*4882a593Smuzhiyun 	}
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	/* get reply */
268*4882a593Smuzhiyun 	sof_mailbox_read(sdev, sdev->host_box.offset, &reply, sizeof(reply));
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	if (reply.error < 0) {
271*4882a593Smuzhiyun 		memcpy(msg->reply_data, &reply, sizeof(reply));
272*4882a593Smuzhiyun 		ret = reply.error;
273*4882a593Smuzhiyun 	} else {
274*4882a593Smuzhiyun 		/* reply correct size ? */
275*4882a593Smuzhiyun 		if (reply.hdr.size != msg->reply_size) {
276*4882a593Smuzhiyun 			dev_err(sdev->dev, "error: reply expected %zu got %u bytes\n",
277*4882a593Smuzhiyun 				msg->reply_size, reply.hdr.size);
278*4882a593Smuzhiyun 			ret = -EINVAL;
279*4882a593Smuzhiyun 		}
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 		/* read the message */
282*4882a593Smuzhiyun 		if (msg->reply_size > 0)
283*4882a593Smuzhiyun 			sof_mailbox_read(sdev, sdev->host_box.offset,
284*4882a593Smuzhiyun 					 msg->reply_data, msg->reply_size);
285*4882a593Smuzhiyun 	}
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	msg->reply_error = ret;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
byt_get_mailbox_offset(struct snd_sof_dev * sdev)290*4882a593Smuzhiyun static int byt_get_mailbox_offset(struct snd_sof_dev *sdev)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	return MBOX_OFFSET;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
byt_get_window_offset(struct snd_sof_dev * sdev,u32 id)295*4882a593Smuzhiyun static int byt_get_window_offset(struct snd_sof_dev *sdev, u32 id)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	return MBOX_OFFSET;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
byt_host_done(struct snd_sof_dev * sdev)300*4882a593Smuzhiyun static void byt_host_done(struct snd_sof_dev *sdev)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	/* clear BUSY bit and set DONE bit - accept new messages */
303*4882a593Smuzhiyun 	snd_sof_dsp_update_bits64_unlocked(sdev, BYT_DSP_BAR, SHIM_IPCD,
304*4882a593Smuzhiyun 					   SHIM_BYT_IPCD_BUSY |
305*4882a593Smuzhiyun 					   SHIM_BYT_IPCD_DONE,
306*4882a593Smuzhiyun 					   SHIM_BYT_IPCD_DONE);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	/* unmask and prepare to receive next new message */
309*4882a593Smuzhiyun 	snd_sof_dsp_update_bits64_unlocked(sdev, BYT_DSP_BAR, SHIM_IMRX,
310*4882a593Smuzhiyun 					   SHIM_IMRX_BUSY, 0);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
byt_dsp_done(struct snd_sof_dev * sdev)313*4882a593Smuzhiyun static void byt_dsp_done(struct snd_sof_dev *sdev)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	/* clear DONE bit - tell DSP we have completed */
316*4882a593Smuzhiyun 	snd_sof_dsp_update_bits64_unlocked(sdev, BYT_DSP_BAR, SHIM_IPCX,
317*4882a593Smuzhiyun 					   SHIM_BYT_IPCX_DONE, 0);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun /*
321*4882a593Smuzhiyun  * DSP control.
322*4882a593Smuzhiyun  */
323*4882a593Smuzhiyun 
byt_run(struct snd_sof_dev * sdev)324*4882a593Smuzhiyun static int byt_run(struct snd_sof_dev *sdev)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	int tries = 10;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	/* release stall and wait to unstall */
329*4882a593Smuzhiyun 	snd_sof_dsp_update_bits64(sdev, BYT_DSP_BAR, SHIM_CSR,
330*4882a593Smuzhiyun 				  SHIM_BYT_CSR_STALL, 0x0);
331*4882a593Smuzhiyun 	while (tries--) {
332*4882a593Smuzhiyun 		if (!(snd_sof_dsp_read64(sdev, BYT_DSP_BAR, SHIM_CSR) &
333*4882a593Smuzhiyun 		      SHIM_BYT_CSR_PWAITMODE))
334*4882a593Smuzhiyun 			break;
335*4882a593Smuzhiyun 		msleep(100);
336*4882a593Smuzhiyun 	}
337*4882a593Smuzhiyun 	if (tries < 0) {
338*4882a593Smuzhiyun 		dev_err(sdev->dev, "error:  unable to run DSP firmware\n");
339*4882a593Smuzhiyun 		byt_dump(sdev, SOF_DBG_REGS | SOF_DBG_MBOX);
340*4882a593Smuzhiyun 		return -ENODEV;
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	/* return init core mask */
344*4882a593Smuzhiyun 	return 1;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
byt_reset(struct snd_sof_dev * sdev)347*4882a593Smuzhiyun static int byt_reset(struct snd_sof_dev *sdev)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	/* put DSP into reset, set reset vector and stall */
350*4882a593Smuzhiyun 	snd_sof_dsp_update_bits64(sdev, BYT_DSP_BAR, SHIM_CSR,
351*4882a593Smuzhiyun 				  SHIM_BYT_CSR_RST | SHIM_BYT_CSR_VECTOR_SEL |
352*4882a593Smuzhiyun 				  SHIM_BYT_CSR_STALL,
353*4882a593Smuzhiyun 				  SHIM_BYT_CSR_RST | SHIM_BYT_CSR_VECTOR_SEL |
354*4882a593Smuzhiyun 				  SHIM_BYT_CSR_STALL);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	usleep_range(10, 15);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	/* take DSP out of reset and keep stalled for FW loading */
359*4882a593Smuzhiyun 	snd_sof_dsp_update_bits64(sdev, BYT_DSP_BAR, SHIM_CSR,
360*4882a593Smuzhiyun 				  SHIM_BYT_CSR_RST, 0);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	return 0;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
fixup_tplg_name(struct snd_sof_dev * sdev,const char * sof_tplg_filename,const char * ssp_str)365*4882a593Smuzhiyun static const char *fixup_tplg_name(struct snd_sof_dev *sdev,
366*4882a593Smuzhiyun 				   const char *sof_tplg_filename,
367*4882a593Smuzhiyun 				   const char *ssp_str)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	const char *tplg_filename = NULL;
370*4882a593Smuzhiyun 	char *filename;
371*4882a593Smuzhiyun 	char *split_ext;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	filename = devm_kstrdup(sdev->dev, sof_tplg_filename, GFP_KERNEL);
374*4882a593Smuzhiyun 	if (!filename)
375*4882a593Smuzhiyun 		return NULL;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	/* this assumes a .tplg extension */
378*4882a593Smuzhiyun 	split_ext = strsep(&filename, ".");
379*4882a593Smuzhiyun 	if (split_ext) {
380*4882a593Smuzhiyun 		tplg_filename = devm_kasprintf(sdev->dev, GFP_KERNEL,
381*4882a593Smuzhiyun 					       "%s-%s.tplg",
382*4882a593Smuzhiyun 					       split_ext, ssp_str);
383*4882a593Smuzhiyun 		if (!tplg_filename)
384*4882a593Smuzhiyun 			return NULL;
385*4882a593Smuzhiyun 	}
386*4882a593Smuzhiyun 	return tplg_filename;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
byt_machine_select(struct snd_sof_dev * sdev)389*4882a593Smuzhiyun static void byt_machine_select(struct snd_sof_dev *sdev)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	struct snd_sof_pdata *sof_pdata = sdev->pdata;
392*4882a593Smuzhiyun 	const struct sof_dev_desc *desc = sof_pdata->desc;
393*4882a593Smuzhiyun 	struct snd_soc_acpi_mach *mach;
394*4882a593Smuzhiyun 	struct platform_device *pdev;
395*4882a593Smuzhiyun 	const char *tplg_filename;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	mach = snd_soc_acpi_find_machine(desc->machines);
398*4882a593Smuzhiyun 	if (!mach) {
399*4882a593Smuzhiyun 		dev_warn(sdev->dev, "warning: No matching ASoC machine driver found\n");
400*4882a593Smuzhiyun 		return;
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	pdev = to_platform_device(sdev->dev);
404*4882a593Smuzhiyun 	if (soc_intel_is_byt_cr(pdev)) {
405*4882a593Smuzhiyun 		dev_dbg(sdev->dev,
406*4882a593Smuzhiyun 			"BYT-CR detected, SSP0 used instead of SSP2\n");
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 		tplg_filename = fixup_tplg_name(sdev,
409*4882a593Smuzhiyun 						mach->sof_tplg_filename,
410*4882a593Smuzhiyun 						"ssp0");
411*4882a593Smuzhiyun 	} else {
412*4882a593Smuzhiyun 		tplg_filename = mach->sof_tplg_filename;
413*4882a593Smuzhiyun 	}
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	if (!tplg_filename) {
416*4882a593Smuzhiyun 		dev_dbg(sdev->dev,
417*4882a593Smuzhiyun 			"error: no topology filename\n");
418*4882a593Smuzhiyun 		return;
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	sof_pdata->tplg_filename = tplg_filename;
422*4882a593Smuzhiyun 	mach->mach_params.acpi_ipc_irq_index = desc->irqindex_host_ipc;
423*4882a593Smuzhiyun 	sof_pdata->machine = mach;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
byt_set_mach_params(const struct snd_soc_acpi_mach * mach,struct device * dev)426*4882a593Smuzhiyun static void byt_set_mach_params(const struct snd_soc_acpi_mach *mach,
427*4882a593Smuzhiyun 				struct device *dev)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun 	struct snd_soc_acpi_mach_params *mach_params;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	mach_params = (struct snd_soc_acpi_mach_params *)&mach->mach_params;
432*4882a593Smuzhiyun 	mach_params->platform = dev_name(dev);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun /* Baytrail DAIs */
436*4882a593Smuzhiyun static struct snd_soc_dai_driver byt_dai[] = {
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	.name = "ssp0-port",
439*4882a593Smuzhiyun 	.playback = {
440*4882a593Smuzhiyun 		.channels_min = 1,
441*4882a593Smuzhiyun 		.channels_max = 8,
442*4882a593Smuzhiyun 	},
443*4882a593Smuzhiyun 	.capture = {
444*4882a593Smuzhiyun 		.channels_min = 1,
445*4882a593Smuzhiyun 		.channels_max = 8,
446*4882a593Smuzhiyun 	},
447*4882a593Smuzhiyun },
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun 	.name = "ssp1-port",
450*4882a593Smuzhiyun 	.playback = {
451*4882a593Smuzhiyun 		.channels_min = 1,
452*4882a593Smuzhiyun 		.channels_max = 8,
453*4882a593Smuzhiyun 	},
454*4882a593Smuzhiyun 	.capture = {
455*4882a593Smuzhiyun 		.channels_min = 1,
456*4882a593Smuzhiyun 		.channels_max = 8,
457*4882a593Smuzhiyun 	},
458*4882a593Smuzhiyun },
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	.name = "ssp2-port",
461*4882a593Smuzhiyun 	.playback = {
462*4882a593Smuzhiyun 		.channels_min = 1,
463*4882a593Smuzhiyun 		.channels_max = 8,
464*4882a593Smuzhiyun 	},
465*4882a593Smuzhiyun 	.capture = {
466*4882a593Smuzhiyun 		.channels_min = 1,
467*4882a593Smuzhiyun 		.channels_max = 8,
468*4882a593Smuzhiyun 	}
469*4882a593Smuzhiyun },
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	.name = "ssp3-port",
472*4882a593Smuzhiyun 	.playback = {
473*4882a593Smuzhiyun 		.channels_min = 1,
474*4882a593Smuzhiyun 		.channels_max = 8,
475*4882a593Smuzhiyun 	},
476*4882a593Smuzhiyun 	.capture = {
477*4882a593Smuzhiyun 		.channels_min = 1,
478*4882a593Smuzhiyun 		.channels_max = 8,
479*4882a593Smuzhiyun 	},
480*4882a593Smuzhiyun },
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun 	.name = "ssp4-port",
483*4882a593Smuzhiyun 	.playback = {
484*4882a593Smuzhiyun 		.channels_min = 1,
485*4882a593Smuzhiyun 		.channels_max = 8,
486*4882a593Smuzhiyun 	},
487*4882a593Smuzhiyun 	.capture = {
488*4882a593Smuzhiyun 		.channels_min = 1,
489*4882a593Smuzhiyun 		.channels_max = 8,
490*4882a593Smuzhiyun 	},
491*4882a593Smuzhiyun },
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun 	.name = "ssp5-port",
494*4882a593Smuzhiyun 	.playback = {
495*4882a593Smuzhiyun 		.channels_min = 1,
496*4882a593Smuzhiyun 		.channels_max = 8,
497*4882a593Smuzhiyun 	},
498*4882a593Smuzhiyun 	.capture = {
499*4882a593Smuzhiyun 		.channels_min = 1,
500*4882a593Smuzhiyun 		.channels_max = 8,
501*4882a593Smuzhiyun 	},
502*4882a593Smuzhiyun },
503*4882a593Smuzhiyun };
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun /*
506*4882a593Smuzhiyun  * Probe and remove.
507*4882a593Smuzhiyun  */
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_SOF_MERRIFIELD)
510*4882a593Smuzhiyun 
tangier_pci_probe(struct snd_sof_dev * sdev)511*4882a593Smuzhiyun static int tangier_pci_probe(struct snd_sof_dev *sdev)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	struct snd_sof_pdata *pdata = sdev->pdata;
514*4882a593Smuzhiyun 	const struct sof_dev_desc *desc = pdata->desc;
515*4882a593Smuzhiyun 	struct pci_dev *pci = to_pci_dev(sdev->dev);
516*4882a593Smuzhiyun 	u32 base, size;
517*4882a593Smuzhiyun 	int ret;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	/* DSP DMA can only access low 31 bits of host memory */
520*4882a593Smuzhiyun 	ret = dma_coerce_mask_and_coherent(&pci->dev, DMA_BIT_MASK(31));
521*4882a593Smuzhiyun 	if (ret < 0) {
522*4882a593Smuzhiyun 		dev_err(sdev->dev, "error: failed to set DMA mask %d\n", ret);
523*4882a593Smuzhiyun 		return ret;
524*4882a593Smuzhiyun 	}
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	/* LPE base */
527*4882a593Smuzhiyun 	base = pci_resource_start(pci, desc->resindex_lpe_base) - IRAM_OFFSET;
528*4882a593Smuzhiyun 	size = BYT_PCI_BAR_SIZE;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	dev_dbg(sdev->dev, "LPE PHY base at 0x%x size 0x%x", base, size);
531*4882a593Smuzhiyun 	sdev->bar[BYT_DSP_BAR] = devm_ioremap(sdev->dev, base, size);
532*4882a593Smuzhiyun 	if (!sdev->bar[BYT_DSP_BAR]) {
533*4882a593Smuzhiyun 		dev_err(sdev->dev, "error: failed to ioremap LPE base 0x%x size 0x%x\n",
534*4882a593Smuzhiyun 			base, size);
535*4882a593Smuzhiyun 		return -ENODEV;
536*4882a593Smuzhiyun 	}
537*4882a593Smuzhiyun 	dev_dbg(sdev->dev, "LPE VADDR %p\n", sdev->bar[BYT_DSP_BAR]);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	/* IMR base - optional */
540*4882a593Smuzhiyun 	if (desc->resindex_imr_base == -1)
541*4882a593Smuzhiyun 		goto irq;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	base = pci_resource_start(pci, desc->resindex_imr_base);
544*4882a593Smuzhiyun 	size = pci_resource_len(pci, desc->resindex_imr_base);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	/* some BIOSes don't map IMR */
547*4882a593Smuzhiyun 	if (base == 0x55aa55aa || base == 0x0) {
548*4882a593Smuzhiyun 		dev_info(sdev->dev, "IMR not set by BIOS. Ignoring\n");
549*4882a593Smuzhiyun 		goto irq;
550*4882a593Smuzhiyun 	}
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	dev_dbg(sdev->dev, "IMR base at 0x%x size 0x%x", base, size);
553*4882a593Smuzhiyun 	sdev->bar[BYT_IMR_BAR] = devm_ioremap(sdev->dev, base, size);
554*4882a593Smuzhiyun 	if (!sdev->bar[BYT_IMR_BAR]) {
555*4882a593Smuzhiyun 		dev_err(sdev->dev, "error: failed to ioremap IMR base 0x%x size 0x%x\n",
556*4882a593Smuzhiyun 			base, size);
557*4882a593Smuzhiyun 		return -ENODEV;
558*4882a593Smuzhiyun 	}
559*4882a593Smuzhiyun 	dev_dbg(sdev->dev, "IMR VADDR %p\n", sdev->bar[BYT_IMR_BAR]);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun irq:
562*4882a593Smuzhiyun 	/* register our IRQ */
563*4882a593Smuzhiyun 	sdev->ipc_irq = pci->irq;
564*4882a593Smuzhiyun 	dev_dbg(sdev->dev, "using IRQ %d\n", sdev->ipc_irq);
565*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(sdev->dev, sdev->ipc_irq,
566*4882a593Smuzhiyun 					byt_irq_handler, byt_irq_thread,
567*4882a593Smuzhiyun 					0, "AudioDSP", sdev);
568*4882a593Smuzhiyun 	if (ret < 0) {
569*4882a593Smuzhiyun 		dev_err(sdev->dev, "error: failed to register IRQ %d\n",
570*4882a593Smuzhiyun 			sdev->ipc_irq);
571*4882a593Smuzhiyun 		return ret;
572*4882a593Smuzhiyun 	}
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	/* enable BUSY and disable DONE Interrupt by default */
575*4882a593Smuzhiyun 	snd_sof_dsp_update_bits64(sdev, BYT_DSP_BAR, SHIM_IMRX,
576*4882a593Smuzhiyun 				  SHIM_IMRX_BUSY | SHIM_IMRX_DONE,
577*4882a593Smuzhiyun 				  SHIM_IMRX_DONE);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	/* set default mailbox offset for FW ready message */
580*4882a593Smuzhiyun 	sdev->dsp_box.offset = MBOX_OFFSET;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	return ret;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun const struct snd_sof_dsp_ops sof_tng_ops = {
586*4882a593Smuzhiyun 	/* device init */
587*4882a593Smuzhiyun 	.probe		= tangier_pci_probe,
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	/* DSP core boot / reset */
590*4882a593Smuzhiyun 	.run		= byt_run,
591*4882a593Smuzhiyun 	.reset		= byt_reset,
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	/* Register IO */
594*4882a593Smuzhiyun 	.write		= sof_io_write,
595*4882a593Smuzhiyun 	.read		= sof_io_read,
596*4882a593Smuzhiyun 	.write64	= sof_io_write64,
597*4882a593Smuzhiyun 	.read64		= sof_io_read64,
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	/* Block IO */
600*4882a593Smuzhiyun 	.block_read	= sof_block_read,
601*4882a593Smuzhiyun 	.block_write	= sof_block_write,
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	/* doorbell */
604*4882a593Smuzhiyun 	.irq_handler	= byt_irq_handler,
605*4882a593Smuzhiyun 	.irq_thread	= byt_irq_thread,
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	/* ipc */
608*4882a593Smuzhiyun 	.send_msg	= byt_send_msg,
609*4882a593Smuzhiyun 	.fw_ready	= sof_fw_ready,
610*4882a593Smuzhiyun 	.get_mailbox_offset = byt_get_mailbox_offset,
611*4882a593Smuzhiyun 	.get_window_offset = byt_get_window_offset,
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	.ipc_msg_data	= intel_ipc_msg_data,
614*4882a593Smuzhiyun 	.ipc_pcm_params	= intel_ipc_pcm_params,
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	/* machine driver */
617*4882a593Smuzhiyun 	.machine_select = byt_machine_select,
618*4882a593Smuzhiyun 	.machine_register = sof_machine_register,
619*4882a593Smuzhiyun 	.machine_unregister = sof_machine_unregister,
620*4882a593Smuzhiyun 	.set_mach_params = byt_set_mach_params,
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	/* debug */
623*4882a593Smuzhiyun 	.debug_map	= byt_debugfs,
624*4882a593Smuzhiyun 	.debug_map_count	= ARRAY_SIZE(byt_debugfs),
625*4882a593Smuzhiyun 	.dbg_dump	= byt_dump,
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	/* stream callbacks */
628*4882a593Smuzhiyun 	.pcm_open	= intel_pcm_open,
629*4882a593Smuzhiyun 	.pcm_close	= intel_pcm_close,
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	/* module loading */
632*4882a593Smuzhiyun 	.load_module	= snd_sof_parse_module_memcpy,
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	/*Firmware loading */
635*4882a593Smuzhiyun 	.load_firmware	= snd_sof_load_firmware_memcpy,
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	/* DAI drivers */
638*4882a593Smuzhiyun 	.drv = byt_dai,
639*4882a593Smuzhiyun 	.num_drv = 3, /* we have only 3 SSPs on byt*/
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	/* ALSA HW info flags */
642*4882a593Smuzhiyun 	.hw_info =	SNDRV_PCM_INFO_MMAP |
643*4882a593Smuzhiyun 			SNDRV_PCM_INFO_MMAP_VALID |
644*4882a593Smuzhiyun 			SNDRV_PCM_INFO_INTERLEAVED |
645*4882a593Smuzhiyun 			SNDRV_PCM_INFO_PAUSE |
646*4882a593Smuzhiyun 			SNDRV_PCM_INFO_BATCH,
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	.arch_ops = &sof_xtensa_arch_ops,
649*4882a593Smuzhiyun };
650*4882a593Smuzhiyun EXPORT_SYMBOL_NS(sof_tng_ops, SND_SOC_SOF_MERRIFIELD);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun const struct sof_intel_dsp_desc tng_chip_info = {
653*4882a593Smuzhiyun 	.cores_num = 1,
654*4882a593Smuzhiyun 	.host_managed_cores_mask = 1,
655*4882a593Smuzhiyun };
656*4882a593Smuzhiyun EXPORT_SYMBOL_NS(tng_chip_info, SND_SOC_SOF_MERRIFIELD);
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun #endif /* CONFIG_SND_SOC_SOF_MERRIFIELD */
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_SOF_BAYTRAIL)
661*4882a593Smuzhiyun 
byt_reset_dsp_disable_int(struct snd_sof_dev * sdev)662*4882a593Smuzhiyun static void byt_reset_dsp_disable_int(struct snd_sof_dev *sdev)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun 	/* Disable Interrupt from both sides */
665*4882a593Smuzhiyun 	snd_sof_dsp_update_bits64(sdev, BYT_DSP_BAR, SHIM_IMRX, 0x3, 0x3);
666*4882a593Smuzhiyun 	snd_sof_dsp_update_bits64(sdev, BYT_DSP_BAR, SHIM_IMRD, 0x3, 0x3);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	/* Put DSP into reset, set reset vector */
669*4882a593Smuzhiyun 	snd_sof_dsp_update_bits64(sdev, BYT_DSP_BAR, SHIM_CSR,
670*4882a593Smuzhiyun 				  SHIM_BYT_CSR_RST | SHIM_BYT_CSR_VECTOR_SEL,
671*4882a593Smuzhiyun 				  SHIM_BYT_CSR_RST | SHIM_BYT_CSR_VECTOR_SEL);
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun 
byt_suspend(struct snd_sof_dev * sdev,u32 target_state)674*4882a593Smuzhiyun static int byt_suspend(struct snd_sof_dev *sdev, u32 target_state)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun 	byt_reset_dsp_disable_int(sdev);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	return 0;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun 
byt_resume(struct snd_sof_dev * sdev)681*4882a593Smuzhiyun static int byt_resume(struct snd_sof_dev *sdev)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun 	/* enable BUSY and disable DONE Interrupt by default */
684*4882a593Smuzhiyun 	snd_sof_dsp_update_bits64(sdev, BYT_DSP_BAR, SHIM_IMRX,
685*4882a593Smuzhiyun 				  SHIM_IMRX_BUSY | SHIM_IMRX_DONE,
686*4882a593Smuzhiyun 				  SHIM_IMRX_DONE);
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	return 0;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun 
byt_remove(struct snd_sof_dev * sdev)691*4882a593Smuzhiyun static int byt_remove(struct snd_sof_dev *sdev)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun 	byt_reset_dsp_disable_int(sdev);
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	return 0;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun static const struct snd_sof_debugfs_map cht_debugfs[] = {
699*4882a593Smuzhiyun 	{"dmac0", BYT_DSP_BAR, DMAC0_OFFSET, DMAC_SIZE,
700*4882a593Smuzhiyun 	 SOF_DEBUGFS_ACCESS_ALWAYS},
701*4882a593Smuzhiyun 	{"dmac1", BYT_DSP_BAR,  DMAC1_OFFSET, DMAC_SIZE,
702*4882a593Smuzhiyun 	 SOF_DEBUGFS_ACCESS_ALWAYS},
703*4882a593Smuzhiyun 	{"dmac2", BYT_DSP_BAR,  DMAC2_OFFSET, DMAC_SIZE,
704*4882a593Smuzhiyun 	 SOF_DEBUGFS_ACCESS_ALWAYS},
705*4882a593Smuzhiyun 	{"ssp0",  BYT_DSP_BAR, SSP0_OFFSET, SSP_SIZE,
706*4882a593Smuzhiyun 	 SOF_DEBUGFS_ACCESS_ALWAYS},
707*4882a593Smuzhiyun 	{"ssp1", BYT_DSP_BAR, SSP1_OFFSET, SSP_SIZE,
708*4882a593Smuzhiyun 	 SOF_DEBUGFS_ACCESS_ALWAYS},
709*4882a593Smuzhiyun 	{"ssp2", BYT_DSP_BAR, SSP2_OFFSET, SSP_SIZE,
710*4882a593Smuzhiyun 	 SOF_DEBUGFS_ACCESS_ALWAYS},
711*4882a593Smuzhiyun 	{"ssp3", BYT_DSP_BAR, SSP3_OFFSET, SSP_SIZE,
712*4882a593Smuzhiyun 	 SOF_DEBUGFS_ACCESS_ALWAYS},
713*4882a593Smuzhiyun 	{"ssp4", BYT_DSP_BAR, SSP4_OFFSET, SSP_SIZE,
714*4882a593Smuzhiyun 	 SOF_DEBUGFS_ACCESS_ALWAYS},
715*4882a593Smuzhiyun 	{"ssp5", BYT_DSP_BAR, SSP5_OFFSET, SSP_SIZE,
716*4882a593Smuzhiyun 	 SOF_DEBUGFS_ACCESS_ALWAYS},
717*4882a593Smuzhiyun 	{"iram", BYT_DSP_BAR, IRAM_OFFSET, IRAM_SIZE,
718*4882a593Smuzhiyun 	 SOF_DEBUGFS_ACCESS_D0_ONLY},
719*4882a593Smuzhiyun 	{"dram", BYT_DSP_BAR, DRAM_OFFSET, DRAM_SIZE,
720*4882a593Smuzhiyun 	 SOF_DEBUGFS_ACCESS_D0_ONLY},
721*4882a593Smuzhiyun 	{"shim", BYT_DSP_BAR, SHIM_OFFSET, SHIM_SIZE_CHT,
722*4882a593Smuzhiyun 	 SOF_DEBUGFS_ACCESS_ALWAYS},
723*4882a593Smuzhiyun };
724*4882a593Smuzhiyun 
byt_acpi_probe(struct snd_sof_dev * sdev)725*4882a593Smuzhiyun static int byt_acpi_probe(struct snd_sof_dev *sdev)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun 	struct snd_sof_pdata *pdata = sdev->pdata;
728*4882a593Smuzhiyun 	const struct sof_dev_desc *desc = pdata->desc;
729*4882a593Smuzhiyun 	struct platform_device *pdev =
730*4882a593Smuzhiyun 		container_of(sdev->dev, struct platform_device, dev);
731*4882a593Smuzhiyun 	struct resource *mmio;
732*4882a593Smuzhiyun 	u32 base, size;
733*4882a593Smuzhiyun 	int ret;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	/* DSP DMA can only access low 31 bits of host memory */
736*4882a593Smuzhiyun 	ret = dma_coerce_mask_and_coherent(sdev->dev, DMA_BIT_MASK(31));
737*4882a593Smuzhiyun 	if (ret < 0) {
738*4882a593Smuzhiyun 		dev_err(sdev->dev, "error: failed to set DMA mask %d\n", ret);
739*4882a593Smuzhiyun 		return ret;
740*4882a593Smuzhiyun 	}
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	/* LPE base */
743*4882a593Smuzhiyun 	mmio = platform_get_resource(pdev, IORESOURCE_MEM,
744*4882a593Smuzhiyun 				     desc->resindex_lpe_base);
745*4882a593Smuzhiyun 	if (mmio) {
746*4882a593Smuzhiyun 		base = mmio->start;
747*4882a593Smuzhiyun 		size = resource_size(mmio);
748*4882a593Smuzhiyun 	} else {
749*4882a593Smuzhiyun 		dev_err(sdev->dev, "error: failed to get LPE base at idx %d\n",
750*4882a593Smuzhiyun 			desc->resindex_lpe_base);
751*4882a593Smuzhiyun 		return -EINVAL;
752*4882a593Smuzhiyun 	}
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	dev_dbg(sdev->dev, "LPE PHY base at 0x%x size 0x%x", base, size);
755*4882a593Smuzhiyun 	sdev->bar[BYT_DSP_BAR] = devm_ioremap(sdev->dev, base, size);
756*4882a593Smuzhiyun 	if (!sdev->bar[BYT_DSP_BAR]) {
757*4882a593Smuzhiyun 		dev_err(sdev->dev, "error: failed to ioremap LPE base 0x%x size 0x%x\n",
758*4882a593Smuzhiyun 			base, size);
759*4882a593Smuzhiyun 		return -ENODEV;
760*4882a593Smuzhiyun 	}
761*4882a593Smuzhiyun 	dev_dbg(sdev->dev, "LPE VADDR %p\n", sdev->bar[BYT_DSP_BAR]);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	/* TODO: add offsets */
764*4882a593Smuzhiyun 	sdev->mmio_bar = BYT_DSP_BAR;
765*4882a593Smuzhiyun 	sdev->mailbox_bar = BYT_DSP_BAR;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	/* IMR base - optional */
768*4882a593Smuzhiyun 	if (desc->resindex_imr_base == -1)
769*4882a593Smuzhiyun 		goto irq;
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	mmio = platform_get_resource(pdev, IORESOURCE_MEM,
772*4882a593Smuzhiyun 				     desc->resindex_imr_base);
773*4882a593Smuzhiyun 	if (mmio) {
774*4882a593Smuzhiyun 		base = mmio->start;
775*4882a593Smuzhiyun 		size = resource_size(mmio);
776*4882a593Smuzhiyun 	} else {
777*4882a593Smuzhiyun 		dev_err(sdev->dev, "error: failed to get IMR base at idx %d\n",
778*4882a593Smuzhiyun 			desc->resindex_imr_base);
779*4882a593Smuzhiyun 		return -ENODEV;
780*4882a593Smuzhiyun 	}
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	/* some BIOSes don't map IMR */
783*4882a593Smuzhiyun 	if (base == 0x55aa55aa || base == 0x0) {
784*4882a593Smuzhiyun 		dev_info(sdev->dev, "IMR not set by BIOS. Ignoring\n");
785*4882a593Smuzhiyun 		goto irq;
786*4882a593Smuzhiyun 	}
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	dev_dbg(sdev->dev, "IMR base at 0x%x size 0x%x", base, size);
789*4882a593Smuzhiyun 	sdev->bar[BYT_IMR_BAR] = devm_ioremap(sdev->dev, base, size);
790*4882a593Smuzhiyun 	if (!sdev->bar[BYT_IMR_BAR]) {
791*4882a593Smuzhiyun 		dev_err(sdev->dev, "error: failed to ioremap IMR base 0x%x size 0x%x\n",
792*4882a593Smuzhiyun 			base, size);
793*4882a593Smuzhiyun 		return -ENODEV;
794*4882a593Smuzhiyun 	}
795*4882a593Smuzhiyun 	dev_dbg(sdev->dev, "IMR VADDR %p\n", sdev->bar[BYT_IMR_BAR]);
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun irq:
798*4882a593Smuzhiyun 	/* register our IRQ */
799*4882a593Smuzhiyun 	sdev->ipc_irq = platform_get_irq(pdev, desc->irqindex_host_ipc);
800*4882a593Smuzhiyun 	if (sdev->ipc_irq < 0)
801*4882a593Smuzhiyun 		return sdev->ipc_irq;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	dev_dbg(sdev->dev, "using IRQ %d\n", sdev->ipc_irq);
804*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(sdev->dev, sdev->ipc_irq,
805*4882a593Smuzhiyun 					byt_irq_handler, byt_irq_thread,
806*4882a593Smuzhiyun 					IRQF_SHARED, "AudioDSP", sdev);
807*4882a593Smuzhiyun 	if (ret < 0) {
808*4882a593Smuzhiyun 		dev_err(sdev->dev, "error: failed to register IRQ %d\n",
809*4882a593Smuzhiyun 			sdev->ipc_irq);
810*4882a593Smuzhiyun 		return ret;
811*4882a593Smuzhiyun 	}
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	/* enable BUSY and disable DONE Interrupt by default */
814*4882a593Smuzhiyun 	snd_sof_dsp_update_bits64(sdev, BYT_DSP_BAR, SHIM_IMRX,
815*4882a593Smuzhiyun 				  SHIM_IMRX_BUSY | SHIM_IMRX_DONE,
816*4882a593Smuzhiyun 				  SHIM_IMRX_DONE);
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	/* set default mailbox offset for FW ready message */
819*4882a593Smuzhiyun 	sdev->dsp_box.offset = MBOX_OFFSET;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	return ret;
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun /* baytrail ops */
825*4882a593Smuzhiyun const struct snd_sof_dsp_ops sof_byt_ops = {
826*4882a593Smuzhiyun 	/* device init */
827*4882a593Smuzhiyun 	.probe		= byt_acpi_probe,
828*4882a593Smuzhiyun 	.remove		= byt_remove,
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	/* DSP core boot / reset */
831*4882a593Smuzhiyun 	.run		= byt_run,
832*4882a593Smuzhiyun 	.reset		= byt_reset,
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	/* Register IO */
835*4882a593Smuzhiyun 	.write		= sof_io_write,
836*4882a593Smuzhiyun 	.read		= sof_io_read,
837*4882a593Smuzhiyun 	.write64	= sof_io_write64,
838*4882a593Smuzhiyun 	.read64		= sof_io_read64,
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	/* Block IO */
841*4882a593Smuzhiyun 	.block_read	= sof_block_read,
842*4882a593Smuzhiyun 	.block_write	= sof_block_write,
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	/* doorbell */
845*4882a593Smuzhiyun 	.irq_handler	= byt_irq_handler,
846*4882a593Smuzhiyun 	.irq_thread	= byt_irq_thread,
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	/* ipc */
849*4882a593Smuzhiyun 	.send_msg	= byt_send_msg,
850*4882a593Smuzhiyun 	.fw_ready	= sof_fw_ready,
851*4882a593Smuzhiyun 	.get_mailbox_offset = byt_get_mailbox_offset,
852*4882a593Smuzhiyun 	.get_window_offset = byt_get_window_offset,
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	.ipc_msg_data	= intel_ipc_msg_data,
855*4882a593Smuzhiyun 	.ipc_pcm_params	= intel_ipc_pcm_params,
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	/* machine driver */
858*4882a593Smuzhiyun 	.machine_select = byt_machine_select,
859*4882a593Smuzhiyun 	.machine_register = sof_machine_register,
860*4882a593Smuzhiyun 	.machine_unregister = sof_machine_unregister,
861*4882a593Smuzhiyun 	.set_mach_params = byt_set_mach_params,
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	/* debug */
864*4882a593Smuzhiyun 	.debug_map	= byt_debugfs,
865*4882a593Smuzhiyun 	.debug_map_count	= ARRAY_SIZE(byt_debugfs),
866*4882a593Smuzhiyun 	.dbg_dump	= byt_dump,
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	/* stream callbacks */
869*4882a593Smuzhiyun 	.pcm_open	= intel_pcm_open,
870*4882a593Smuzhiyun 	.pcm_close	= intel_pcm_close,
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	/* module loading */
873*4882a593Smuzhiyun 	.load_module	= snd_sof_parse_module_memcpy,
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	/*Firmware loading */
876*4882a593Smuzhiyun 	.load_firmware	= snd_sof_load_firmware_memcpy,
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	/* PM */
879*4882a593Smuzhiyun 	.suspend = byt_suspend,
880*4882a593Smuzhiyun 	.resume = byt_resume,
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	/* DAI drivers */
883*4882a593Smuzhiyun 	.drv = byt_dai,
884*4882a593Smuzhiyun 	.num_drv = 3, /* we have only 3 SSPs on byt*/
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	/* ALSA HW info flags */
887*4882a593Smuzhiyun 	.hw_info =	SNDRV_PCM_INFO_MMAP |
888*4882a593Smuzhiyun 			SNDRV_PCM_INFO_MMAP_VALID |
889*4882a593Smuzhiyun 			SNDRV_PCM_INFO_INTERLEAVED |
890*4882a593Smuzhiyun 			SNDRV_PCM_INFO_PAUSE |
891*4882a593Smuzhiyun 			SNDRV_PCM_INFO_BATCH,
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	.arch_ops = &sof_xtensa_arch_ops,
894*4882a593Smuzhiyun };
895*4882a593Smuzhiyun EXPORT_SYMBOL_NS(sof_byt_ops, SND_SOC_SOF_BAYTRAIL);
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun const struct sof_intel_dsp_desc byt_chip_info = {
898*4882a593Smuzhiyun 	.cores_num = 1,
899*4882a593Smuzhiyun 	.host_managed_cores_mask = 1,
900*4882a593Smuzhiyun };
901*4882a593Smuzhiyun EXPORT_SYMBOL_NS(byt_chip_info, SND_SOC_SOF_BAYTRAIL);
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun /* cherrytrail and braswell ops */
904*4882a593Smuzhiyun const struct snd_sof_dsp_ops sof_cht_ops = {
905*4882a593Smuzhiyun 	/* device init */
906*4882a593Smuzhiyun 	.probe		= byt_acpi_probe,
907*4882a593Smuzhiyun 	.remove		= byt_remove,
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	/* DSP core boot / reset */
910*4882a593Smuzhiyun 	.run		= byt_run,
911*4882a593Smuzhiyun 	.reset		= byt_reset,
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	/* Register IO */
914*4882a593Smuzhiyun 	.write		= sof_io_write,
915*4882a593Smuzhiyun 	.read		= sof_io_read,
916*4882a593Smuzhiyun 	.write64	= sof_io_write64,
917*4882a593Smuzhiyun 	.read64		= sof_io_read64,
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	/* Block IO */
920*4882a593Smuzhiyun 	.block_read	= sof_block_read,
921*4882a593Smuzhiyun 	.block_write	= sof_block_write,
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	/* doorbell */
924*4882a593Smuzhiyun 	.irq_handler	= byt_irq_handler,
925*4882a593Smuzhiyun 	.irq_thread	= byt_irq_thread,
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	/* ipc */
928*4882a593Smuzhiyun 	.send_msg	= byt_send_msg,
929*4882a593Smuzhiyun 	.fw_ready	= sof_fw_ready,
930*4882a593Smuzhiyun 	.get_mailbox_offset = byt_get_mailbox_offset,
931*4882a593Smuzhiyun 	.get_window_offset = byt_get_window_offset,
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	.ipc_msg_data	= intel_ipc_msg_data,
934*4882a593Smuzhiyun 	.ipc_pcm_params	= intel_ipc_pcm_params,
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	/* machine driver */
937*4882a593Smuzhiyun 	.machine_select = byt_machine_select,
938*4882a593Smuzhiyun 	.machine_register = sof_machine_register,
939*4882a593Smuzhiyun 	.machine_unregister = sof_machine_unregister,
940*4882a593Smuzhiyun 	.set_mach_params = byt_set_mach_params,
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	/* debug */
943*4882a593Smuzhiyun 	.debug_map	= cht_debugfs,
944*4882a593Smuzhiyun 	.debug_map_count	= ARRAY_SIZE(cht_debugfs),
945*4882a593Smuzhiyun 	.dbg_dump	= byt_dump,
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	/* stream callbacks */
948*4882a593Smuzhiyun 	.pcm_open	= intel_pcm_open,
949*4882a593Smuzhiyun 	.pcm_close	= intel_pcm_close,
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	/* module loading */
952*4882a593Smuzhiyun 	.load_module	= snd_sof_parse_module_memcpy,
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	/*Firmware loading */
955*4882a593Smuzhiyun 	.load_firmware	= snd_sof_load_firmware_memcpy,
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	/* PM */
958*4882a593Smuzhiyun 	.suspend = byt_suspend,
959*4882a593Smuzhiyun 	.resume = byt_resume,
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	/* DAI drivers */
962*4882a593Smuzhiyun 	.drv = byt_dai,
963*4882a593Smuzhiyun 	/* all 6 SSPs may be available for cherrytrail */
964*4882a593Smuzhiyun 	.num_drv = ARRAY_SIZE(byt_dai),
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	/* ALSA HW info flags */
967*4882a593Smuzhiyun 	.hw_info =	SNDRV_PCM_INFO_MMAP |
968*4882a593Smuzhiyun 			SNDRV_PCM_INFO_MMAP_VALID |
969*4882a593Smuzhiyun 			SNDRV_PCM_INFO_INTERLEAVED |
970*4882a593Smuzhiyun 			SNDRV_PCM_INFO_PAUSE |
971*4882a593Smuzhiyun 			SNDRV_PCM_INFO_BATCH,
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	.arch_ops = &sof_xtensa_arch_ops,
974*4882a593Smuzhiyun };
975*4882a593Smuzhiyun EXPORT_SYMBOL_NS(sof_cht_ops, SND_SOC_SOF_BAYTRAIL);
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun const struct sof_intel_dsp_desc cht_chip_info = {
978*4882a593Smuzhiyun 	.cores_num = 1,
979*4882a593Smuzhiyun 	.host_managed_cores_mask = 1,
980*4882a593Smuzhiyun };
981*4882a593Smuzhiyun EXPORT_SYMBOL_NS(cht_chip_info, SND_SOC_SOF_BAYTRAIL);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun #endif /* CONFIG_SND_SOC_SOF_BAYTRAIL */
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
986*4882a593Smuzhiyun MODULE_IMPORT_NS(SND_SOC_SOF_INTEL_HIFI_EP_IPC);
987*4882a593Smuzhiyun MODULE_IMPORT_NS(SND_SOC_SOF_XTENSA);
988