1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright 2020 NXP
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Author: Daniel Baluta <daniel.baluta@nxp.com>
6*4882a593Smuzhiyun //
7*4882a593Smuzhiyun // Hardware interface for audio DSP on i.MX8M
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/firmware.h>
10*4882a593Smuzhiyun #include <linux/of_platform.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/of_irq.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <sound/sof.h>
16*4882a593Smuzhiyun #include <sound/sof/xtensa.h>
17*4882a593Smuzhiyun #include <linux/firmware/imx/dsp.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "../ops.h"
20*4882a593Smuzhiyun #include "imx-common.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define MBOX_OFFSET 0x800000
23*4882a593Smuzhiyun #define MBOX_SIZE 0x1000
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun struct imx8m_priv {
26*4882a593Smuzhiyun struct device *dev;
27*4882a593Smuzhiyun struct snd_sof_dev *sdev;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* DSP IPC handler */
30*4882a593Smuzhiyun struct imx_dsp_ipc *dsp_ipc;
31*4882a593Smuzhiyun struct platform_device *ipc_dev;
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
imx8m_get_reply(struct snd_sof_dev * sdev)34*4882a593Smuzhiyun static void imx8m_get_reply(struct snd_sof_dev *sdev)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun struct snd_sof_ipc_msg *msg = sdev->msg;
37*4882a593Smuzhiyun struct sof_ipc_reply reply;
38*4882a593Smuzhiyun int ret = 0;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun if (!msg) {
41*4882a593Smuzhiyun dev_warn(sdev->dev, "unexpected ipc interrupt\n");
42*4882a593Smuzhiyun return;
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* get reply */
46*4882a593Smuzhiyun sof_mailbox_read(sdev, sdev->host_box.offset, &reply, sizeof(reply));
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun if (reply.error < 0) {
49*4882a593Smuzhiyun memcpy(msg->reply_data, &reply, sizeof(reply));
50*4882a593Smuzhiyun ret = reply.error;
51*4882a593Smuzhiyun } else {
52*4882a593Smuzhiyun /* reply has correct size? */
53*4882a593Smuzhiyun if (reply.hdr.size != msg->reply_size) {
54*4882a593Smuzhiyun dev_err(sdev->dev, "error: reply expected %zu got %u bytes\n",
55*4882a593Smuzhiyun msg->reply_size, reply.hdr.size);
56*4882a593Smuzhiyun ret = -EINVAL;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* read the message */
60*4882a593Smuzhiyun if (msg->reply_size > 0)
61*4882a593Smuzhiyun sof_mailbox_read(sdev, sdev->host_box.offset,
62*4882a593Smuzhiyun msg->reply_data, msg->reply_size);
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun msg->reply_error = ret;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
imx8m_get_mailbox_offset(struct snd_sof_dev * sdev)68*4882a593Smuzhiyun static int imx8m_get_mailbox_offset(struct snd_sof_dev *sdev)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun return MBOX_OFFSET;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
imx8m_get_window_offset(struct snd_sof_dev * sdev,u32 id)73*4882a593Smuzhiyun static int imx8m_get_window_offset(struct snd_sof_dev *sdev, u32 id)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun return MBOX_OFFSET;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
imx8m_dsp_handle_reply(struct imx_dsp_ipc * ipc)78*4882a593Smuzhiyun static void imx8m_dsp_handle_reply(struct imx_dsp_ipc *ipc)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun struct imx8m_priv *priv = imx_dsp_get_data(ipc);
81*4882a593Smuzhiyun unsigned long flags;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun spin_lock_irqsave(&priv->sdev->ipc_lock, flags);
84*4882a593Smuzhiyun imx8m_get_reply(priv->sdev);
85*4882a593Smuzhiyun snd_sof_ipc_reply(priv->sdev, 0);
86*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->sdev->ipc_lock, flags);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
imx8m_dsp_handle_request(struct imx_dsp_ipc * ipc)89*4882a593Smuzhiyun static void imx8m_dsp_handle_request(struct imx_dsp_ipc *ipc)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun struct imx8m_priv *priv = imx_dsp_get_data(ipc);
92*4882a593Smuzhiyun u32 p; /* Panic code */
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* Read the message from the debug box. */
95*4882a593Smuzhiyun sof_mailbox_read(priv->sdev, priv->sdev->debug_box.offset + 4, &p, sizeof(p));
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* Check to see if the message is a panic code (0x0dead***) */
98*4882a593Smuzhiyun if ((p & SOF_IPC_PANIC_MAGIC_MASK) == SOF_IPC_PANIC_MAGIC)
99*4882a593Smuzhiyun snd_sof_dsp_panic(priv->sdev, p);
100*4882a593Smuzhiyun else
101*4882a593Smuzhiyun snd_sof_ipc_msgs_rx(priv->sdev);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static struct imx_dsp_ops imx8m_dsp_ops = {
105*4882a593Smuzhiyun .handle_reply = imx8m_dsp_handle_reply,
106*4882a593Smuzhiyun .handle_request = imx8m_dsp_handle_request,
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
imx8m_send_msg(struct snd_sof_dev * sdev,struct snd_sof_ipc_msg * msg)109*4882a593Smuzhiyun static int imx8m_send_msg(struct snd_sof_dev *sdev, struct snd_sof_ipc_msg *msg)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun struct imx8m_priv *priv = sdev->pdata->hw_pdata;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun sof_mailbox_write(sdev, sdev->host_box.offset, msg->msg_data,
114*4882a593Smuzhiyun msg->msg_size);
115*4882a593Smuzhiyun imx_dsp_ring_doorbell(priv->dsp_ipc, 0);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun return 0;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /*
121*4882a593Smuzhiyun * DSP control.
122*4882a593Smuzhiyun */
imx8m_run(struct snd_sof_dev * sdev)123*4882a593Smuzhiyun static int imx8m_run(struct snd_sof_dev *sdev)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun /* TODO: start DSP using Audio MIX bits */
126*4882a593Smuzhiyun return 0;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
imx8m_probe(struct snd_sof_dev * sdev)129*4882a593Smuzhiyun static int imx8m_probe(struct snd_sof_dev *sdev)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun struct platform_device *pdev =
132*4882a593Smuzhiyun container_of(sdev->dev, struct platform_device, dev);
133*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
134*4882a593Smuzhiyun struct device_node *res_node;
135*4882a593Smuzhiyun struct resource *mmio;
136*4882a593Smuzhiyun struct imx8m_priv *priv;
137*4882a593Smuzhiyun struct resource res;
138*4882a593Smuzhiyun u32 base, size;
139*4882a593Smuzhiyun int ret = 0;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
142*4882a593Smuzhiyun if (!priv)
143*4882a593Smuzhiyun return -ENOMEM;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun sdev->pdata->hw_pdata = priv;
146*4882a593Smuzhiyun priv->dev = sdev->dev;
147*4882a593Smuzhiyun priv->sdev = sdev;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun priv->ipc_dev = platform_device_register_data(sdev->dev, "imx-dsp",
150*4882a593Smuzhiyun PLATFORM_DEVID_NONE,
151*4882a593Smuzhiyun pdev, sizeof(*pdev));
152*4882a593Smuzhiyun if (IS_ERR(priv->ipc_dev))
153*4882a593Smuzhiyun return PTR_ERR(priv->ipc_dev);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun priv->dsp_ipc = dev_get_drvdata(&priv->ipc_dev->dev);
156*4882a593Smuzhiyun if (!priv->dsp_ipc) {
157*4882a593Smuzhiyun /* DSP IPC driver not probed yet, try later */
158*4882a593Smuzhiyun ret = -EPROBE_DEFER;
159*4882a593Smuzhiyun dev_err(sdev->dev, "Failed to get drvdata\n");
160*4882a593Smuzhiyun goto exit_pdev_unregister;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun imx_dsp_set_data(priv->dsp_ipc, priv);
164*4882a593Smuzhiyun priv->dsp_ipc->ops = &imx8m_dsp_ops;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* DSP base */
167*4882a593Smuzhiyun mmio = platform_get_resource(pdev, IORESOURCE_MEM, 0);
168*4882a593Smuzhiyun if (mmio) {
169*4882a593Smuzhiyun base = mmio->start;
170*4882a593Smuzhiyun size = resource_size(mmio);
171*4882a593Smuzhiyun } else {
172*4882a593Smuzhiyun dev_err(sdev->dev, "error: failed to get DSP base at idx 0\n");
173*4882a593Smuzhiyun ret = -EINVAL;
174*4882a593Smuzhiyun goto exit_pdev_unregister;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun sdev->bar[SOF_FW_BLK_TYPE_IRAM] = devm_ioremap(sdev->dev, base, size);
178*4882a593Smuzhiyun if (!sdev->bar[SOF_FW_BLK_TYPE_IRAM]) {
179*4882a593Smuzhiyun dev_err(sdev->dev, "failed to ioremap base 0x%x size 0x%x\n",
180*4882a593Smuzhiyun base, size);
181*4882a593Smuzhiyun ret = -ENODEV;
182*4882a593Smuzhiyun goto exit_pdev_unregister;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun sdev->mmio_bar = SOF_FW_BLK_TYPE_IRAM;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun res_node = of_parse_phandle(np, "memory-region", 0);
187*4882a593Smuzhiyun if (!res_node) {
188*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get memory region node\n");
189*4882a593Smuzhiyun ret = -ENODEV;
190*4882a593Smuzhiyun goto exit_pdev_unregister;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun ret = of_address_to_resource(res_node, 0, &res);
194*4882a593Smuzhiyun of_node_put(res_node);
195*4882a593Smuzhiyun if (ret) {
196*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get reserved region address\n");
197*4882a593Smuzhiyun goto exit_pdev_unregister;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun sdev->bar[SOF_FW_BLK_TYPE_SRAM] = devm_ioremap_wc(sdev->dev, res.start,
201*4882a593Smuzhiyun resource_size(&res));
202*4882a593Smuzhiyun if (!sdev->bar[SOF_FW_BLK_TYPE_SRAM]) {
203*4882a593Smuzhiyun dev_err(sdev->dev, "failed to ioremap mem 0x%x size 0x%x\n",
204*4882a593Smuzhiyun base, size);
205*4882a593Smuzhiyun ret = -ENOMEM;
206*4882a593Smuzhiyun goto exit_pdev_unregister;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun sdev->mailbox_bar = SOF_FW_BLK_TYPE_SRAM;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* set default mailbox offset for FW ready message */
211*4882a593Smuzhiyun sdev->dsp_box.offset = MBOX_OFFSET;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun return 0;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun exit_pdev_unregister:
216*4882a593Smuzhiyun platform_device_unregister(priv->ipc_dev);
217*4882a593Smuzhiyun return ret;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
imx8m_remove(struct snd_sof_dev * sdev)220*4882a593Smuzhiyun static int imx8m_remove(struct snd_sof_dev *sdev)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct imx8m_priv *priv = sdev->pdata->hw_pdata;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun platform_device_unregister(priv->ipc_dev);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun return 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* on i.MX8 there is 1 to 1 match between type and BAR idx */
imx8m_get_bar_index(struct snd_sof_dev * sdev,u32 type)230*4882a593Smuzhiyun static int imx8m_get_bar_index(struct snd_sof_dev *sdev, u32 type)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun return type;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
imx8m_ipc_msg_data(struct snd_sof_dev * sdev,struct snd_pcm_substream * substream,void * p,size_t sz)235*4882a593Smuzhiyun static void imx8m_ipc_msg_data(struct snd_sof_dev *sdev,
236*4882a593Smuzhiyun struct snd_pcm_substream *substream,
237*4882a593Smuzhiyun void *p, size_t sz)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun sof_mailbox_read(sdev, sdev->dsp_box.offset, p, sz);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
imx8m_ipc_pcm_params(struct snd_sof_dev * sdev,struct snd_pcm_substream * substream,const struct sof_ipc_pcm_params_reply * reply)242*4882a593Smuzhiyun static int imx8m_ipc_pcm_params(struct snd_sof_dev *sdev,
243*4882a593Smuzhiyun struct snd_pcm_substream *substream,
244*4882a593Smuzhiyun const struct sof_ipc_pcm_params_reply *reply)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun return 0;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun static struct snd_soc_dai_driver imx8m_dai[] = {
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun .name = "sai3",
252*4882a593Smuzhiyun .playback = {
253*4882a593Smuzhiyun .channels_min = 1,
254*4882a593Smuzhiyun .channels_max = 32,
255*4882a593Smuzhiyun },
256*4882a593Smuzhiyun .capture = {
257*4882a593Smuzhiyun .channels_min = 1,
258*4882a593Smuzhiyun .channels_max = 32,
259*4882a593Smuzhiyun },
260*4882a593Smuzhiyun },
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* i.MX8 ops */
264*4882a593Smuzhiyun struct snd_sof_dsp_ops sof_imx8m_ops = {
265*4882a593Smuzhiyun /* probe and remove */
266*4882a593Smuzhiyun .probe = imx8m_probe,
267*4882a593Smuzhiyun .remove = imx8m_remove,
268*4882a593Smuzhiyun /* DSP core boot */
269*4882a593Smuzhiyun .run = imx8m_run,
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* Block IO */
272*4882a593Smuzhiyun .block_read = sof_block_read,
273*4882a593Smuzhiyun .block_write = sof_block_write,
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /* Module IO */
276*4882a593Smuzhiyun .read64 = sof_io_read64,
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* ipc */
279*4882a593Smuzhiyun .send_msg = imx8m_send_msg,
280*4882a593Smuzhiyun .fw_ready = sof_fw_ready,
281*4882a593Smuzhiyun .get_mailbox_offset = imx8m_get_mailbox_offset,
282*4882a593Smuzhiyun .get_window_offset = imx8m_get_window_offset,
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun .ipc_msg_data = imx8m_ipc_msg_data,
285*4882a593Smuzhiyun .ipc_pcm_params = imx8m_ipc_pcm_params,
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* module loading */
288*4882a593Smuzhiyun .load_module = snd_sof_parse_module_memcpy,
289*4882a593Smuzhiyun .get_bar_index = imx8m_get_bar_index,
290*4882a593Smuzhiyun /* firmware loading */
291*4882a593Smuzhiyun .load_firmware = snd_sof_load_firmware_memcpy,
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* Debug information */
294*4882a593Smuzhiyun .dbg_dump = imx8_dump,
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* Firmware ops */
297*4882a593Smuzhiyun .arch_ops = &sof_xtensa_arch_ops,
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* DAI drivers */
300*4882a593Smuzhiyun .drv = imx8m_dai,
301*4882a593Smuzhiyun .num_drv = ARRAY_SIZE(imx8m_dai),
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun .hw_info = SNDRV_PCM_INFO_MMAP |
304*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP_VALID |
305*4882a593Smuzhiyun SNDRV_PCM_INFO_INTERLEAVED |
306*4882a593Smuzhiyun SNDRV_PCM_INFO_PAUSE |
307*4882a593Smuzhiyun SNDRV_PCM_INFO_NO_PERIOD_WAKEUP,
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun EXPORT_SYMBOL(sof_imx8m_ops);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun MODULE_IMPORT_NS(SND_SOC_SOF_XTENSA);
312*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
313